Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 1 | /* |
| 2 | * This program is free software; you can redistribute it and/or |
| 3 | * modify it under the terms of the GNU General Public |
| 4 | * License v2 as published by the Free Software Foundation. |
| 5 | * |
| 6 | * This program is distributed in the hope that it will be useful, |
| 7 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 8 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 9 | * General Public License for more details. |
| 10 | * |
| 11 | * You should have received a copy of the GNU General Public |
| 12 | * License along with this program; if not, write to the |
| 13 | * Free Software Foundation, Inc., 59 Temple Place - Suite 330, |
| 14 | * Boston, MA 021110-1307, USA. |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 15 | * |
| 16 | * Modified to add field firmware update support, |
| 17 | * those modifications are Copyright (c) 2016 SanDisk Corp. |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 18 | */ |
| 19 | |
| 20 | #include <asm-generic/int-ll64.h> |
| 21 | #include <linux/mmc/ioctl.h> |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 22 | #include <stdio.h> |
| 23 | |
| 24 | #define CHECK(expr, msg, err_stmt) { if (expr) { fprintf(stderr, msg); err_stmt; } } |
| 25 | |
Roman Peniaev | 023cc7c | 2014-08-12 23:25:45 +0900 | [diff] [blame] | 26 | #ifndef offsetof |
| 27 | #define offsetof(TYPE, MEMBER) ((size_t) &((TYPE *)0)->MEMBER) |
| 28 | #endif |
| 29 | |
Oleg Matcovschi | 294bf86 | 2013-05-23 17:11:06 -0700 | [diff] [blame] | 30 | /* From kernel linux/major.h */ |
| 31 | #define MMC_BLOCK_MAJOR 179 |
| 32 | |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 33 | /* From kernel linux/mmc/mmc.h */ |
| 34 | #define MMC_SWITCH 6 /* ac [31:0] See below R1b */ |
| 35 | #define MMC_SEND_EXT_CSD 8 /* adtc R1 */ |
Ben Gardiner | 27c357d | 2013-05-30 17:12:47 -0400 | [diff] [blame] | 36 | #define MMC_SEND_STATUS 13 /* ac [31:16] RCA R1 */ |
Julius Werner | bcc3e2e | 2016-04-21 16:53:02 -0700 | [diff] [blame] | 37 | #define MMC_SET_WRITE_PROT 28 /* ac [31:0] block number R1b */ |
| 38 | #define MMC_CLR_WRITE_PROT 29 /* ac [31:0] block number R1b */ |
| 39 | #define MMC_SEND_WRITE_PROT_TYPE 31 /* adtc [31:0] block number R1 */ |
Ben Gardiner | 27c357d | 2013-05-30 17:12:47 -0400 | [diff] [blame] | 40 | #define R1_SWITCH_ERROR (1 << 7) /* sx, c */ |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 41 | #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */ |
Roman Peniaev | 023cc7c | 2014-08-12 23:25:45 +0900 | [diff] [blame] | 42 | #define MMC_READ_MULTIPLE_BLOCK 18 /* adtc [31:0] data addr R1 */ |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 43 | #define MMC_WRITE_BLOCK 24 /* adtc [31:0] data addr R1 */ |
Roman Peniaev | 023cc7c | 2014-08-12 23:25:45 +0900 | [diff] [blame] | 44 | #define MMC_WRITE_MULTIPLE_BLOCK 25 /* adtc R1 */ |
Al Cooper | 1b7f5d7 | 2016-06-07 16:35:46 -0400 | [diff] [blame] | 45 | #define MMC_SET_WRITE_PROT 28 /* ac [31:0] data addr R1b */ |
| 46 | #define MMC_CLEAR_WRITE_PROT 29 /* ac [31:0] data addr R1b */ |
| 47 | #define MMC_SEND_WRITE_PROT_TYPE 31 /* ac [31:0] data addr R1 */ |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 48 | |
| 49 | /* |
| 50 | * EXT_CSD fields |
| 51 | */ |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 52 | #define EXT_CSD_S_CMD_SET 504 |
| 53 | #define EXT_CSD_HPI_FEATURE 503 |
Jaehoon Chung | 8649651 | 2012-09-21 10:08:05 +0000 | [diff] [blame] | 54 | #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 55 | #define EXT_CSD_SUPPORTED_MODES 493 /* RO */ |
| 56 | #define EXT_CSD_FFU_FEATURES 492 /* RO */ |
| 57 | #define EXT_CSD_FFU_ARG_3 490 /* RO */ |
| 58 | #define EXT_CSD_FFU_ARG_2 489 /* RO */ |
| 59 | #define EXT_CSD_FFU_ARG_1 488 /* RO */ |
| 60 | #define EXT_CSD_FFU_ARG_0 487 /* RO */ |
Adrian Hunter | bb1600b | 2016-06-10 11:28:59 +0300 | [diff] [blame^] | 61 | #define EXT_CSD_CMDQ_DEPTH 307 /* RO */ |
| 62 | #define EXT_CSD_CMDQ_SUPPORT 308 /* RO */ |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 63 | #define EXT_CSD_NUM_OF_FW_SEC_PROG_3 305 /* RO */ |
| 64 | #define EXT_CSD_NUM_OF_FW_SEC_PROG_2 304 /* RO */ |
| 65 | #define EXT_CSD_NUM_OF_FW_SEC_PROG_1 303 /* RO */ |
| 66 | #define EXT_CSD_NUM_OF_FW_SEC_PROG_0 302 /* RO */ |
| 67 | #define EXT_CSD_FIRMWARE_VERSION 254 /* RO */ |
Al Cooper | 786418c | 2015-04-29 18:12:35 -0400 | [diff] [blame] | 68 | #define EXT_CSD_CACHE_SIZE_3 252 |
| 69 | #define EXT_CSD_CACHE_SIZE_2 251 |
| 70 | #define EXT_CSD_CACHE_SIZE_1 250 |
| 71 | #define EXT_CSD_CACHE_SIZE_0 249 |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 72 | #define EXT_CSD_BOOT_INFO 228 /* R/W */ |
Al Cooper | 1b7f5d7 | 2016-06-07 16:35:46 -0400 | [diff] [blame] | 73 | #define EXT_CSD_HC_ERASE_GRP_SIZE 224 |
| 74 | #define EXT_CSD_HC_WP_GRP_SIZE 221 |
Ben Gardiner | 4e85023 | 2013-05-30 17:12:49 -0400 | [diff] [blame] | 75 | #define EXT_CSD_SEC_COUNT_3 215 |
| 76 | #define EXT_CSD_SEC_COUNT_2 214 |
| 77 | #define EXT_CSD_SEC_COUNT_1 213 |
| 78 | #define EXT_CSD_SEC_COUNT_0 212 |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 79 | #define EXT_CSD_PART_SWITCH_TIME 199 |
Al Cooper | 786418c | 2015-04-29 18:12:35 -0400 | [diff] [blame] | 80 | #define EXT_CSD_REV 192 |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 81 | #define EXT_CSD_BOOT_CFG 179 |
Giuseppe CAVALLARO | 7bd1320 | 2012-04-19 10:58:37 +0200 | [diff] [blame] | 82 | #define EXT_CSD_PART_CONFIG 179 |
Al Cooper | 794314c | 2015-05-01 08:24:37 -0400 | [diff] [blame] | 83 | #define EXT_CSD_BOOT_BUS_CONDITIONS 177 |
Ben Gardiner | d91d369 | 2013-05-30 17:12:51 -0400 | [diff] [blame] | 84 | #define EXT_CSD_ERASE_GROUP_DEF 175 |
Saugata Das | b7e2599 | 2012-05-17 09:26:34 -0400 | [diff] [blame] | 85 | #define EXT_CSD_BOOT_WP 173 |
Julius Werner | bcc3e2e | 2016-04-21 16:53:02 -0700 | [diff] [blame] | 86 | #define EXT_CSD_USER_WP 171 |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 87 | #define EXT_CSD_FW_CONFIG 169 /* R/W */ |
Al Cooper | 794314c | 2015-05-01 08:24:37 -0400 | [diff] [blame] | 88 | #define EXT_CSD_WR_REL_SET 167 |
Saugata Das | b7e2599 | 2012-05-17 09:26:34 -0400 | [diff] [blame] | 89 | #define EXT_CSD_WR_REL_PARAM 166 |
Yaniv Gardi | 21bb473 | 2013-05-26 13:25:33 -0400 | [diff] [blame] | 90 | #define EXT_CSD_SANITIZE_START 165 |
Jaehoon Chung | 8649651 | 2012-09-21 10:08:05 +0000 | [diff] [blame] | 91 | #define EXT_CSD_BKOPS_EN 163 /* R/W */ |
Chris Ball | f74dfe2 | 2012-10-19 16:49:55 -0400 | [diff] [blame] | 92 | #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ |
Ben Gardiner | 82bd950 | 2013-06-27 11:04:10 -0400 | [diff] [blame] | 93 | #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ |
Oliver Metz | 22f2641 | 2013-09-23 08:40:51 +0200 | [diff] [blame] | 94 | #define EXT_CSD_MAX_ENH_SIZE_MULT_2 159 |
| 95 | #define EXT_CSD_MAX_ENH_SIZE_MULT_1 158 |
| 96 | #define EXT_CSD_MAX_ENH_SIZE_MULT_0 157 |
Ben Gardiner | d91d369 | 2013-05-30 17:12:51 -0400 | [diff] [blame] | 97 | #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ |
Ben Gardiner | a6cd98d | 2013-05-30 17:12:46 -0400 | [diff] [blame] | 98 | #define EXT_CSD_PARTITION_SETTING_COMPLETED 155 /* R/W */ |
Balaji T K | 1fdb7f9 | 2015-04-29 18:12:32 -0400 | [diff] [blame] | 99 | #define EXT_CSD_GP_SIZE_MULT_4_2 154 |
| 100 | #define EXT_CSD_GP_SIZE_MULT_4_1 153 |
| 101 | #define EXT_CSD_GP_SIZE_MULT_4_0 152 |
| 102 | #define EXT_CSD_GP_SIZE_MULT_3_2 151 |
| 103 | #define EXT_CSD_GP_SIZE_MULT_3_1 150 |
| 104 | #define EXT_CSD_GP_SIZE_MULT_3_0 149 |
| 105 | #define EXT_CSD_GP_SIZE_MULT_2_2 148 |
| 106 | #define EXT_CSD_GP_SIZE_MULT_2_1 147 |
| 107 | #define EXT_CSD_GP_SIZE_MULT_2_0 146 |
| 108 | #define EXT_CSD_GP_SIZE_MULT_1_2 145 |
| 109 | #define EXT_CSD_GP_SIZE_MULT_1_1 144 |
| 110 | #define EXT_CSD_GP_SIZE_MULT_1_0 143 |
Ben Gardiner | f82e27a | 2013-05-30 17:12:50 -0400 | [diff] [blame] | 111 | #define EXT_CSD_ENH_SIZE_MULT_2 142 |
| 112 | #define EXT_CSD_ENH_SIZE_MULT_1 141 |
| 113 | #define EXT_CSD_ENH_SIZE_MULT_0 140 |
Ben Gardiner | 68f490b | 2013-05-30 17:12:48 -0400 | [diff] [blame] | 114 | #define EXT_CSD_ENH_START_ADDR_3 139 |
| 115 | #define EXT_CSD_ENH_START_ADDR_2 138 |
| 116 | #define EXT_CSD_ENH_START_ADDR_1 137 |
| 117 | #define EXT_CSD_ENH_START_ADDR_0 136 |
Gwendal Grignou | 771984c | 2014-07-01 12:46:18 -0700 | [diff] [blame] | 118 | #define EXT_CSD_REV 192 |
Saugata Das | b7e2599 | 2012-05-17 09:26:34 -0400 | [diff] [blame] | 119 | #define EXT_CSD_NATIVE_SECTOR_SIZE 63 /* R */ |
| 120 | #define EXT_CSD_USE_NATIVE_SECTOR 62 /* R/W */ |
| 121 | #define EXT_CSD_DATA_SECTOR_SIZE 61 /* R */ |
Julius Werner | bcc3e2e | 2016-04-21 16:53:02 -0700 | [diff] [blame] | 122 | #define EXT_CSD_CLASS_6_CTRL 59 |
Balaji T K | d78ce08 | 2015-04-29 18:12:33 -0400 | [diff] [blame] | 123 | #define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_1 53 |
| 124 | #define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_0 52 |
Al Cooper | 786418c | 2015-04-29 18:12:35 -0400 | [diff] [blame] | 125 | #define EXT_CSD_CACHE_CTRL 33 |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 126 | #define EXT_CSD_MODE_CONFIG 30 |
| 127 | #define EXT_CSD_MODE_OPERATION_CODES 29 /* W */ |
| 128 | #define EXT_CSD_FFU_STATUS 26 /* R */ |
Adrian Hunter | bb1600b | 2016-06-10 11:28:59 +0300 | [diff] [blame^] | 129 | #define EXT_CSD_CMDQ_MODE_EN 15 /* R/W */ |
Saugata Das | b7e2599 | 2012-05-17 09:26:34 -0400 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * WR_REL_PARAM field definitions |
| 133 | */ |
| 134 | #define HS_CTRL_REL (1<<0) |
| 135 | #define EN_REL_WR (1<<2) |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 136 | |
| 137 | /* |
Jaehoon Chung | 8649651 | 2012-09-21 10:08:05 +0000 | [diff] [blame] | 138 | * BKOPS_EN field definition |
| 139 | */ |
| 140 | #define BKOPS_ENABLE (1<<0) |
| 141 | |
Gwendal Grignou | 0f75734 | 2014-10-16 16:52:46 -0700 | [diff] [blame] | 142 | #define MMC_FFU_INVOKE_OP 302 |
Gwendal Grignou | 771984c | 2014-07-01 12:46:18 -0700 | [diff] [blame] | 143 | |
Jaehoon Chung | 8649651 | 2012-09-21 10:08:05 +0000 | [diff] [blame] | 144 | /* |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 145 | * EXT_CSD field definitions |
| 146 | */ |
Avi Shchislowski | dc7ab96 | 2016-03-08 14:22:41 -0500 | [diff] [blame] | 147 | #define EXT_CSD_FFU_INSTALL (0x01) |
| 148 | #define EXT_CSD_FFU_MODE (0x01) |
| 149 | #define EXT_CSD_NORMAL_MODE (0x00) |
| 150 | #define EXT_CSD_FFU (1<<0) |
| 151 | #define EXT_CSD_UPDATE_DISABLE (1<<0) |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 152 | #define EXT_CSD_HPI_SUPP (1<<0) |
| 153 | #define EXT_CSD_HPI_IMPL (1<<1) |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 154 | #define EXT_CSD_CMD_SET_NORMAL (1<<0) |
| 155 | #define EXT_CSD_BOOT_WP_B_PWR_WP_DIS (0x40) |
| 156 | #define EXT_CSD_BOOT_WP_B_PERM_WP_DIS (0x10) |
| 157 | #define EXT_CSD_BOOT_WP_B_PERM_WP_EN (0x04) |
| 158 | #define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01) |
Giuseppe CAVALLARO | a5bf4a2 | 2012-02-20 09:45:29 +0100 | [diff] [blame] | 159 | #define EXT_CSD_BOOT_INFO_HS_MODE (1<<2) |
| 160 | #define EXT_CSD_BOOT_INFO_DDR_DDR (1<<1) |
| 161 | #define EXT_CSD_BOOT_INFO_ALT (1<<0) |
| 162 | #define EXT_CSD_BOOT_CFG_ACK (1<<6) |
| 163 | #define EXT_CSD_BOOT_CFG_EN (0x38) |
Mario Schuknecht | 8c0c40d | 2013-05-15 08:28:04 +0200 | [diff] [blame] | 164 | #define EXT_CSD_BOOT_CFG_ACC (0x07) |
Chris Ball | f74dfe2 | 2012-10-19 16:49:55 -0400 | [diff] [blame] | 165 | #define EXT_CSD_RST_N_EN_MASK (0x03) |
| 166 | #define EXT_CSD_HW_RESET_EN (0x01) |
| 167 | #define EXT_CSD_HW_RESET_DIS (0x02) |
Giuseppe CAVALLARO | 7bd1320 | 2012-04-19 10:58:37 +0200 | [diff] [blame] | 168 | #define EXT_CSD_PART_CONFIG_ACC_MASK (0x7) |
Markus Schuetterle | fbc0e6c | 2016-03-19 08:42:41 +0100 | [diff] [blame] | 169 | #define EXT_CSD_PART_CONFIG_ACC_NONE (0x0) |
Giuseppe CAVALLARO | 7bd1320 | 2012-04-19 10:58:37 +0200 | [diff] [blame] | 170 | #define EXT_CSD_PART_CONFIG_ACC_BOOT0 (0x1) |
| 171 | #define EXT_CSD_PART_CONFIG_ACC_BOOT1 (0x2) |
| 172 | #define EXT_CSD_PART_CONFIG_ACC_USER_AREA (0x7) |
| 173 | #define EXT_CSD_PART_CONFIG_ACC_ACK (0x40) |
Ben Gardiner | 82bd950 | 2013-06-27 11:04:10 -0400 | [diff] [blame] | 174 | #define EXT_CSD_PARTITIONING_EN (1<<0) |
| 175 | #define EXT_CSD_ENH_ATTRIBUTE_EN (1<<1) |
Balaji T K | 1fdb7f9 | 2015-04-29 18:12:32 -0400 | [diff] [blame] | 176 | #define EXT_CSD_ENH_4 (1<<4) |
| 177 | #define EXT_CSD_ENH_3 (1<<3) |
| 178 | #define EXT_CSD_ENH_2 (1<<2) |
| 179 | #define EXT_CSD_ENH_1 (1<<1) |
Ben Gardiner | d91d369 | 2013-05-30 17:12:51 -0400 | [diff] [blame] | 180 | #define EXT_CSD_ENH_USR (1<<0) |
Julius Werner | bcc3e2e | 2016-04-21 16:53:02 -0700 | [diff] [blame] | 181 | #define EXT_CSD_US_PERM_WP_DIS (1<<4) |
| 182 | #define EXT_CSD_US_PWR_WP_DIS (1<<3) |
| 183 | #define EXT_CSD_US_PERM_WP_EN (1<<2) |
| 184 | #define EXT_CSD_US_PWR_WP_EN (1<<0) |
Al Cooper | 786418c | 2015-04-29 18:12:35 -0400 | [diff] [blame] | 185 | #define EXT_CSD_REV_V5_1 8 |
| 186 | #define EXT_CSD_REV_V5_0 7 |
| 187 | #define EXT_CSD_REV_V4_5 6 |
| 188 | #define EXT_CSD_REV_V4_4_1 5 |
| 189 | #define EXT_CSD_REV_V4_3 3 |
| 190 | #define EXT_CSD_REV_V4_2 2 |
| 191 | #define EXT_CSD_REV_V4_1 1 |
| 192 | #define EXT_CSD_REV_V4_0 0 |
| 193 | |
Johan RUDHOLM | a8bfde7 | 2012-02-12 11:46:44 -0500 | [diff] [blame] | 194 | |
| 195 | /* From kernel linux/mmc/core.h */ |
| 196 | #define MMC_RSP_PRESENT (1 << 0) |
| 197 | #define MMC_RSP_136 (1 << 1) /* 136 bit response */ |
| 198 | #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ |
| 199 | #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ |
| 200 | #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ |
| 201 | |
| 202 | #define MMC_CMD_AC (0 << 5) |
| 203 | #define MMC_CMD_ADTC (1 << 5) |
| 204 | |
| 205 | #define MMC_RSP_SPI_S1 (1 << 7) /* one status byte */ |
| 206 | #define MMC_RSP_SPI_BUSY (1 << 10) /* card may send busy */ |
| 207 | |
| 208 | #define MMC_RSP_SPI_R1 (MMC_RSP_SPI_S1) |
| 209 | #define MMC_RSP_SPI_R1B (MMC_RSP_SPI_S1|MMC_RSP_SPI_BUSY) |
| 210 | |
| 211 | #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 212 | #define MMC_RSP_R1B (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE|MMC_RSP_BUSY) |