blob: ba812c75ed8d42b89c226373a04c15497f933cfd [file] [log] [blame]
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public
4 * License v2 as published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the
13 * Free Software Foundation, Inc., 59 Temple Place - Suite 330,
14 * Boston, MA 021110-1307, USA.
15 */
16
17#include <asm-generic/int-ll64.h>
18#include <linux/mmc/ioctl.h>
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050019#include <stdio.h>
20
21#define CHECK(expr, msg, err_stmt) { if (expr) { fprintf(stderr, msg); err_stmt; } }
22
Roman Peniaev023cc7c2014-08-12 23:25:45 +090023#ifndef offsetof
24#define offsetof(TYPE, MEMBER) ((size_t) &((TYPE *)0)->MEMBER)
25#endif
26
Oleg Matcovschi294bf862013-05-23 17:11:06 -070027/* From kernel linux/major.h */
28#define MMC_BLOCK_MAJOR 179
29
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050030/* From kernel linux/mmc/mmc.h */
31#define MMC_SWITCH 6 /* ac [31:0] See below R1b */
32#define MMC_SEND_EXT_CSD 8 /* adtc R1 */
Ben Gardiner27c357d2013-05-30 17:12:47 -040033#define MMC_SEND_STATUS 13 /* ac [31:16] RCA R1 */
34#define R1_SWITCH_ERROR (1 << 7) /* sx, c */
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050035#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */
Roman Peniaev023cc7c2014-08-12 23:25:45 +090036#define MMC_READ_MULTIPLE_BLOCK 18 /* adtc [31:0] data addr R1 */
37#define MMC_WRITE_MULTIPLE_BLOCK 25 /* adtc R1 */
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050038
39/*
40 * EXT_CSD fields
41 */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010042#define EXT_CSD_S_CMD_SET 504
43#define EXT_CSD_HPI_FEATURE 503
Jaehoon Chung86496512012-09-21 10:08:05 +000044#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010045#define EXT_CSD_BOOT_INFO 228 /* R/W */
Ben Gardiner4e850232013-05-30 17:12:49 -040046#define EXT_CSD_SEC_COUNT_3 215
47#define EXT_CSD_SEC_COUNT_2 214
48#define EXT_CSD_SEC_COUNT_1 213
49#define EXT_CSD_SEC_COUNT_0 212
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010050#define EXT_CSD_PART_SWITCH_TIME 199
51#define EXT_CSD_BOOT_CFG 179
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +020052#define EXT_CSD_PART_CONFIG 179
Al Cooper794314c2015-05-01 08:24:37 -040053#define EXT_CSD_BOOT_BUS_CONDITIONS 177
Ben Gardinerd91d3692013-05-30 17:12:51 -040054#define EXT_CSD_ERASE_GROUP_DEF 175
Saugata Dasb7e25992012-05-17 09:26:34 -040055#define EXT_CSD_BOOT_WP 173
Al Cooper794314c2015-05-01 08:24:37 -040056#define EXT_CSD_WR_REL_SET 167
Saugata Dasb7e25992012-05-17 09:26:34 -040057#define EXT_CSD_WR_REL_PARAM 166
Yaniv Gardi21bb4732013-05-26 13:25:33 -040058#define EXT_CSD_SANITIZE_START 165
Jaehoon Chung86496512012-09-21 10:08:05 +000059#define EXT_CSD_BKOPS_EN 163 /* R/W */
Chris Ballf74dfe22012-10-19 16:49:55 -040060#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Ben Gardiner82bd9502013-06-27 11:04:10 -040061#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Oliver Metz22f26412013-09-23 08:40:51 +020062#define EXT_CSD_MAX_ENH_SIZE_MULT_2 159
63#define EXT_CSD_MAX_ENH_SIZE_MULT_1 158
64#define EXT_CSD_MAX_ENH_SIZE_MULT_0 157
Ben Gardinerd91d3692013-05-30 17:12:51 -040065#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Ben Gardinera6cd98d2013-05-30 17:12:46 -040066#define EXT_CSD_PARTITION_SETTING_COMPLETED 155 /* R/W */
Balaji T K1fdb7f92015-04-29 18:12:32 -040067#define EXT_CSD_GP_SIZE_MULT_4_2 154
68#define EXT_CSD_GP_SIZE_MULT_4_1 153
69#define EXT_CSD_GP_SIZE_MULT_4_0 152
70#define EXT_CSD_GP_SIZE_MULT_3_2 151
71#define EXT_CSD_GP_SIZE_MULT_3_1 150
72#define EXT_CSD_GP_SIZE_MULT_3_0 149
73#define EXT_CSD_GP_SIZE_MULT_2_2 148
74#define EXT_CSD_GP_SIZE_MULT_2_1 147
75#define EXT_CSD_GP_SIZE_MULT_2_0 146
76#define EXT_CSD_GP_SIZE_MULT_1_2 145
77#define EXT_CSD_GP_SIZE_MULT_1_1 144
78#define EXT_CSD_GP_SIZE_MULT_1_0 143
Ben Gardinerf82e27a2013-05-30 17:12:50 -040079#define EXT_CSD_ENH_SIZE_MULT_2 142
80#define EXT_CSD_ENH_SIZE_MULT_1 141
81#define EXT_CSD_ENH_SIZE_MULT_0 140
Ben Gardiner68f490b2013-05-30 17:12:48 -040082#define EXT_CSD_ENH_START_ADDR_3 139
83#define EXT_CSD_ENH_START_ADDR_2 138
84#define EXT_CSD_ENH_START_ADDR_1 137
85#define EXT_CSD_ENH_START_ADDR_0 136
Gwendal Grignou771984c2014-07-01 12:46:18 -070086#define EXT_CSD_REV 192
Saugata Dasb7e25992012-05-17 09:26:34 -040087#define EXT_CSD_NATIVE_SECTOR_SIZE 63 /* R */
88#define EXT_CSD_USE_NATIVE_SECTOR 62 /* R/W */
89#define EXT_CSD_DATA_SECTOR_SIZE 61 /* R */
Balaji T Kd78ce082015-04-29 18:12:33 -040090#define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_1 53
91#define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_0 52
Saugata Dasb7e25992012-05-17 09:26:34 -040092
93/*
94 * WR_REL_PARAM field definitions
95 */
96#define HS_CTRL_REL (1<<0)
97#define EN_REL_WR (1<<2)
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050098
99/*
Jaehoon Chung86496512012-09-21 10:08:05 +0000100 * BKOPS_EN field definition
101 */
102#define BKOPS_ENABLE (1<<0)
103
Gwendal Grignou0f757342014-10-16 16:52:46 -0700104#define MMC_FFU_INVOKE_OP 302
Gwendal Grignou771984c2014-07-01 12:46:18 -0700105
Jaehoon Chung86496512012-09-21 10:08:05 +0000106/*
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500107 * EXT_CSD field definitions
108 */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100109#define EXT_CSD_HPI_SUPP (1<<0)
110#define EXT_CSD_HPI_IMPL (1<<1)
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500111#define EXT_CSD_CMD_SET_NORMAL (1<<0)
112#define EXT_CSD_BOOT_WP_B_PWR_WP_DIS (0x40)
113#define EXT_CSD_BOOT_WP_B_PERM_WP_DIS (0x10)
114#define EXT_CSD_BOOT_WP_B_PERM_WP_EN (0x04)
115#define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01)
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100116#define EXT_CSD_BOOT_INFO_HS_MODE (1<<2)
117#define EXT_CSD_BOOT_INFO_DDR_DDR (1<<1)
118#define EXT_CSD_BOOT_INFO_ALT (1<<0)
119#define EXT_CSD_BOOT_CFG_ACK (1<<6)
120#define EXT_CSD_BOOT_CFG_EN (0x38)
Mario Schuknecht8c0c40d2013-05-15 08:28:04 +0200121#define EXT_CSD_BOOT_CFG_ACC (0x07)
Chris Ballf74dfe22012-10-19 16:49:55 -0400122#define EXT_CSD_RST_N_EN_MASK (0x03)
123#define EXT_CSD_HW_RESET_EN (0x01)
124#define EXT_CSD_HW_RESET_DIS (0x02)
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +0200125#define EXT_CSD_PART_CONFIG_ACC_MASK (0x7)
126#define EXT_CSD_PART_CONFIG_ACC_BOOT0 (0x1)
127#define EXT_CSD_PART_CONFIG_ACC_BOOT1 (0x2)
128#define EXT_CSD_PART_CONFIG_ACC_USER_AREA (0x7)
129#define EXT_CSD_PART_CONFIG_ACC_ACK (0x40)
Ben Gardiner82bd9502013-06-27 11:04:10 -0400130#define EXT_CSD_PARTITIONING_EN (1<<0)
131#define EXT_CSD_ENH_ATTRIBUTE_EN (1<<1)
Balaji T K1fdb7f92015-04-29 18:12:32 -0400132#define EXT_CSD_ENH_4 (1<<4)
133#define EXT_CSD_ENH_3 (1<<3)
134#define EXT_CSD_ENH_2 (1<<2)
135#define EXT_CSD_ENH_1 (1<<1)
Ben Gardinerd91d3692013-05-30 17:12:51 -0400136#define EXT_CSD_ENH_USR (1<<0)
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500137
138/* From kernel linux/mmc/core.h */
139#define MMC_RSP_PRESENT (1 << 0)
140#define MMC_RSP_136 (1 << 1) /* 136 bit response */
141#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
142#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
143#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
144
145#define MMC_CMD_AC (0 << 5)
146#define MMC_CMD_ADTC (1 << 5)
147
148#define MMC_RSP_SPI_S1 (1 << 7) /* one status byte */
149#define MMC_RSP_SPI_BUSY (1 << 10) /* card may send busy */
150
151#define MMC_RSP_SPI_R1 (MMC_RSP_SPI_S1)
152#define MMC_RSP_SPI_R1B (MMC_RSP_SPI_S1|MMC_RSP_SPI_BUSY)
153
154#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
155#define MMC_RSP_R1B (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE|MMC_RSP_BUSY)