David Hendricks | d1c55d7 | 2010-08-24 15:14:19 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the flashrom project. |
| 3 | * |
| 4 | * Copyright (C) 2010 Google Inc. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
David Hendricks | d1c55d7 | 2010-08-24 15:14:19 -0700 | [diff] [blame] | 16 | */ |
| 17 | |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 18 | #include <stdlib.h> |
| 19 | #include <string.h> |
Edward O'Callaghan | b4300ca | 2019-09-03 16:15:21 +1000 | [diff] [blame] | 20 | #include <strings.h> |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 21 | |
| 22 | #include "flash.h" |
| 23 | #include "flashchips.h" |
| 24 | #include "chipdrivers.h" |
Louis Yung-Chieh Lo | 52aa930 | 2010-09-06 10:45:02 +0800 | [diff] [blame] | 25 | #include "spi.h" |
David Hendricks | 23cd778 | 2010-08-25 12:42:38 -0700 | [diff] [blame] | 26 | #include "writeprotect.h" |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 27 | |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 28 | /* |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 29 | * The following procedures rely on look-up tables to match the user-specified |
| 30 | * range with the chip's supported ranges. This turned out to be the most |
| 31 | * elegant approach since diferent flash chips use different levels of |
| 32 | * granularity and methods to determine protected ranges. In other words, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 33 | * be stupid and simple since clever arithmetic will not work for many chips. |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 34 | */ |
| 35 | |
| 36 | struct wp_range { |
| 37 | unsigned int start; /* starting address */ |
| 38 | unsigned int len; /* len */ |
| 39 | }; |
| 40 | |
| 41 | enum bit_state { |
| 42 | OFF = 0, |
| 43 | ON = 1, |
Louis Yung-Chieh Lo | edd3930 | 2011-11-10 15:43:06 +0800 | [diff] [blame] | 44 | X = -1 /* don't care. Must be bigger than max # of bp. */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 45 | }; |
| 46 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 47 | /* |
| 48 | * Generic write-protection schema for 25-series SPI flash chips. This assumes |
| 49 | * there is a status register that contains one or more consecutive bits which |
| 50 | * determine which address range is protected. |
| 51 | */ |
| 52 | |
| 53 | struct status_register_layout { |
| 54 | int bp0_pos; /* position of BP0 */ |
| 55 | int bp_bits; /* number of block protect bits */ |
| 56 | int srp_pos; /* position of status register protect enable bit */ |
| 57 | }; |
| 58 | |
| 59 | struct generic_range { |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 60 | struct generic_modifier_bits m; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 61 | unsigned int bp; /* block protect bitfield */ |
| 62 | struct wp_range range; |
| 63 | }; |
| 64 | |
| 65 | struct generic_wp { |
| 66 | struct status_register_layout sr1; /* status register 1 */ |
| 67 | struct generic_range *ranges; |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 68 | |
| 69 | /* |
| 70 | * Some chips store modifier bits in one or more special control |
| 71 | * registers instead of the status register like many older SPI NOR |
| 72 | * flash chips did. get_modifier_bits() and set_modifier_bits() will do |
| 73 | * any chip-specific operations necessary to get/set these bit values. |
| 74 | */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 75 | int (*get_modifier_bits)(const struct flashctx *flash, |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 76 | struct generic_modifier_bits *m); |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 77 | int (*set_modifier_bits)(const struct flashctx *flash, |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 78 | struct generic_modifier_bits *m); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 79 | }; |
| 80 | |
| 81 | /* |
| 82 | * The following ranges and functions are useful for representing Winbond- |
| 83 | * style writeprotect schema in which there are typically 5 bits of |
| 84 | * relevant information stored in status register 1: |
| 85 | * sec: This bit indicates the units (sectors vs. blocks) |
| 86 | * tb: The top-bottom bit indicates if the affected range is at the top of |
| 87 | * the flash memory's address space or at the bottom. |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 88 | * bp: Bitmask representing the number of affected sectors/blocks. |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 89 | */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 90 | struct w25q_range { |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 91 | enum bit_state sec; /* if 1, bp bits describe sectors */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 92 | enum bit_state tb; /* top/bottom select */ |
Louis Yung-Chieh Lo | edd3930 | 2011-11-10 15:43:06 +0800 | [diff] [blame] | 93 | int bp; /* block protect bitfield */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 94 | struct wp_range range; |
| 95 | }; |
| 96 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 97 | /* |
| 98 | * Mask to extract write-protect enable and range bits |
| 99 | * Status register 1: |
| 100 | * SRP0: bit 7 |
| 101 | * range(BP2-BP0): bit 4-2 |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 102 | * range(BP3-BP0): bit 5-2 (large chips) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 103 | * Status register 2: |
| 104 | * SRP1: bit 1 |
| 105 | */ |
| 106 | #define MASK_WP_AREA (0x9C) |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 107 | #define MASK_WP_AREA_LARGE (0x9C) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 108 | #define MASK_WP2_AREA (0x01) |
| 109 | |
David Hendricks | 57566ed | 2010-08-16 18:24:45 -0700 | [diff] [blame] | 110 | struct w25q_range en25f40_ranges[] = { |
| 111 | { X, X, 0, {0, 0} }, /* none */ |
| 112 | { 0, 0, 0x1, {0x000000, 504 * 1024} }, |
| 113 | { 0, 0, 0x2, {0x000000, 496 * 1024} }, |
| 114 | { 0, 0, 0x3, {0x000000, 480 * 1024} }, |
| 115 | { 0, 0, 0x4, {0x000000, 448 * 1024} }, |
| 116 | { 0, 0, 0x5, {0x000000, 384 * 1024} }, |
| 117 | { 0, 0, 0x6, {0x000000, 256 * 1024} }, |
| 118 | { 0, 0, 0x7, {0x000000, 512 * 1024} }, |
| 119 | }; |
| 120 | |
David Hendricks | e185bf2 | 2011-05-24 15:34:18 -0700 | [diff] [blame] | 121 | struct w25q_range en25q40_ranges[] = { |
| 122 | { 0, 0, 0, {0, 0} }, /* none */ |
| 123 | { 0, 0, 0x1, {0x000000, 504 * 1024} }, |
| 124 | { 0, 0, 0x2, {0x000000, 496 * 1024} }, |
| 125 | { 0, 0, 0x3, {0x000000, 480 * 1024} }, |
| 126 | |
| 127 | { 0, 1, 0x0, {0x000000, 448 * 1024} }, |
| 128 | { 0, 1, 0x1, {0x000000, 384 * 1024} }, |
| 129 | { 0, 1, 0x2, {0x000000, 256 * 1024} }, |
| 130 | { 0, 1, 0x3, {0x000000, 512 * 1024} }, |
| 131 | }; |
| 132 | |
| 133 | struct w25q_range en25q80_ranges[] = { |
| 134 | { 0, 0, 0, {0, 0} }, /* none */ |
| 135 | { 0, 0, 0x1, {0x000000, 1016 * 1024} }, |
| 136 | { 0, 0, 0x2, {0x000000, 1008 * 1024} }, |
| 137 | { 0, 0, 0x3, {0x000000, 992 * 1024} }, |
| 138 | { 0, 0, 0x4, {0x000000, 960 * 1024} }, |
| 139 | { 0, 0, 0x5, {0x000000, 896 * 1024} }, |
| 140 | { 0, 0, 0x6, {0x000000, 768 * 1024} }, |
| 141 | { 0, 0, 0x7, {0x000000, 1024 * 1024} }, |
| 142 | }; |
| 143 | |
| 144 | struct w25q_range en25q32_ranges[] = { |
| 145 | { 0, 0, 0, {0, 0} }, /* none */ |
| 146 | { 0, 0, 0x1, {0x000000, 4032 * 1024} }, |
| 147 | { 0, 0, 0x2, {0x000000, 3968 * 1024} }, |
| 148 | { 0, 0, 0x3, {0x000000, 3840 * 1024} }, |
| 149 | { 0, 0, 0x4, {0x000000, 3584 * 1024} }, |
| 150 | { 0, 0, 0x5, {0x000000, 3072 * 1024} }, |
| 151 | { 0, 0, 0x6, {0x000000, 2048 * 1024} }, |
| 152 | { 0, 0, 0x7, {0x000000, 4096 * 1024} }, |
| 153 | |
| 154 | { 0, 1, 0, {0, 0} }, /* none */ |
| 155 | { 0, 1, 0x1, {0x010000, 4032 * 1024} }, |
| 156 | { 0, 1, 0x2, {0x020000, 3968 * 1024} }, |
| 157 | { 0, 1, 0x3, {0x040000, 3840 * 1024} }, |
| 158 | { 0, 1, 0x4, {0x080000, 3584 * 1024} }, |
| 159 | { 0, 1, 0x5, {0x100000, 3072 * 1024} }, |
| 160 | { 0, 1, 0x6, {0x200000, 2048 * 1024} }, |
| 161 | { 0, 1, 0x7, {0x000000, 4096 * 1024} }, |
| 162 | }; |
| 163 | |
| 164 | struct w25q_range en25q64_ranges[] = { |
| 165 | { 0, 0, 0, {0, 0} }, /* none */ |
| 166 | { 0, 0, 0x1, {0x000000, 8128 * 1024} }, |
| 167 | { 0, 0, 0x2, {0x000000, 8064 * 1024} }, |
| 168 | { 0, 0, 0x3, {0x000000, 7936 * 1024} }, |
| 169 | { 0, 0, 0x4, {0x000000, 7680 * 1024} }, |
| 170 | { 0, 0, 0x5, {0x000000, 7168 * 1024} }, |
| 171 | { 0, 0, 0x6, {0x000000, 6144 * 1024} }, |
| 172 | { 0, 0, 0x7, {0x000000, 8192 * 1024} }, |
| 173 | |
| 174 | { 0, 1, 0, {0, 0} }, /* none */ |
| 175 | { 0, 1, 0x1, {0x010000, 8128 * 1024} }, |
| 176 | { 0, 1, 0x2, {0x020000, 8064 * 1024} }, |
| 177 | { 0, 1, 0x3, {0x040000, 7936 * 1024} }, |
| 178 | { 0, 1, 0x4, {0x080000, 7680 * 1024} }, |
| 179 | { 0, 1, 0x5, {0x100000, 7168 * 1024} }, |
| 180 | { 0, 1, 0x6, {0x200000, 6144 * 1024} }, |
| 181 | { 0, 1, 0x7, {0x000000, 8192 * 1024} }, |
| 182 | }; |
| 183 | |
| 184 | struct w25q_range en25q128_ranges[] = { |
| 185 | { 0, 0, 0, {0, 0} }, /* none */ |
| 186 | { 0, 0, 0x1, {0x000000, 16320 * 1024} }, |
| 187 | { 0, 0, 0x2, {0x000000, 16256 * 1024} }, |
| 188 | { 0, 0, 0x3, {0x000000, 16128 * 1024} }, |
| 189 | { 0, 0, 0x4, {0x000000, 15872 * 1024} }, |
| 190 | { 0, 0, 0x5, {0x000000, 15360 * 1024} }, |
| 191 | { 0, 0, 0x6, {0x000000, 14336 * 1024} }, |
| 192 | { 0, 0, 0x7, {0x000000, 16384 * 1024} }, |
| 193 | |
| 194 | { 0, 1, 0, {0, 0} }, /* none */ |
| 195 | { 0, 1, 0x1, {0x010000, 16320 * 1024} }, |
| 196 | { 0, 1, 0x2, {0x020000, 16256 * 1024} }, |
| 197 | { 0, 1, 0x3, {0x040000, 16128 * 1024} }, |
| 198 | { 0, 1, 0x4, {0x080000, 15872 * 1024} }, |
| 199 | { 0, 1, 0x5, {0x100000, 15360 * 1024} }, |
| 200 | { 0, 1, 0x6, {0x200000, 14336 * 1024} }, |
| 201 | { 0, 1, 0x7, {0x000000, 16384 * 1024} }, |
| 202 | }; |
| 203 | |
Marc Jones | b2f9002 | 2014-04-29 17:37:23 -0600 | [diff] [blame] | 204 | struct w25q_range en25s64_ranges[] = { |
| 205 | { 0, 0, 0, {0, 0} }, /* none */ |
| 206 | { 0, 0, 0x1, {0x000000, 8064 * 1024} }, |
| 207 | { 0, 0, 0x2, {0x000000, 7936 * 1024} }, |
| 208 | { 0, 0, 0x3, {0x000000, 7680 * 1024} }, |
| 209 | { 0, 0, 0x4, {0x000000, 7168 * 1024} }, |
| 210 | { 0, 0, 0x5, {0x000000, 6144 * 1024} }, |
| 211 | { 0, 0, 0x6, {0x000000, 4096 * 1024} }, |
| 212 | { 0, 0, 0x7, {0x000000, 8192 * 1024} }, |
| 213 | |
| 214 | { 0, 1, 0, {0, 0} }, /* none */ |
| 215 | { 0, 1, 0x1, {0x7e0000, 128 * 1024} }, |
| 216 | { 0, 1, 0x2, {0x7c0000, 256 * 1024} }, |
| 217 | { 0, 1, 0x3, {0x780000, 512 * 1024} }, |
| 218 | { 0, 1, 0x4, {0x700000, 1024 * 1024} }, |
| 219 | { 0, 1, 0x5, {0x600000, 2048 * 1024} }, |
| 220 | { 0, 1, 0x6, {0x400000, 4096 * 1024} }, |
| 221 | { 0, 1, 0x7, {0x000000, 8192 * 1024} }, |
| 222 | }; |
| 223 | |
David Hendricks | f8f00c7 | 2011-02-01 12:39:46 -0800 | [diff] [blame] | 224 | /* mx25l1005 ranges also work for the mx25l1005c */ |
| 225 | static struct w25q_range mx25l1005_ranges[] = { |
| 226 | { X, X, 0, {0, 0} }, /* none */ |
| 227 | { X, X, 0x1, {0x010000, 64 * 1024} }, |
| 228 | { X, X, 0x2, {0x000000, 128 * 1024} }, |
| 229 | { X, X, 0x3, {0x000000, 128 * 1024} }, |
| 230 | }; |
| 231 | |
| 232 | static struct w25q_range mx25l2005_ranges[] = { |
| 233 | { X, X, 0, {0, 0} }, /* none */ |
| 234 | { X, X, 0x1, {0x030000, 64 * 1024} }, |
| 235 | { X, X, 0x2, {0x020000, 128 * 1024} }, |
| 236 | { X, X, 0x3, {0x000000, 256 * 1024} }, |
| 237 | }; |
| 238 | |
| 239 | static struct w25q_range mx25l4005_ranges[] = { |
| 240 | { X, X, 0, {0, 0} }, /* none */ |
| 241 | { X, X, 0x1, {0x070000, 64 * 1 * 1024} }, /* block 7 */ |
| 242 | { X, X, 0x2, {0x060000, 64 * 2 * 1024} }, /* blocks 6-7 */ |
| 243 | { X, X, 0x3, {0x040000, 64 * 4 * 1024} }, /* blocks 4-7 */ |
| 244 | { X, X, 0x4, {0x000000, 512 * 1024} }, |
| 245 | { X, X, 0x5, {0x000000, 512 * 1024} }, |
| 246 | { X, X, 0x6, {0x000000, 512 * 1024} }, |
| 247 | { X, X, 0x7, {0x000000, 512 * 1024} }, |
| 248 | }; |
| 249 | |
| 250 | static struct w25q_range mx25l8005_ranges[] = { |
| 251 | { X, X, 0, {0, 0} }, /* none */ |
| 252 | { X, X, 0x1, {0x0f0000, 64 * 1 * 1024} }, /* block 15 */ |
| 253 | { X, X, 0x2, {0x0e0000, 64 * 2 * 1024} }, /* blocks 14-15 */ |
| 254 | { X, X, 0x3, {0x0c0000, 64 * 4 * 1024} }, /* blocks 12-15 */ |
| 255 | { X, X, 0x4, {0x080000, 64 * 8 * 1024} }, /* blocks 8-15 */ |
| 256 | { X, X, 0x5, {0x000000, 1024 * 1024} }, |
| 257 | { X, X, 0x6, {0x000000, 1024 * 1024} }, |
| 258 | { X, X, 0x7, {0x000000, 1024 * 1024} }, |
| 259 | }; |
| 260 | |
| 261 | #if 0 |
| 262 | /* FIXME: mx25l1605 has the same IDs as the mx25l1605d */ |
| 263 | static struct w25q_range mx25l1605_ranges[] = { |
| 264 | { X, X, 0, {0, 0} }, /* none */ |
| 265 | { X, X, 0x1, {0x1f0000, 64 * 1024} }, /* block 31 */ |
| 266 | { X, X, 0x2, {0x1e0000, 128 * 1024} }, /* blocks 30-31 */ |
| 267 | { X, X, 0x3, {0x1c0000, 256 * 1024} }, /* blocks 28-31 */ |
| 268 | { X, X, 0x4, {0x180000, 512 * 1024} }, /* blocks 24-31 */ |
| 269 | { X, X, 0x4, {0x100000, 1024 * 1024} }, /* blocks 16-31 */ |
| 270 | { X, X, 0x6, {0x000000, 2048 * 1024} }, |
| 271 | { X, X, 0x7, {0x000000, 2048 * 1024} }, |
| 272 | }; |
| 273 | #endif |
| 274 | |
| 275 | #if 0 |
| 276 | /* FIXME: mx25l6405 has the same IDs as the mx25l6405d */ |
| 277 | static struct w25q_range mx25l6405_ranges[] = { |
| 278 | { X, 0, 0, {0, 0} }, /* none */ |
| 279 | { X, 0, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */ |
| 280 | { X, 0, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */ |
| 281 | { X, 0, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */ |
| 282 | { X, 0, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */ |
| 283 | { X, 0, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */ |
| 284 | { X, 0, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */ |
| 285 | { X, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
| 286 | |
| 287 | { X, 1, 0x0, {0x000000, 8192 * 1024} }, |
| 288 | { X, 1, 0x1, {0x000000, 8192 * 1024} }, |
| 289 | { X, 1, 0x2, {0x000000, 8192 * 1024} }, |
| 290 | { X, 1, 0x3, {0x000000, 8192 * 1024} }, |
| 291 | { X, 1, 0x4, {0x000000, 8192 * 1024} }, |
| 292 | { X, 1, 0x5, {0x000000, 8192 * 1024} }, |
| 293 | { X, 1, 0x6, {0x000000, 8192 * 1024} }, |
| 294 | { X, 1, 0x7, {0x000000, 8192 * 1024} }, |
| 295 | }; |
| 296 | #endif |
| 297 | |
| 298 | static struct w25q_range mx25l1605d_ranges[] = { |
| 299 | { X, 0, 0, {0, 0} }, /* none */ |
| 300 | { X, 0, 0x1, {0x1f0000, 64 * 1 * 1024} }, /* block 31 */ |
| 301 | { X, 0, 0x2, {0x1e0000, 64 * 2 * 1024} }, /* blocks 30-31 */ |
| 302 | { X, 0, 0x3, {0x1c0000, 64 * 4 * 1024} }, /* blocks 28-31 */ |
| 303 | { X, 0, 0x4, {0x180000, 64 * 8 * 1024} }, /* blocks 24-31 */ |
| 304 | { X, 0, 0x5, {0x100000, 64 * 16 * 1024} }, /* blocks 16-31 */ |
| 305 | { X, 0, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */ |
| 306 | { X, 0, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */ |
| 307 | |
| 308 | { X, 1, 0x0, {0x000000, 2048 * 1024} }, |
| 309 | { X, 1, 0x1, {0x000000, 2048 * 1024} }, |
| 310 | { X, 1, 0x2, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */ |
| 311 | { X, 1, 0x3, {0x000000, 64 * 24 * 1024} }, /* blocks 0-23 */ |
| 312 | { X, 1, 0x4, {0x000000, 64 * 28 * 1024} }, /* blocks 0-27 */ |
| 313 | { X, 1, 0x5, {0x000000, 64 * 30 * 1024} }, /* blocks 0-29 */ |
| 314 | { X, 1, 0x6, {0x000000, 64 * 31 * 1024} }, /* blocks 0-30 */ |
| 315 | { X, 1, 0x7, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */ |
| 316 | }; |
| 317 | |
| 318 | /* FIXME: Is there an mx25l3205 (without a trailing letter)? */ |
David Hendricks | ac72e36 | 2010-08-16 18:20:03 -0700 | [diff] [blame] | 319 | static struct w25q_range mx25l3205d_ranges[] = { |
| 320 | { X, 0, 0, {0, 0} }, /* none */ |
| 321 | { X, 0, 0x1, {0x3f0000, 64 * 1024} }, |
| 322 | { X, 0, 0x2, {0x3e0000, 128 * 1024} }, |
| 323 | { X, 0, 0x3, {0x3c0000, 256 * 1024} }, |
| 324 | { X, 0, 0x4, {0x380000, 512 * 1024} }, |
| 325 | { X, 0, 0x5, {0x300000, 1024 * 1024} }, |
| 326 | { X, 0, 0x6, {0x200000, 2048 * 1024} }, |
| 327 | { X, 0, 0x7, {0x000000, 4096 * 1024} }, |
| 328 | |
| 329 | { X, 1, 0x0, {0x000000, 4096 * 1024} }, |
| 330 | { X, 1, 0x1, {0x000000, 2048 * 1024} }, |
| 331 | { X, 1, 0x2, {0x000000, 3072 * 1024} }, |
| 332 | { X, 1, 0x3, {0x000000, 3584 * 1024} }, |
| 333 | { X, 1, 0x4, {0x000000, 3840 * 1024} }, |
| 334 | { X, 1, 0x5, {0x000000, 3968 * 1024} }, |
| 335 | { X, 1, 0x6, {0x000000, 4032 * 1024} }, |
| 336 | { X, 1, 0x7, {0x000000, 4096 * 1024} }, |
| 337 | }; |
| 338 | |
Vincent Palatin | 87e092a | 2013-02-28 15:46:14 -0800 | [diff] [blame] | 339 | static struct w25q_range mx25u3235e_ranges[] = { |
| 340 | { X, 0, 0, {0, 0} }, /* none */ |
| 341 | { 0, 0, 0x1, {0x3f0000, 64 * 1024} }, |
| 342 | { 0, 0, 0x2, {0x3e0000, 128 * 1024} }, |
| 343 | { 0, 0, 0x3, {0x3c0000, 256 * 1024} }, |
| 344 | { 0, 0, 0x4, {0x380000, 512 * 1024} }, |
| 345 | { 0, 0, 0x5, {0x300000, 1024 * 1024} }, |
| 346 | { 0, 0, 0x6, {0x200000, 2048 * 1024} }, |
| 347 | { 0, 0, 0x7, {0x000000, 4096 * 1024} }, |
| 348 | |
| 349 | { 0, 1, 0x0, {0x000000, 4096 * 1024} }, |
| 350 | { 0, 1, 0x1, {0x000000, 2048 * 1024} }, |
| 351 | { 0, 1, 0x2, {0x000000, 3072 * 1024} }, |
| 352 | { 0, 1, 0x3, {0x000000, 3584 * 1024} }, |
| 353 | { 0, 1, 0x4, {0x000000, 3840 * 1024} }, |
| 354 | { 0, 1, 0x5, {0x000000, 3968 * 1024} }, |
| 355 | { 0, 1, 0x6, {0x000000, 4032 * 1024} }, |
| 356 | { 0, 1, 0x7, {0x000000, 4096 * 1024} }, |
| 357 | }; |
| 358 | |
Jongpil | 66a9649 | 2014-08-14 17:59:06 +0900 | [diff] [blame] | 359 | static struct w25q_range mx25u6435e_ranges[] = { |
| 360 | { X, 0, 0, {0, 0} }, /* none */ |
| 361 | { 0, 0, 0x1, {0x7f0000, 1 * 64 * 1024} }, /* block 127 */ |
| 362 | { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */ |
| 363 | { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */ |
| 364 | { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */ |
| 365 | { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */ |
| 366 | { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */ |
| 367 | { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
| 368 | |
| 369 | { 0, 1, 0x0, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 370 | { 0, 1, 0x1, {0x000000, 96 * 64 * 1024} }, /* blocks 0-95 */ |
| 371 | { 0, 1, 0x2, {0x000000, 112 * 64 * 1024} }, /* blocks 0-111 */ |
| 372 | { 0, 1, 0x3, {0x000000, 120 * 64 * 1024} }, /* blocks 0-119 */ |
| 373 | { 0, 1, 0x4, {0x000000, 124 * 64 * 1024} }, /* blocks 0-123 */ |
| 374 | { 0, 1, 0x5, {0x000000, 126 * 64 * 1024} }, /* blocks 0-125 */ |
| 375 | { 0, 1, 0x6, {0x000000, 127 * 64 * 1024} }, /* blocks 0-126 */ |
| 376 | { 0, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */ |
| 377 | }; |
| 378 | |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 379 | #define MX25U12835E_TB (1 << 3) |
| 380 | static struct w25q_range mx25u12835e_tb0_ranges[] = { |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 381 | { X, X, 0, {0, 0} }, /* none */ |
Alex Lu | 831c609 | 2017-11-02 23:19:34 -0700 | [diff] [blame] | 382 | { 0, 0, 0x1, {0xff0000, 1 * 64 * 1024} }, /* block 255 */ |
| 383 | { 0, 0, 0x2, {0xfe0000, 2 * 64 * 1024} }, /* blocks 254-255 */ |
| 384 | { 0, 0, 0x3, {0xfc0000, 4 * 64 * 1024} }, /* blocks 252-255 */ |
| 385 | { 0, 0, 0x4, {0xf80000, 8 * 64 * 1024} }, /* blocks 248-255 */ |
| 386 | { 0, 0, 0x5, {0xf00000, 16 * 64 * 1024} }, /* blocks 240-255 */ |
| 387 | { 0, 0, 0x6, {0xe00000, 32 * 64 * 1024} }, /* blocks 224-255 */ |
| 388 | { 0, 0, 0x7, {0xc00000, 64 * 64 * 1024} }, /* blocks 192-255 */ |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 389 | { 0, 0, 0x8, {0x800000, 128 * 64 * 1024} }, /* blocks 128-255 */ |
| 390 | { 0, 0, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 391 | { 0, 0, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 392 | { 0, 0, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 393 | { 0, 0, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 394 | { 0, 0, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 395 | { 0, 0, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 396 | { 0, 0, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 397 | }; |
Alex Lu | 831c609 | 2017-11-02 23:19:34 -0700 | [diff] [blame] | 398 | |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 399 | static struct w25q_range mx25u12835e_tb1_ranges[] = { |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 400 | { 0, 1, 0x1, {0x000000, 1 * 64 * 1024} }, /* block 0 */ |
| 401 | { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */ |
| 402 | { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */ |
| 403 | { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */ |
| 404 | { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */ |
| 405 | { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */ |
| 406 | { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 407 | { 0, 1, 0x8, {0x000000, 128 * 64 * 1024} }, /* blocks 0-127 */ |
| 408 | { 0, 1, 0x9, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 409 | { 0, 1, 0xa, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 410 | { 0, 1, 0xb, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 411 | { 0, 1, 0xc, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 412 | { 0, 1, 0xd, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 413 | { 0, 1, 0xe, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
| 414 | { 0, 1, 0xf, {0x000000, 256 * 64 * 1024} }, /* blocks all */ |
Alex Lu | 831c609 | 2017-11-02 23:19:34 -0700 | [diff] [blame] | 415 | }; |
| 416 | |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 417 | static struct w25q_range n25q064_ranges[] = { |
David Hendricks | fe9123b | 2015-04-21 13:18:31 -0700 | [diff] [blame] | 418 | /* |
| 419 | * Note: For N25Q064, sec (usually in bit position 6) is called BP3 |
| 420 | * (block protect bit 3). It is only useful when all blocks are to |
| 421 | * be write-protected. |
| 422 | */ |
David Hendricks | 42a549a | 2015-04-22 11:25:07 -0700 | [diff] [blame] | 423 | { 0, 0, 0, {0, 0} }, /* none */ |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 424 | |
| 425 | { 0, 0, 0x1, {0x7f0000, 64 * 1024} }, /* block 127 */ |
| 426 | { 0, 0, 0x2, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */ |
| 427 | { 0, 0, 0x3, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */ |
| 428 | { 0, 0, 0x4, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */ |
| 429 | { 0, 0, 0x5, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */ |
| 430 | { 0, 0, 0x6, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */ |
| 431 | { 0, 0, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
| 432 | |
David Hendricks | fe9123b | 2015-04-21 13:18:31 -0700 | [diff] [blame] | 433 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, /* block 0 */ |
| 434 | { 0, 1, 0x2, {0x000000, 2 * 64 * 1024} }, /* blocks 0-1 */ |
| 435 | { 0, 1, 0x3, {0x000000, 4 * 64 * 1024} }, /* blocks 0-3 */ |
| 436 | { 0, 1, 0x4, {0x000000, 8 * 64 * 1024} }, /* blocks 0-7 */ |
| 437 | { 0, 1, 0x5, {0x000000, 16 * 64 * 1024} }, /* blocks 0-15 */ |
| 438 | { 0, 1, 0x6, {0x000000, 32 * 64 * 1024} }, /* blocks 0-31 */ |
| 439 | { 0, 1, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 440 | |
| 441 | { X, 1, 0x0, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 442 | { X, 1, 0x1, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 443 | { X, 1, 0x2, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 444 | { X, 1, 0x3, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 445 | { X, 1, 0x4, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 446 | { X, 1, 0x5, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 447 | { X, 1, 0x6, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 448 | { X, 1, 0x7, {0x000000, 128 * 64 * 1024} }, /* all */ |
| 449 | }; |
| 450 | |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 451 | static struct w25q_range w25q16_ranges[] = { |
| 452 | { X, X, 0, {0, 0} }, /* none */ |
| 453 | { 0, 0, 0x1, {0x1f0000, 64 * 1024} }, |
| 454 | { 0, 0, 0x2, {0x1e0000, 128 * 1024} }, |
| 455 | { 0, 0, 0x3, {0x1c0000, 256 * 1024} }, |
| 456 | { 0, 0, 0x4, {0x180000, 512 * 1024} }, |
| 457 | { 0, 0, 0x5, {0x100000, 1024 * 1024} }, |
| 458 | |
| 459 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 460 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 461 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 462 | { 0, 1, 0x4, {0x000000, 512 * 1024} }, |
| 463 | { 0, 1, 0x5, {0x000000, 1024 * 1024} }, |
| 464 | { X, X, 0x6, {0x000000, 2048 * 1024} }, |
| 465 | { X, X, 0x7, {0x000000, 2048 * 1024} }, |
| 466 | |
| 467 | { 1, 0, 0x1, {0x1ff000, 4 * 1024} }, |
| 468 | { 1, 0, 0x2, {0x1fe000, 8 * 1024} }, |
| 469 | { 1, 0, 0x3, {0x1fc000, 16 * 1024} }, |
| 470 | { 1, 0, 0x4, {0x1f8000, 32 * 1024} }, |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 471 | { 1, 0, 0x5, {0x1f8000, 32 * 1024} }, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 472 | |
| 473 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 474 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 475 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 476 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 477 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 478 | }; |
| 479 | |
| 480 | static struct w25q_range w25q32_ranges[] = { |
| 481 | { X, X, 0, {0, 0} }, /* none */ |
| 482 | { 0, 0, 0x1, {0x3f0000, 64 * 1024} }, |
| 483 | { 0, 0, 0x2, {0x3e0000, 128 * 1024} }, |
| 484 | { 0, 0, 0x3, {0x3c0000, 256 * 1024} }, |
| 485 | { 0, 0, 0x4, {0x380000, 512 * 1024} }, |
| 486 | { 0, 0, 0x5, {0x300000, 1024 * 1024} }, |
David Hendricks | 05653ff | 2010-06-15 16:05:12 -0700 | [diff] [blame] | 487 | { 0, 0, 0x6, {0x200000, 2048 * 1024} }, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 488 | |
| 489 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 490 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 491 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 492 | { 0, 1, 0x4, {0x000000, 512 * 1024} }, |
| 493 | { 0, 1, 0x5, {0x000000, 1024 * 1024} }, |
| 494 | { 0, 1, 0x6, {0x000000, 2048 * 1024} }, |
| 495 | { X, X, 0x7, {0x000000, 4096 * 1024} }, |
| 496 | |
| 497 | { 1, 0, 0x1, {0x3ff000, 4 * 1024} }, |
| 498 | { 1, 0, 0x2, {0x3fe000, 8 * 1024} }, |
| 499 | { 1, 0, 0x3, {0x3fc000, 16 * 1024} }, |
| 500 | { 1, 0, 0x4, {0x3f8000, 32 * 1024} }, |
Paul Fagerburg | 9057158 | 2019-03-15 11:32:57 -0600 | [diff] [blame] | 501 | { 1, 0, 0x5, {0x3f8000, 32 * 1024} }, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 502 | |
| 503 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 504 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 505 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
| 506 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
| 507 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 508 | }; |
| 509 | |
| 510 | static struct w25q_range w25q80_ranges[] = { |
| 511 | { X, X, 0, {0, 0} }, /* none */ |
| 512 | { 0, 0, 0x1, {0x0f0000, 64 * 1024} }, |
| 513 | { 0, 0, 0x2, {0x0e0000, 128 * 1024} }, |
| 514 | { 0, 0, 0x3, {0x0c0000, 256 * 1024} }, |
| 515 | { 0, 0, 0x4, {0x080000, 512 * 1024} }, |
| 516 | |
| 517 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 518 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 519 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 520 | { 0, 1, 0x4, {0x000000, 512 * 1024} }, |
David Hendricks | 05653ff | 2010-06-15 16:05:12 -0700 | [diff] [blame] | 521 | { X, X, 0x6, {0x000000, 1024 * 1024} }, |
| 522 | { X, X, 0x7, {0x000000, 1024 * 1024} }, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 523 | |
| 524 | { 1, 0, 0x1, {0x1ff000, 4 * 1024} }, |
| 525 | { 1, 0, 0x2, {0x1fe000, 8 * 1024} }, |
| 526 | { 1, 0, 0x3, {0x1fc000, 16 * 1024} }, |
| 527 | { 1, 0, 0x4, {0x1f8000, 32 * 1024} }, |
| 528 | { 1, 0, 0x5, {0x1f8000, 32 * 1024} }, |
| 529 | |
| 530 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 531 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 532 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
| 533 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
| 534 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 535 | }; |
| 536 | |
David Hendricks | 2c4a76c | 2010-06-28 14:00:43 -0700 | [diff] [blame] | 537 | static struct w25q_range w25q64_ranges[] = { |
| 538 | { X, X, 0, {0, 0} }, /* none */ |
| 539 | |
| 540 | { 0, 0, 0x1, {0x7e0000, 128 * 1024} }, |
| 541 | { 0, 0, 0x2, {0x7c0000, 256 * 1024} }, |
| 542 | { 0, 0, 0x3, {0x780000, 512 * 1024} }, |
| 543 | { 0, 0, 0x4, {0x700000, 1024 * 1024} }, |
| 544 | { 0, 0, 0x5, {0x600000, 2048 * 1024} }, |
| 545 | { 0, 0, 0x6, {0x400000, 4096 * 1024} }, |
| 546 | |
| 547 | { 0, 1, 0x1, {0x000000, 128 * 1024} }, |
| 548 | { 0, 1, 0x2, {0x000000, 256 * 1024} }, |
| 549 | { 0, 1, 0x3, {0x000000, 512 * 1024} }, |
| 550 | { 0, 1, 0x4, {0x000000, 1024 * 1024} }, |
| 551 | { 0, 1, 0x5, {0x000000, 2048 * 1024} }, |
| 552 | { 0, 1, 0x6, {0x000000, 4096 * 1024} }, |
| 553 | { X, X, 0x7, {0x000000, 8192 * 1024} }, |
| 554 | |
| 555 | { 1, 0, 0x1, {0x7ff000, 4 * 1024} }, |
| 556 | { 1, 0, 0x2, {0x7fe000, 8 * 1024} }, |
| 557 | { 1, 0, 0x3, {0x7fc000, 16 * 1024} }, |
| 558 | { 1, 0, 0x4, {0x7f8000, 32 * 1024} }, |
| 559 | { 1, 0, 0x5, {0x7f8000, 32 * 1024} }, |
| 560 | |
| 561 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 562 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 563 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
| 564 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
| 565 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 566 | }; |
| 567 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 568 | static struct w25q_range w25rq128_cmp0_ranges[] = { |
| 569 | { X, X, 0, {0, 0} }, /* NONE */ |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 570 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 571 | { 0, 0, 0x1, {0xfc0000, 256 * 1024} }, /* Upper 1/64 */ |
| 572 | { 0, 0, 0x2, {0xf80000, 512 * 1024} }, /* Upper 1/32 */ |
| 573 | { 0, 0, 0x3, {0xf00000, 1024 * 1024} }, /* Upper 1/16 */ |
| 574 | { 0, 0, 0x4, {0xe00000, 2048 * 1024} }, /* Upper 1/8 */ |
| 575 | { 0, 0, 0x5, {0xc00000, 4096 * 1024} }, /* Upper 1/4 */ |
| 576 | { 0, 0, 0x6, {0x800000, 8192 * 1024} }, /* Upper 1/2 */ |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 577 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 578 | { 0, 1, 0x1, {0x000000, 256 * 1024} }, /* Lower 1/64 */ |
| 579 | { 0, 1, 0x2, {0x000000, 512 * 1024} }, /* Lower 1/32 */ |
| 580 | { 0, 1, 0x3, {0x000000, 1024 * 1024} }, /* Lower 1/16 */ |
| 581 | { 0, 1, 0x4, {0x000000, 2048 * 1024} }, /* Lower 1/8 */ |
| 582 | { 0, 1, 0x5, {0x000000, 4096 * 1024} }, /* Lower 1/4 */ |
| 583 | { 0, 1, 0x6, {0x000000, 8192 * 1024} }, /* Lower 1/2 */ |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 584 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 585 | { X, X, 0x7, {0x000000, 16384 * 1024} }, /* ALL */ |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 586 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 587 | { 1, 0, 0x1, {0xfff000, 4 * 1024} }, /* Upper 1/4096 */ |
| 588 | { 1, 0, 0x2, {0xffe000, 8 * 1024} }, /* Upper 1/2048 */ |
| 589 | { 1, 0, 0x3, {0xffc000, 16 * 1024} }, /* Upper 1/1024 */ |
| 590 | { 1, 0, 0x4, {0xff8000, 32 * 1024} }, /* Upper 1/512 */ |
| 591 | { 1, 0, 0x5, {0xff8000, 32 * 1024} }, /* Upper 1/512 */ |
| 592 | |
| 593 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, /* Lower 1/4096 */ |
| 594 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, /* Lower 1/2048 */ |
| 595 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, /* Lower 1/1024 */ |
| 596 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, /* Lower 1/512 */ |
| 597 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, /* Lower 1/512 */ |
| 598 | }; |
| 599 | |
| 600 | static struct w25q_range w25rq128_cmp1_ranges[] = { |
| 601 | { X, X, 0x0, {0x000000, 16 * 1024 * 1024} }, /* ALL */ |
| 602 | |
| 603 | { 0, 0, 0x1, {0x000000, 16128 * 1024} }, /* Lower 63/64 */ |
| 604 | { 0, 0, 0x2, {0x000000, 15872 * 1024} }, /* Lower 31/32 */ |
| 605 | { 0, 0, 0x3, {0x000000, 15 * 1024 * 1024} }, /* Lower 15/16 */ |
| 606 | { 0, 0, 0x4, {0x000000, 14 * 1024 * 1024} }, /* Lower 7/8 */ |
| 607 | { 0, 0, 0x5, {0x000000, 12 * 1024 * 1024} }, /* Lower 3/4 */ |
| 608 | { 0, 0, 0x6, {0x000000, 8 * 1024 * 1024} }, /* Lower 1/2 */ |
| 609 | |
| 610 | { 0, 1, 0x1, {0x040000, 16128 * 1024} }, /* Upper 63/64 */ |
| 611 | { 0, 1, 0x2, {0x080000, 15872 * 1024} }, /* Upper 31/32 */ |
| 612 | { 0, 1, 0x3, {0x100000, 15 * 1024 * 1024} }, /* Upper 15/16 */ |
| 613 | { 0, 1, 0x4, {0x200000, 14 * 1024 * 1024} }, /* Upper 7/8 */ |
| 614 | { 0, 1, 0x5, {0x400000, 12 * 1024 * 1024} }, /* Upper 3/4 */ |
| 615 | { 0, 1, 0x6, {0x800000, 8 * 1024 * 1024} }, /* Upper 1/2 */ |
| 616 | |
| 617 | { X, X, 0x7, {0x000000, 0} }, /* NONE */ |
| 618 | |
| 619 | { 1, 0, 0x1, {0x000000, 16380 * 1024} }, /* Lower 4095/4096 */ |
| 620 | { 1, 0, 0x2, {0x000000, 16376 * 1024} }, /* Lower 2048/2048 */ |
| 621 | { 1, 0, 0x3, {0x000000, 16368 * 1024} }, /* Lower 1023/1024 */ |
| 622 | { 1, 0, 0x4, {0x000000, 16352 * 1024} }, /* Lower 511/512 */ |
| 623 | { 1, 0, 0x5, {0x000000, 16352 * 1024} }, /* Lower 511/512 */ |
| 624 | |
| 625 | { 1, 1, 0x1, {0x001000, 16380 * 1024} }, /* Upper 4095/4096 */ |
| 626 | { 1, 1, 0x2, {0x002000, 16376 * 1024} }, /* Upper 2047/2048 */ |
| 627 | { 1, 1, 0x3, {0x004000, 16368 * 1024} }, /* Upper 1023/1024 */ |
| 628 | { 1, 1, 0x4, {0x008000, 16352 * 1024} }, /* Upper 511/512 */ |
| 629 | { 1, 1, 0x5, {0x008000, 16352 * 1024} }, /* Upper 511/512 */ |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 630 | }; |
| 631 | |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 632 | static struct w25q_range w25rq256_cmp0_ranges[] = { |
| 633 | { X, X, 0x0, {0x0000000, 0x0000000} }, /* NONE */ |
| 634 | |
| 635 | { X, 0, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* Upper 1/512 */ |
| 636 | { X, 0, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* Upper 1/256 */ |
| 637 | { X, 0, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* Upper 1/128 */ |
| 638 | { X, 0, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* Upper 1/64 */ |
| 639 | { X, 0, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* Upper 1/32 */ |
| 640 | { X, 0, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* Upper 1/16 */ |
| 641 | { X, 0, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* Upper 1/8 */ |
| 642 | { X, 0, 0x8, {0x1800000, 64 * 128 * 1024} }, /* Upper 1/4 */ |
| 643 | { X, 0, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */ |
| 644 | |
| 645 | { X, 1, 0x1, {0x0000000, 64 * 1 * 1024} }, /* Lower 1/512 */ |
| 646 | { X, 1, 0x2, {0x0000000, 64 * 2 * 1024} }, /* Lower 1/256 */ |
| 647 | { X, 1, 0x3, {0x0000000, 64 * 4 * 1024} }, /* Lower 1/128 */ |
| 648 | { X, 1, 0x4, {0x0000000, 64 * 8 * 1024} }, /* Lower 1/64 */ |
| 649 | { X, 1, 0x5, {0x0000000, 64 * 16 * 1024} }, /* Lower 1/32 */ |
| 650 | { X, 1, 0x6, {0x0000000, 64 * 32 * 1024} }, /* Lower 1/16 */ |
| 651 | { X, 1, 0x7, {0x0000000, 64 * 64 * 1024} }, /* Lower 1/8 */ |
| 652 | { X, 1, 0x8, {0x0000000, 64 * 128 * 1024} }, /* Lower 1/4 */ |
| 653 | { X, 1, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */ |
| 654 | |
| 655 | { X, X, 0xa, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 656 | { X, X, 0xb, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 657 | { X, X, 0xc, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 658 | { X, X, 0xd, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 659 | { X, X, 0xe, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 660 | { X, X, 0xf, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 661 | }; |
| 662 | |
| 663 | static struct w25q_range w25rq256_cmp1_ranges[] = { |
| 664 | { X, X, 0x0, {0x0000000, 64 * 512 * 1024} }, /* ALL */ |
| 665 | |
| 666 | { X, 0, 0x1, {0x0000000, 64 * 511 * 1024} }, /* Lower 511/512 */ |
| 667 | { X, 0, 0x2, {0x0000000, 64 * 510 * 1024} }, /* Lower 255/256 */ |
| 668 | { X, 0, 0x3, {0x0000000, 64 * 508 * 1024} }, /* Lower 127/128 */ |
| 669 | { X, 0, 0x4, {0x0000000, 64 * 504 * 1024} }, /* Lower 63/64 */ |
| 670 | { X, 0, 0x5, {0x0000000, 64 * 496 * 1024} }, /* Lower 31/32 */ |
| 671 | { X, 0, 0x6, {0x0000000, 64 * 480 * 1024} }, /* Lower 15/16 */ |
| 672 | { X, 0, 0x7, {0x0000000, 64 * 448 * 1024} }, /* Lower 7/8 */ |
| 673 | { X, 0, 0x8, {0x0000000, 64 * 384 * 1024} }, /* Lower 3/4 */ |
| 674 | { X, 0, 0x9, {0x0000000, 64 * 256 * 1024} }, /* Lower 1/2 */ |
| 675 | |
| 676 | { X, 1, 0x1, {0x0010000, 64 * 511 * 1024} }, /* Upper 511/512 */ |
| 677 | { X, 1, 0x2, {0x0020000, 64 * 510 * 1024} }, /* Upper 255/256 */ |
| 678 | { X, 1, 0x3, {0x0040000, 64 * 508 * 1024} }, /* Upper 127/128 */ |
| 679 | { X, 1, 0x4, {0x0080000, 64 * 504 * 1024} }, /* Upper 63/64 */ |
| 680 | { X, 1, 0x5, {0x0100000, 64 * 496 * 1024} }, /* Upper 31/32 */ |
| 681 | { X, 1, 0x6, {0x0200000, 64 * 480 * 1024} }, /* Upper 15/16 */ |
| 682 | { X, 1, 0x7, {0x0400000, 64 * 448 * 1024} }, /* Upper 7/8 */ |
| 683 | { X, 1, 0x8, {0x0800000, 64 * 384 * 1024} }, /* Upper 3/4 */ |
| 684 | { X, 1, 0x9, {0x1000000, 64 * 256 * 1024} }, /* Upper 1/2 */ |
| 685 | |
| 686 | { X, X, 0xa, {0x0000000, 0x0000000} }, /* NONE */ |
| 687 | { X, X, 0xb, {0x0000000, 0x0000000} }, /* NONE */ |
| 688 | { X, X, 0xc, {0x0000000, 0x0000000} }, /* NONE */ |
| 689 | { X, X, 0xd, {0x0000000, 0x0000000} }, /* NONE */ |
| 690 | { X, X, 0xe, {0x0000000, 0x0000000} }, /* NONE */ |
| 691 | { X, X, 0xf, {0x0000000, 0x0000000} }, /* NONE */ |
| 692 | }; |
| 693 | |
Louis Yung-Chieh Lo | 232951f | 2010-09-16 11:30:00 +0800 | [diff] [blame] | 694 | struct w25q_range w25x10_ranges[] = { |
| 695 | { X, X, 0, {0, 0} }, /* none */ |
| 696 | { 0, 0, 0x1, {0x010000, 64 * 1024} }, |
| 697 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 698 | { X, X, 0x2, {0x000000, 128 * 1024} }, |
| 699 | { X, X, 0x3, {0x000000, 128 * 1024} }, |
| 700 | }; |
| 701 | |
| 702 | struct w25q_range w25x20_ranges[] = { |
| 703 | { X, X, 0, {0, 0} }, /* none */ |
| 704 | { 0, 0, 0x1, {0x030000, 64 * 1024} }, |
| 705 | { 0, 0, 0x2, {0x020000, 128 * 1024} }, |
| 706 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 707 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 708 | { 0, X, 0x3, {0x000000, 256 * 1024} }, |
| 709 | }; |
| 710 | |
David Hendricks | 470ca95 | 2010-08-13 14:01:53 -0700 | [diff] [blame] | 711 | struct w25q_range w25x40_ranges[] = { |
| 712 | { X, X, 0, {0, 0} }, /* none */ |
| 713 | { 0, 0, 0x1, {0x070000, 64 * 1024} }, |
| 714 | { 0, 0, 0x2, {0x060000, 128 * 1024} }, |
| 715 | { 0, 0, 0x3, {0x040000, 256 * 1024} }, |
| 716 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 717 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 718 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 719 | { 0, X, 0x4, {0x000000, 512 * 1024} }, |
David Hendricks | b389abb | 2016-06-17 16:47:00 -0700 | [diff] [blame] | 720 | { 0, X, 0x5, {0x000000, 512 * 1024} }, |
| 721 | { 0, X, 0x6, {0x000000, 512 * 1024} }, |
| 722 | { 0, X, 0x7, {0x000000, 512 * 1024} }, |
David Hendricks | 470ca95 | 2010-08-13 14:01:53 -0700 | [diff] [blame] | 723 | }; |
| 724 | |
Louis Yung-Chieh Lo | 232951f | 2010-09-16 11:30:00 +0800 | [diff] [blame] | 725 | struct w25q_range w25x80_ranges[] = { |
| 726 | { X, X, 0, {0, 0} }, /* none */ |
| 727 | { 0, 0, 0x1, {0x0F0000, 64 * 1024} }, |
| 728 | { 0, 0, 0x2, {0x0E0000, 128 * 1024} }, |
| 729 | { 0, 0, 0x3, {0x0C0000, 256 * 1024} }, |
| 730 | { 0, 0, 0x4, {0x080000, 512 * 1024} }, |
| 731 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 732 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 733 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 734 | { 0, 1, 0x4, {0x000000, 512 * 1024} }, |
| 735 | { 0, X, 0x5, {0x000000, 1024 * 1024} }, |
| 736 | { 0, X, 0x6, {0x000000, 1024 * 1024} }, |
| 737 | { 0, X, 0x7, {0x000000, 1024 * 1024} }, |
| 738 | }; |
| 739 | |
Martin Roth | f3c3d5f | 2017-04-28 14:56:41 -0600 | [diff] [blame] | 740 | static struct w25q_range gd25q40_cmp0_ranges[] = { |
| 741 | { X, X, 0, {0, 0} }, /* None */ |
| 742 | { 0, 0, 0x1, {0x070000, 64 * 1024} }, |
| 743 | { 0, 0, 0x2, {0x060000, 128 * 1024} }, |
| 744 | { 0, 0, 0x3, {0x040000, 256 * 1024} }, |
| 745 | { 0, 1, 0x1, {0x000000, 64 * 1024} }, |
| 746 | { 0, 1, 0x2, {0x000000, 128 * 1024} }, |
| 747 | { 0, 1, 0x3, {0x000000, 256 * 1024} }, |
| 748 | { 0, X, 0x4, {0x000000, 512 * 1024} }, /* All */ |
| 749 | { 0, X, 0x5, {0x000000, 512 * 1024} }, /* All */ |
| 750 | { 0, X, 0x6, {0x000000, 512 * 1024} }, /* All */ |
| 751 | { 0, X, 0x7, {0x000000, 512 * 1024} }, /* All */ |
| 752 | { 1, 0, 0x1, {0x07F000, 4 * 1024} }, |
| 753 | { 1, 0, 0x2, {0x07E000, 8 * 1024} }, |
| 754 | { 1, 0, 0x3, {0x07C000, 16 * 1024} }, |
| 755 | { 1, 0, 0x4, {0x078000, 32 * 1024} }, |
| 756 | { 1, 0, 0x5, {0x078000, 32 * 1024} }, |
| 757 | { 1, 0, 0x6, {0x078000, 32 * 1024} }, |
| 758 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 759 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 760 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
| 761 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
| 762 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 763 | { 1, 1, 0x6, {0x000000, 32 * 1024} }, |
| 764 | { 1, X, 0x7, {0x000000, 512 * 1024} }, /* All */ |
| 765 | }; |
| 766 | |
| 767 | static struct w25q_range gd25q40_cmp1_ranges[] = { |
| 768 | { X, X, 0x0, {0x000000, 512 * 1024} }, /* ALL */ |
| 769 | { 0, 0, 0x1, {0x000000, 448 * 1024} }, |
| 770 | { 0, 0, 0x2, {0x000000, 384 * 1024} }, |
| 771 | { 0, 0, 0x3, {0x000000, 256 * 1024} }, |
| 772 | |
| 773 | { 0, 1, 0x1, {0x010000, 448 * 1024} }, |
| 774 | { 0, 1, 0x2, {0x020000, 384 * 1024} }, |
| 775 | { 0, 1, 0x3, {0x040000, 256 * 1024} }, |
| 776 | |
| 777 | { 0, X, 0x4, {0x000000, 0} }, /* None */ |
| 778 | { 0, X, 0x5, {0x000000, 0} }, /* None */ |
| 779 | { 0, X, 0x6, {0x000000, 0} }, /* None */ |
| 780 | { 0, X, 0x7, {0x000000, 0} }, /* None */ |
| 781 | |
| 782 | { 1, 0, 0x1, {0x000000, 508 * 1024} }, |
| 783 | { 1, 0, 0x2, {0x000000, 504 * 1024} }, |
| 784 | { 1, 0, 0x3, {0x000000, 496 * 1024} }, |
| 785 | { 1, 0, 0x4, {0x000000, 480 * 1024} }, |
| 786 | { 1, 0, 0x5, {0x000000, 480 * 1024} }, |
| 787 | { 1, 0, 0x6, {0x000000, 480 * 1024} }, |
| 788 | |
| 789 | { 1, 1, 0x1, {0x001000, 508 * 1024} }, |
| 790 | { 1, 1, 0x2, {0x002000, 504 * 1024} }, |
| 791 | { 1, 1, 0x3, {0x004000, 496 * 1024} }, |
| 792 | { 1, 1, 0x4, {0x008000, 480 * 1024} }, |
| 793 | { 1, 1, 0x5, {0x008000, 480 * 1024} }, |
| 794 | { 1, 1, 0x6, {0x008000, 480 * 1024} }, |
| 795 | |
| 796 | { 1, X, 0x7, {0x000000, 0} }, /* None */ |
| 797 | }; |
| 798 | |
Shawn Nematbakhsh | 9e8ef49 | 2012-09-01 21:58:03 -0700 | [diff] [blame] | 799 | static struct w25q_range gd25q64_ranges[] = { |
| 800 | { X, X, 0, {0, 0} }, /* none */ |
| 801 | { 0, 0, 0x1, {0x7e0000, 128 * 1024} }, |
| 802 | { 0, 0, 0x2, {0x7c0000, 256 * 1024} }, |
| 803 | { 0, 0, 0x3, {0x780000, 512 * 1024} }, |
| 804 | { 0, 0, 0x4, {0x700000, 1024 * 1024} }, |
| 805 | { 0, 0, 0x5, {0x600000, 2048 * 1024} }, |
| 806 | { 0, 0, 0x6, {0x400000, 4096 * 1024} }, |
| 807 | |
| 808 | { 0, 1, 0x1, {0x000000, 128 * 1024} }, |
| 809 | { 0, 1, 0x2, {0x000000, 256 * 1024} }, |
| 810 | { 0, 1, 0x3, {0x000000, 512 * 1024} }, |
| 811 | { 0, 1, 0x4, {0x000000, 1024 * 1024} }, |
| 812 | { 0, 1, 0x5, {0x000000, 2048 * 1024} }, |
| 813 | { 0, 1, 0x6, {0x000000, 4096 * 1024} }, |
| 814 | { X, X, 0x7, {0x000000, 8192 * 1024} }, |
| 815 | |
| 816 | { 1, 0, 0x1, {0x7ff000, 4 * 1024} }, |
| 817 | { 1, 0, 0x2, {0x7fe000, 8 * 1024} }, |
| 818 | { 1, 0, 0x3, {0x7fc000, 16 * 1024} }, |
| 819 | { 1, 0, 0x4, {0x7f8000, 32 * 1024} }, |
| 820 | { 1, 0, 0x5, {0x7f8000, 32 * 1024} }, |
| 821 | { 1, 0, 0x6, {0x7f8000, 32 * 1024} }, |
| 822 | |
| 823 | { 1, 1, 0x1, {0x000000, 4 * 1024} }, |
| 824 | { 1, 1, 0x2, {0x000000, 8 * 1024} }, |
| 825 | { 1, 1, 0x3, {0x000000, 16 * 1024} }, |
| 826 | { 1, 1, 0x4, {0x000000, 32 * 1024} }, |
| 827 | { 1, 1, 0x5, {0x000000, 32 * 1024} }, |
| 828 | { 1, 1, 0x6, {0x000000, 32 * 1024} }, |
| 829 | }; |
| 830 | |
Louis Yung-Chieh Lo | c8ec715 | 2012-09-17 17:38:35 +0800 | [diff] [blame] | 831 | static struct w25q_range a25l040_ranges[] = { |
| 832 | { X, X, 0x0, {0, 0} }, /* none */ |
| 833 | { X, X, 0x1, {0x70000, 64 * 1024} }, |
| 834 | { X, X, 0x2, {0x60000, 128 * 1024} }, |
| 835 | { X, X, 0x3, {0x40000, 256 * 1024} }, |
| 836 | { X, X, 0x4, {0x00000, 512 * 1024} }, |
| 837 | { X, X, 0x5, {0x00000, 512 * 1024} }, |
| 838 | { X, X, 0x6, {0x00000, 512 * 1024} }, |
| 839 | { X, X, 0x7, {0x00000, 512 * 1024} }, |
| 840 | }; |
| 841 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 842 | static uint8_t do_read_status(const struct flashctx *flash) |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 843 | { |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 844 | if (flash->chip->read_status) |
| 845 | return flash->chip->read_status(flash); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 846 | else |
| 847 | return spi_read_status_register(flash); |
| 848 | } |
| 849 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 850 | static int do_write_status(const struct flashctx *flash, int status) |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 851 | { |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 852 | if (flash->chip->write_status) |
| 853 | return flash->chip->write_status(flash, status); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 854 | else |
| 855 | return spi_write_status_register(flash, status); |
| 856 | } |
| 857 | |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 858 | /* FIXME: Move to spi25.c if it's a JEDEC standard opcode */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 859 | static uint8_t w25q_read_status_register_2(const struct flashctx *flash) |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 860 | { |
| 861 | static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x35 }; |
| 862 | unsigned char readarr[2]; |
| 863 | int ret; |
| 864 | |
| 865 | /* Read Status Register */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 866 | ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr); |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 867 | if (ret) { |
| 868 | /* |
| 869 | * FIXME: make this a benign failure for now in case we are |
| 870 | * unable to execute the opcode |
| 871 | */ |
| 872 | msg_cdbg("RDSR2 failed!\n"); |
| 873 | readarr[0] = 0x00; |
| 874 | } |
| 875 | |
| 876 | return readarr[0]; |
| 877 | } |
| 878 | |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 879 | /* FIXME: Move to spi25.c if it's a JEDEC standard opcode */ |
| 880 | uint8_t mx25l_read_config_register(const struct flashctx *flash) |
| 881 | { |
| 882 | static const unsigned char cmd[JEDEC_RDSR_OUTSIZE] = { 0x15 }; |
| 883 | unsigned char readarr[2]; /* leave room for dummy byte */ |
| 884 | int ret; |
| 885 | |
| 886 | ret = spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr); |
| 887 | if (ret) { |
| 888 | msg_cdbg("RDCR failed!\n"); |
| 889 | readarr[0] = 0x00; |
| 890 | } |
| 891 | |
| 892 | return readarr[0]; |
| 893 | } |
| 894 | |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 895 | /* Given a flash chip, this function returns its range table. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 896 | static int w25_range_table(const struct flashctx *flash, |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 897 | struct w25q_range **w25q_ranges, |
| 898 | int *num_entries) |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 899 | { |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 900 | uint8_t cr; |
| 901 | |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 902 | *w25q_ranges = 0; |
| 903 | *num_entries = 0; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 904 | |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 905 | switch (flash->chip->manufacture_id) { |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 906 | case WINBOND_NEX_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 907 | switch(flash->chip->model_id) { |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 908 | case WINBOND_NEX_W25X10: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 909 | *w25q_ranges = w25x10_ranges; |
| 910 | *num_entries = ARRAY_SIZE(w25x10_ranges); |
Louis Yung-Chieh Lo | 232951f | 2010-09-16 11:30:00 +0800 | [diff] [blame] | 911 | break; |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 912 | case WINBOND_NEX_W25X20: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 913 | *w25q_ranges = w25x20_ranges; |
| 914 | *num_entries = ARRAY_SIZE(w25x20_ranges); |
Louis Yung-Chieh Lo | 232951f | 2010-09-16 11:30:00 +0800 | [diff] [blame] | 915 | break; |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 916 | case WINBOND_NEX_W25X40: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 917 | *w25q_ranges = w25x40_ranges; |
| 918 | *num_entries = ARRAY_SIZE(w25x40_ranges); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 919 | break; |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 920 | case WINBOND_NEX_W25X80: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 921 | *w25q_ranges = w25x80_ranges; |
| 922 | *num_entries = ARRAY_SIZE(w25x80_ranges); |
Louis Yung-Chieh Lo | 232951f | 2010-09-16 11:30:00 +0800 | [diff] [blame] | 923 | break; |
Patrick Georgi | cc04a45 | 2017-02-06 12:14:43 +0100 | [diff] [blame] | 924 | case WINBOND_NEX_W25Q80_V: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 925 | *w25q_ranges = w25q80_ranges; |
| 926 | *num_entries = ARRAY_SIZE(w25q80_ranges); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 927 | break; |
Patrick Georgi | cc04a45 | 2017-02-06 12:14:43 +0100 | [diff] [blame] | 928 | case WINBOND_NEX_W25Q16_V: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 929 | *w25q_ranges = w25q16_ranges; |
| 930 | *num_entries = ARRAY_SIZE(w25q16_ranges); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 931 | break; |
Patrick Georgi | cc04a45 | 2017-02-06 12:14:43 +0100 | [diff] [blame] | 932 | case WINBOND_NEX_W25Q32_V: |
| 933 | case WINBOND_NEX_W25Q32_W: |
Edward O'Callaghan | d80cf71 | 2019-05-24 22:06:36 +1000 | [diff] [blame] | 934 | case WINBOND_NEX_W25Q32JW: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 935 | *w25q_ranges = w25q32_ranges; |
| 936 | *num_entries = ARRAY_SIZE(w25q32_ranges); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 937 | break; |
Patrick Georgi | cc04a45 | 2017-02-06 12:14:43 +0100 | [diff] [blame] | 938 | case WINBOND_NEX_W25Q64_V: |
| 939 | case WINBOND_NEX_W25Q64_W: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 940 | *w25q_ranges = w25q64_ranges; |
| 941 | *num_entries = ARRAY_SIZE(w25q64_ranges); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 942 | break; |
Edward O'Callaghan | 517cb82 | 2019-11-21 14:08:32 +1100 | [diff] [blame] | 943 | case WINBOND_NEX_W25Q128_DTR: |
Alan Green | 77a95de | 2019-07-01 16:40:39 +1000 | [diff] [blame] | 944 | case WINBOND_NEX_W25Q128_V_M: |
Patrick Georgi | cc04a45 | 2017-02-06 12:14:43 +0100 | [diff] [blame] | 945 | case WINBOND_NEX_W25Q128_V: |
| 946 | case WINBOND_NEX_W25Q128_W: |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 947 | if (w25q_read_status_register_2(flash) & (1 << 6)) { |
Duncan Laurie | ed32d7b | 2015-05-27 11:28:18 -0700 | [diff] [blame] | 948 | /* CMP == 1 */ |
| 949 | *w25q_ranges = w25rq128_cmp1_ranges; |
| 950 | *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges); |
| 951 | } else { |
| 952 | /* CMP == 0 */ |
| 953 | *w25q_ranges = w25rq128_cmp0_ranges; |
| 954 | *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges); |
| 955 | } |
Ramya Vijaykumar | e6a7ca8 | 2015-05-12 14:27:29 +0530 | [diff] [blame] | 956 | break; |
Alan Green | 77a95de | 2019-07-01 16:40:39 +1000 | [diff] [blame] | 957 | case WINBOND_NEX_W25Q256JV_M: |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 958 | if (w25q_read_status_register_2(flash) & (1 << 6)) { |
| 959 | /* CMP == 1 */ |
| 960 | *w25q_ranges = w25rq256_cmp1_ranges; |
| 961 | *num_entries = ARRAY_SIZE(w25rq256_cmp1_ranges); |
| 962 | } else { |
| 963 | /* CMP == 0 */ |
| 964 | *w25q_ranges = w25rq256_cmp0_ranges; |
| 965 | *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges); |
| 966 | } |
| 967 | break; |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 968 | default: |
| 969 | msg_cerr("%s() %d: WINBOND flash chip mismatch (0x%04x)" |
| 970 | ", aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 971 | flash->chip->model_id); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 972 | return -1; |
| 973 | } |
David Hendricks | 2c4a76c | 2010-06-28 14:00:43 -0700 | [diff] [blame] | 974 | break; |
David Hendricks | 57566ed | 2010-08-16 18:24:45 -0700 | [diff] [blame] | 975 | case EON_ID_NOPREFIX: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 976 | switch (flash->chip->model_id) { |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 977 | case EON_EN25F40: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 978 | *w25q_ranges = en25f40_ranges; |
| 979 | *num_entries = ARRAY_SIZE(en25f40_ranges); |
David Hendricks | 57566ed | 2010-08-16 18:24:45 -0700 | [diff] [blame] | 980 | break; |
David Hendricks | e185bf2 | 2011-05-24 15:34:18 -0700 | [diff] [blame] | 981 | case EON_EN25Q40: |
| 982 | *w25q_ranges = en25q40_ranges; |
| 983 | *num_entries = ARRAY_SIZE(en25q40_ranges); |
| 984 | break; |
| 985 | case EON_EN25Q80: |
| 986 | *w25q_ranges = en25q80_ranges; |
| 987 | *num_entries = ARRAY_SIZE(en25q80_ranges); |
| 988 | break; |
| 989 | case EON_EN25Q32: |
| 990 | *w25q_ranges = en25q32_ranges; |
| 991 | *num_entries = ARRAY_SIZE(en25q32_ranges); |
| 992 | break; |
| 993 | case EON_EN25Q64: |
| 994 | *w25q_ranges = en25q64_ranges; |
| 995 | *num_entries = ARRAY_SIZE(en25q64_ranges); |
| 996 | break; |
| 997 | case EON_EN25Q128: |
| 998 | *w25q_ranges = en25q128_ranges; |
| 999 | *num_entries = ARRAY_SIZE(en25q128_ranges); |
| 1000 | break; |
Marc Jones | b2f9002 | 2014-04-29 17:37:23 -0600 | [diff] [blame] | 1001 | case EON_EN25S64: |
| 1002 | *w25q_ranges = en25s64_ranges; |
| 1003 | *num_entries = ARRAY_SIZE(en25s64_ranges); |
| 1004 | break; |
David Hendricks | 57566ed | 2010-08-16 18:24:45 -0700 | [diff] [blame] | 1005 | default: |
| 1006 | msg_cerr("%s():%d: EON flash chip mismatch (0x%04x)" |
| 1007 | ", aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1008 | flash->chip->model_id); |
David Hendricks | 57566ed | 2010-08-16 18:24:45 -0700 | [diff] [blame] | 1009 | return -1; |
| 1010 | } |
| 1011 | break; |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 1012 | case MACRONIX_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1013 | switch (flash->chip->model_id) { |
David Hendricks | f8f00c7 | 2011-02-01 12:39:46 -0800 | [diff] [blame] | 1014 | case MACRONIX_MX25L1005: |
| 1015 | *w25q_ranges = mx25l1005_ranges; |
| 1016 | *num_entries = ARRAY_SIZE(mx25l1005_ranges); |
| 1017 | break; |
| 1018 | case MACRONIX_MX25L2005: |
| 1019 | *w25q_ranges = mx25l2005_ranges; |
| 1020 | *num_entries = ARRAY_SIZE(mx25l2005_ranges); |
| 1021 | break; |
| 1022 | case MACRONIX_MX25L4005: |
| 1023 | *w25q_ranges = mx25l4005_ranges; |
| 1024 | *num_entries = ARRAY_SIZE(mx25l4005_ranges); |
| 1025 | break; |
| 1026 | case MACRONIX_MX25L8005: |
| 1027 | *w25q_ranges = mx25l8005_ranges; |
| 1028 | *num_entries = ARRAY_SIZE(mx25l8005_ranges); |
| 1029 | break; |
| 1030 | case MACRONIX_MX25L1605: |
| 1031 | /* FIXME: MX25L1605 and MX25L1605D have different write |
| 1032 | * protection capabilities, but share IDs */ |
| 1033 | *w25q_ranges = mx25l1605d_ranges; |
| 1034 | *num_entries = ARRAY_SIZE(mx25l1605d_ranges); |
| 1035 | break; |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 1036 | case MACRONIX_MX25L3205: |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1037 | *w25q_ranges = mx25l3205d_ranges; |
| 1038 | *num_entries = ARRAY_SIZE(mx25l3205d_ranges); |
David Hendricks | ac72e36 | 2010-08-16 18:20:03 -0700 | [diff] [blame] | 1039 | break; |
Vincent Palatin | 87e092a | 2013-02-28 15:46:14 -0800 | [diff] [blame] | 1040 | case MACRONIX_MX25U3235E: |
| 1041 | *w25q_ranges = mx25u3235e_ranges; |
| 1042 | *num_entries = ARRAY_SIZE(mx25u3235e_ranges); |
| 1043 | break; |
Jongpil | 66a9649 | 2014-08-14 17:59:06 +0900 | [diff] [blame] | 1044 | case MACRONIX_MX25U6435E: |
| 1045 | *w25q_ranges = mx25u6435e_ranges; |
| 1046 | *num_entries = ARRAY_SIZE(mx25u6435e_ranges); |
| 1047 | break; |
Alan Green | dc0792e | 2019-07-01 15:01:34 +1000 | [diff] [blame] | 1048 | case MACRONIX_MX25U12835E: |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 1049 | cr = mx25l_read_config_register(flash); |
| 1050 | if (cr & MX25U12835E_TB) { /* T/B == 1 */ |
| 1051 | *w25q_ranges = mx25u12835e_tb1_ranges; |
| 1052 | *num_entries = ARRAY_SIZE(mx25u12835e_tb1_ranges); |
| 1053 | } else { /* T/B == 0 */ |
| 1054 | *w25q_ranges = mx25u12835e_tb0_ranges; |
| 1055 | *num_entries = ARRAY_SIZE(mx25u12835e_tb0_ranges); |
| 1056 | } |
Alex Lu | 831c609 | 2017-11-02 23:19:34 -0700 | [diff] [blame] | 1057 | break; |
David Hendricks | ac72e36 | 2010-08-16 18:20:03 -0700 | [diff] [blame] | 1058 | default: |
| 1059 | msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)" |
| 1060 | ", aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1061 | flash->chip->model_id); |
David Hendricks | ac72e36 | 2010-08-16 18:20:03 -0700 | [diff] [blame] | 1062 | return -1; |
| 1063 | } |
| 1064 | break; |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 1065 | case ST_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1066 | switch(flash->chip->model_id) { |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 1067 | case ST_N25Q064__1E: |
| 1068 | case ST_N25Q064__3E: |
| 1069 | *w25q_ranges = n25q064_ranges; |
| 1070 | *num_entries = ARRAY_SIZE(n25q064_ranges); |
| 1071 | break; |
| 1072 | default: |
| 1073 | msg_cerr("%s() %d: Micron flash chip mismatch" |
| 1074 | " (0x%04x), aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1075 | flash->chip->model_id); |
David Hendricks | bfa624b | 2012-07-24 12:47:59 -0700 | [diff] [blame] | 1076 | return -1; |
| 1077 | } |
| 1078 | break; |
Bryan Freed | 9a0051f | 2012-05-22 16:06:09 -0700 | [diff] [blame] | 1079 | case GIGADEVICE_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1080 | switch(flash->chip->model_id) { |
Bryan Freed | 9a0051f | 2012-05-22 16:06:09 -0700 | [diff] [blame] | 1081 | case GIGADEVICE_GD25LQ32: |
| 1082 | *w25q_ranges = w25q32_ranges; |
| 1083 | *num_entries = ARRAY_SIZE(w25q32_ranges); |
| 1084 | break; |
Martin Roth | f3c3d5f | 2017-04-28 14:56:41 -0600 | [diff] [blame] | 1085 | case GIGADEVICE_GD25Q40: |
| 1086 | if (w25q_read_status_register_2(flash) & (1 << 6)) { |
| 1087 | /* CMP == 1 */ |
| 1088 | *w25q_ranges = gd25q40_cmp1_ranges; |
| 1089 | *num_entries = ARRAY_SIZE(gd25q40_cmp1_ranges); |
| 1090 | } else { |
| 1091 | *w25q_ranges = gd25q40_cmp0_ranges; |
| 1092 | *num_entries = ARRAY_SIZE(gd25q40_cmp0_ranges); |
| 1093 | } |
| 1094 | break; |
Shawn Nematbakhsh | 9e8ef49 | 2012-09-01 21:58:03 -0700 | [diff] [blame] | 1095 | case GIGADEVICE_GD25Q64: |
Marc Jones | b18734f | 2014-04-03 16:19:47 -0600 | [diff] [blame] | 1096 | case GIGADEVICE_GD25LQ64: |
Shawn Nematbakhsh | 9e8ef49 | 2012-09-01 21:58:03 -0700 | [diff] [blame] | 1097 | *w25q_ranges = gd25q64_ranges; |
| 1098 | *num_entries = ARRAY_SIZE(gd25q64_ranges); |
| 1099 | break; |
Martin Roth | 1fd87ed | 2017-02-27 20:50:50 -0700 | [diff] [blame] | 1100 | case GIGADEVICE_GD25Q128: |
Aaron Durbin | 6c957d7 | 2018-08-20 09:31:01 -0600 | [diff] [blame] | 1101 | case GIGADEVICE_GD25LQ128CD: |
Martin Roth | 1fd87ed | 2017-02-27 20:50:50 -0700 | [diff] [blame] | 1102 | if (w25q_read_status_register_2(flash) & (1 << 6)) { |
| 1103 | /* CMP == 1 */ |
| 1104 | *w25q_ranges = w25rq128_cmp1_ranges; |
| 1105 | *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges); |
| 1106 | } else { |
| 1107 | /* CMP == 0 */ |
| 1108 | *w25q_ranges = w25rq128_cmp0_ranges; |
| 1109 | *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges); |
| 1110 | } |
| 1111 | break; |
Duncan Laurie | 0c38355 | 2019-03-16 12:35:16 -0700 | [diff] [blame] | 1112 | case GIGADEVICE_GD25Q256D: |
| 1113 | *w25q_ranges = w25rq256_cmp0_ranges; |
| 1114 | *num_entries = ARRAY_SIZE(w25rq256_cmp0_ranges); |
| 1115 | break; |
Bryan Freed | 9a0051f | 2012-05-22 16:06:09 -0700 | [diff] [blame] | 1116 | default: |
| 1117 | msg_cerr("%s() %d: GigaDevice flash chip mismatch" |
| 1118 | " (0x%04x), aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1119 | flash->chip->model_id); |
Bryan Freed | 9a0051f | 2012-05-22 16:06:09 -0700 | [diff] [blame] | 1120 | return -1; |
| 1121 | } |
| 1122 | break; |
Louis Yung-Chieh Lo | c8ec715 | 2012-09-17 17:38:35 +0800 | [diff] [blame] | 1123 | case AMIC_ID_NOPREFIX: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1124 | switch(flash->chip->model_id) { |
Louis Yung-Chieh Lo | c8ec715 | 2012-09-17 17:38:35 +0800 | [diff] [blame] | 1125 | case AMIC_A25L040: |
| 1126 | *w25q_ranges = a25l040_ranges; |
| 1127 | *num_entries = ARRAY_SIZE(a25l040_ranges); |
| 1128 | break; |
| 1129 | default: |
| 1130 | msg_cerr("%s() %d: AMIC flash chip mismatch" |
| 1131 | " (0x%04x), aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1132 | flash->chip->model_id); |
Louis Yung-Chieh Lo | c8ec715 | 2012-09-17 17:38:35 +0800 | [diff] [blame] | 1133 | return -1; |
| 1134 | } |
| 1135 | break; |
Furquan Shaikh | b4df8ef | 2017-01-05 15:05:35 -0800 | [diff] [blame] | 1136 | case ATMEL_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1137 | switch(flash->chip->model_id) { |
Edward O'Callaghan | 1fa87e0 | 2019-05-03 02:27:24 -0400 | [diff] [blame] | 1138 | case ATMEL_AT25SF128A: |
Furquan Shaikh | b4df8ef | 2017-01-05 15:05:35 -0800 | [diff] [blame] | 1139 | case ATMEL_AT25SL128A: |
| 1140 | if (w25q_read_status_register_2(flash) & (1 << 6)) { |
| 1141 | /* CMP == 1 */ |
| 1142 | *w25q_ranges = w25rq128_cmp1_ranges; |
| 1143 | *num_entries = ARRAY_SIZE(w25rq128_cmp1_ranges); |
| 1144 | } else { |
| 1145 | /* CMP == 0 */ |
| 1146 | *w25q_ranges = w25rq128_cmp0_ranges; |
| 1147 | *num_entries = ARRAY_SIZE(w25rq128_cmp0_ranges); |
| 1148 | } |
| 1149 | break; |
| 1150 | default: |
| 1151 | msg_cerr("%s() %d: Atmel flash chip mismatch" |
| 1152 | " (0x%04x), aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1153 | flash->chip->model_id); |
Furquan Shaikh | b4df8ef | 2017-01-05 15:05:35 -0800 | [diff] [blame] | 1154 | return -1; |
| 1155 | } |
| 1156 | break; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1157 | default: |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1158 | msg_cerr("%s: flash vendor (0x%x) not found, aborting\n", |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 1159 | __func__, flash->chip->manufacture_id); |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1160 | return -1; |
| 1161 | } |
| 1162 | |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1163 | return 0; |
| 1164 | } |
| 1165 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1166 | int w25_range_to_status(const struct flashctx *flash, |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1167 | unsigned int start, unsigned int len, |
| 1168 | struct w25q_status *status) |
| 1169 | { |
| 1170 | struct w25q_range *w25q_ranges; |
| 1171 | int i, range_found = 0; |
| 1172 | int num_entries; |
| 1173 | |
| 1174 | if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1175 | for (i = 0; i < num_entries; i++) { |
| 1176 | struct wp_range *r = &w25q_ranges[i].range; |
| 1177 | |
| 1178 | msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n", |
| 1179 | start, len, r->start, r->len); |
| 1180 | if ((start == r->start) && (len == r->len)) { |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1181 | status->bp0 = w25q_ranges[i].bp & 1; |
| 1182 | status->bp1 = w25q_ranges[i].bp >> 1; |
| 1183 | status->bp2 = w25q_ranges[i].bp >> 2; |
| 1184 | status->tb = w25q_ranges[i].tb; |
| 1185 | status->sec = w25q_ranges[i].sec; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1186 | |
| 1187 | range_found = 1; |
| 1188 | break; |
| 1189 | } |
| 1190 | } |
| 1191 | |
| 1192 | if (!range_found) { |
| 1193 | msg_cerr("matching range not found\n"); |
| 1194 | return -1; |
| 1195 | } |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1196 | return 0; |
| 1197 | } |
| 1198 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1199 | int w25_status_to_range(const struct flashctx *flash, |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1200 | const struct w25q_status *status, |
| 1201 | unsigned int *start, unsigned int *len) |
| 1202 | { |
| 1203 | struct w25q_range *w25q_ranges; |
| 1204 | int i, status_found = 0; |
| 1205 | int num_entries; |
| 1206 | |
| 1207 | if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1; |
| 1208 | for (i = 0; i < num_entries; i++) { |
| 1209 | int bp; |
Louis Yung-Chieh Lo | edd3930 | 2011-11-10 15:43:06 +0800 | [diff] [blame] | 1210 | int table_bp, table_tb, table_sec; |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1211 | |
| 1212 | bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2); |
| 1213 | msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x / 0x%x 0x%x\n", |
| 1214 | bp, w25q_ranges[i].bp, |
| 1215 | status->tb, w25q_ranges[i].tb, |
| 1216 | status->sec, w25q_ranges[i].sec); |
Louis Yung-Chieh Lo | edd3930 | 2011-11-10 15:43:06 +0800 | [diff] [blame] | 1217 | table_bp = w25q_ranges[i].bp; |
| 1218 | table_tb = w25q_ranges[i].tb; |
| 1219 | table_sec = w25q_ranges[i].sec; |
| 1220 | if ((bp == table_bp || table_bp == X) && |
| 1221 | (status->tb == table_tb || table_tb == X) && |
| 1222 | (status->sec == table_sec || table_sec == X)) { |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1223 | *start = w25q_ranges[i].range.start; |
| 1224 | *len = w25q_ranges[i].range.len; |
| 1225 | |
| 1226 | status_found = 1; |
| 1227 | break; |
| 1228 | } |
| 1229 | } |
| 1230 | |
| 1231 | if (!status_found) { |
| 1232 | msg_cerr("matching status not found\n"); |
| 1233 | return -1; |
| 1234 | } |
| 1235 | return 0; |
| 1236 | } |
| 1237 | |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1238 | /* Given a [start, len], this function calls w25_range_to_status() to convert |
| 1239 | * it to flash-chip-specific range bits, then sets into status register. |
| 1240 | */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1241 | static int w25_set_range(const struct flashctx *flash, |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1242 | unsigned int start, unsigned int len) |
| 1243 | { |
| 1244 | struct w25q_status status; |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1245 | int tmp = 0; |
| 1246 | int expected = 0; |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1247 | |
| 1248 | memset(&status, 0, sizeof(status)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1249 | tmp = do_read_status(flash); |
David Hendricks | d494b0a | 2010-08-16 16:28:50 -0700 | [diff] [blame] | 1250 | memcpy(&status, &tmp, 1); |
| 1251 | msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp); |
| 1252 | |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1253 | if (w25_range_to_status(flash, start, len, &status)) return -1; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1254 | |
| 1255 | msg_cdbg("status.busy: %x\n", status.busy); |
| 1256 | msg_cdbg("status.wel: %x\n", status.wel); |
| 1257 | msg_cdbg("status.bp0: %x\n", status.bp0); |
| 1258 | msg_cdbg("status.bp1: %x\n", status.bp1); |
| 1259 | msg_cdbg("status.bp2: %x\n", status.bp2); |
| 1260 | msg_cdbg("status.tb: %x\n", status.tb); |
| 1261 | msg_cdbg("status.sec: %x\n", status.sec); |
| 1262 | msg_cdbg("status.srp0: %x\n", status.srp0); |
| 1263 | |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1264 | memcpy(&expected, &status, sizeof(status)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1265 | do_write_status(flash, expected); |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1266 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1267 | tmp = do_read_status(flash); |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1268 | msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp); |
| 1269 | if ((tmp & MASK_WP_AREA) == (expected & MASK_WP_AREA)) { |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1270 | return 0; |
| 1271 | } else { |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 1272 | msg_cerr("expected=0x%02x, but actual=0x%02x.\n", |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1273 | expected, tmp); |
| 1274 | return 1; |
| 1275 | } |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1276 | } |
| 1277 | |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1278 | /* Print out the current status register value with human-readable text. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1279 | static int w25_wp_status(const struct flashctx *flash) |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1280 | { |
| 1281 | struct w25q_status status; |
| 1282 | int tmp; |
David Hendricks | ce8ded3 | 2010-10-08 11:23:38 -0700 | [diff] [blame] | 1283 | unsigned int start, len; |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1284 | int ret = 0; |
| 1285 | |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1286 | memset(&status, 0, sizeof(status)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1287 | tmp = do_read_status(flash); |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1288 | memcpy(&status, &tmp, 1); |
| 1289 | msg_cinfo("WP: status: 0x%02x\n", tmp); |
| 1290 | msg_cinfo("WP: status.srp0: %x\n", status.srp0); |
| 1291 | msg_cinfo("WP: write protect is %s.\n", |
| 1292 | status.srp0 ? "enabled" : "disabled"); |
| 1293 | |
| 1294 | msg_cinfo("WP: write protect range: "); |
| 1295 | if (w25_status_to_range(flash, &status, &start, &len)) { |
| 1296 | msg_cinfo("(cannot resolve the range)\n"); |
| 1297 | ret = -1; |
| 1298 | } else { |
| 1299 | msg_cinfo("start=0x%08x, len=0x%08x\n", start, len); |
| 1300 | } |
| 1301 | |
| 1302 | return ret; |
| 1303 | } |
| 1304 | |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 1305 | static int w25q_large_range_to_status(const struct flashctx *flash, |
| 1306 | unsigned int start, unsigned int len, |
| 1307 | struct w25q_status_large *status) |
| 1308 | { |
| 1309 | struct w25q_range *w25q_ranges; |
| 1310 | int i, range_found = 0; |
| 1311 | int num_entries; |
| 1312 | |
| 1313 | if (w25_range_table(flash, &w25q_ranges, &num_entries)) |
| 1314 | return -1; |
| 1315 | for (i = 0; i < num_entries; i++) { |
| 1316 | struct wp_range *r = &w25q_ranges[i].range; |
| 1317 | |
| 1318 | msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n", |
| 1319 | start, len, r->start, r->len); |
| 1320 | if ((start == r->start) && (len == r->len)) { |
| 1321 | status->bp0 = w25q_ranges[i].bp & 1; |
| 1322 | status->bp1 = w25q_ranges[i].bp >> 1; |
| 1323 | status->bp2 = w25q_ranges[i].bp >> 2; |
| 1324 | status->bp3 = w25q_ranges[i].bp >> 3; |
Karthikeyan Ramasubramanian | fb166b7 | 2019-06-24 12:38:55 -0600 | [diff] [blame] | 1325 | /* |
| 1326 | * For MX25U12835E chip, Top/Bottom (T/B) bit is not |
| 1327 | * part of status register and in that bit position is |
| 1328 | * Quad Enable (QE) |
| 1329 | */ |
| 1330 | if (flash->chip->manufacture_id != MACRONIX_ID || |
| 1331 | flash->chip->model_id != MACRONIX_MX25U12835E) |
| 1332 | status->tb = w25q_ranges[i].tb; |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 1333 | |
| 1334 | range_found = 1; |
| 1335 | break; |
| 1336 | } |
| 1337 | } |
| 1338 | |
| 1339 | if (!range_found) { |
| 1340 | msg_cerr("matching range not found\n"); |
| 1341 | return -1; |
| 1342 | } |
| 1343 | return 0; |
| 1344 | } |
| 1345 | |
| 1346 | static int w25_large_status_to_range(const struct flashctx *flash, |
| 1347 | const struct w25q_status_large *status, |
| 1348 | unsigned int *start, unsigned int *len) |
| 1349 | { |
| 1350 | struct w25q_range *w25q_ranges; |
| 1351 | int i, status_found = 0; |
| 1352 | int num_entries; |
| 1353 | |
| 1354 | if (w25_range_table(flash, &w25q_ranges, &num_entries)) |
| 1355 | return -1; |
| 1356 | for (i = 0; i < num_entries; i++) { |
| 1357 | int bp; |
| 1358 | int table_bp, table_tb; |
| 1359 | |
| 1360 | bp = status->bp0 | (status->bp1 << 1) | (status->bp2 << 2) | |
| 1361 | (status->bp3 << 3); |
| 1362 | msg_cspew("comparing 0x%x 0x%x / 0x%x 0x%x\n", |
| 1363 | bp, w25q_ranges[i].bp, |
| 1364 | status->tb, w25q_ranges[i].tb); |
| 1365 | table_bp = w25q_ranges[i].bp; |
| 1366 | table_tb = w25q_ranges[i].tb; |
| 1367 | if ((bp == table_bp || table_bp == X) && |
| 1368 | (status->tb == table_tb || table_tb == X)) { |
| 1369 | *start = w25q_ranges[i].range.start; |
| 1370 | *len = w25q_ranges[i].range.len; |
| 1371 | |
| 1372 | status_found = 1; |
| 1373 | break; |
| 1374 | } |
| 1375 | } |
| 1376 | |
| 1377 | if (!status_found) { |
| 1378 | msg_cerr("matching status not found\n"); |
| 1379 | return -1; |
| 1380 | } |
| 1381 | return 0; |
| 1382 | } |
| 1383 | |
| 1384 | /* Given a [start, len], this function calls w25_range_to_status() to convert |
| 1385 | * it to flash-chip-specific range bits, then sets into status register. |
| 1386 | * Returns 0 if successful, -1 on error, and 1 if reading back was different. |
| 1387 | */ |
| 1388 | static int w25q_large_set_range(const struct flashctx *flash, |
| 1389 | unsigned int start, unsigned int len) |
| 1390 | { |
| 1391 | struct w25q_status_large status; |
| 1392 | int tmp; |
| 1393 | int expected = 0; |
| 1394 | |
| 1395 | memset(&status, 0, sizeof(status)); |
| 1396 | tmp = do_read_status(flash); |
| 1397 | memcpy(&status, &tmp, 1); |
| 1398 | msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp); |
| 1399 | |
| 1400 | if (w25q_large_range_to_status(flash, start, len, &status)) |
| 1401 | return -1; |
| 1402 | |
| 1403 | msg_cdbg("status.busy: %x\n", status.busy); |
| 1404 | msg_cdbg("status.wel: %x\n", status.wel); |
| 1405 | msg_cdbg("status.bp0: %x\n", status.bp0); |
| 1406 | msg_cdbg("status.bp1: %x\n", status.bp1); |
| 1407 | msg_cdbg("status.bp2: %x\n", status.bp2); |
| 1408 | msg_cdbg("status.bp3: %x\n", status.bp3); |
| 1409 | msg_cdbg("status.tb: %x\n", status.tb); |
| 1410 | msg_cdbg("status.srp0: %x\n", status.srp0); |
| 1411 | |
| 1412 | memcpy(&expected, &status, sizeof(status)); |
| 1413 | do_write_status(flash, expected); |
| 1414 | |
| 1415 | tmp = do_read_status(flash); |
| 1416 | msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp); |
| 1417 | if ((tmp & MASK_WP_AREA_LARGE) == (expected & MASK_WP_AREA_LARGE)) { |
| 1418 | return 0; |
| 1419 | } else { |
| 1420 | msg_cerr("expected=0x%02x, but actual=0x%02x.\n", |
| 1421 | expected, tmp); |
| 1422 | return 1; |
| 1423 | } |
| 1424 | } |
| 1425 | |
| 1426 | static int w25q_large_wp_status(const struct flashctx *flash) |
| 1427 | { |
| 1428 | struct w25q_status_large sr1; |
| 1429 | struct w25q_status_2 sr2; |
| 1430 | uint8_t tmp[2]; |
| 1431 | unsigned int start, len; |
| 1432 | int ret = 0; |
| 1433 | |
| 1434 | memset(&sr1, 0, sizeof(sr1)); |
| 1435 | tmp[0] = do_read_status(flash); |
| 1436 | memcpy(&sr1, &tmp[0], 1); |
| 1437 | |
| 1438 | memset(&sr2, 0, sizeof(sr2)); |
| 1439 | tmp[1] = w25q_read_status_register_2(flash); |
| 1440 | memcpy(&sr2, &tmp[1], 1); |
| 1441 | |
| 1442 | msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]); |
| 1443 | msg_cinfo("WP: status.srp0: %x\n", sr1.srp0); |
| 1444 | msg_cinfo("WP: status.srp1: %x\n", sr2.srp1); |
| 1445 | msg_cinfo("WP: write protect is %s.\n", |
| 1446 | (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled"); |
| 1447 | |
| 1448 | msg_cinfo("WP: write protect range: "); |
| 1449 | if (w25_large_status_to_range(flash, &sr1, &start, &len)) { |
| 1450 | msg_cinfo("(cannot resolve the range)\n"); |
| 1451 | ret = -1; |
| 1452 | } else { |
| 1453 | msg_cinfo("start=0x%08x, len=0x%08x\n", start, len); |
| 1454 | } |
| 1455 | |
| 1456 | return ret; |
| 1457 | } |
| 1458 | |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1459 | /* Set/clear the SRP0 bit in the status register. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1460 | static int w25_set_srp0(const struct flashctx *flash, int enable) |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1461 | { |
| 1462 | struct w25q_status status; |
| 1463 | int tmp = 0; |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1464 | int expected = 0; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1465 | |
| 1466 | memset(&status, 0, sizeof(status)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1467 | tmp = do_read_status(flash); |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1468 | /* FIXME: this is NOT endian-free copy. */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1469 | memcpy(&status, &tmp, 1); |
| 1470 | msg_cdbg("%s: old status: 0x%02x\n", __func__, tmp); |
| 1471 | |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1472 | status.srp0 = enable ? 1 : 0; |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1473 | memcpy(&expected, &status, sizeof(status)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1474 | do_write_status(flash, expected); |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1475 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1476 | tmp = do_read_status(flash); |
Louis Yung-Chieh Lo | 165b464 | 2010-11-26 16:35:26 +0800 | [diff] [blame] | 1477 | msg_cdbg("%s: new status: 0x%02x\n", __func__, tmp); |
| 1478 | if ((tmp & MASK_WP_AREA) != (expected & MASK_WP_AREA)) |
| 1479 | return 1; |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1480 | |
| 1481 | return 0; |
| 1482 | } |
| 1483 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1484 | static int w25_enable_writeprotect(const struct flashctx *flash, |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1485 | enum wp_mode wp_mode) |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1486 | { |
| 1487 | int ret; |
| 1488 | |
Edward O'Callaghan | ca44e5c | 2019-12-04 14:23:54 +1100 | [diff] [blame^] | 1489 | if (wp_mode != WP_MODE_HARDWARE) { |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1490 | msg_cerr("%s(): unsupported write-protect mode\n", __func__); |
| 1491 | return 1; |
| 1492 | } |
| 1493 | |
Edward O'Callaghan | ca44e5c | 2019-12-04 14:23:54 +1100 | [diff] [blame^] | 1494 | ret = w25_set_srp0(flash, 1); |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 1495 | if (ret) |
| 1496 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1497 | return ret; |
| 1498 | } |
| 1499 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1500 | static int w25_disable_writeprotect(const struct flashctx *flash) |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1501 | { |
| 1502 | int ret; |
| 1503 | |
| 1504 | ret = w25_set_srp0(flash, 0); |
David Hendricks | c801adb | 2010-12-09 16:58:56 -0800 | [diff] [blame] | 1505 | if (ret) |
| 1506 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1507 | return ret; |
| 1508 | } |
| 1509 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1510 | static int w25_list_ranges(const struct flashctx *flash) |
David Hendricks | 0f7f538 | 2011-02-11 18:12:31 -0800 | [diff] [blame] | 1511 | { |
| 1512 | struct w25q_range *w25q_ranges; |
| 1513 | int i, num_entries; |
| 1514 | |
| 1515 | if (w25_range_table(flash, &w25q_ranges, &num_entries)) return -1; |
| 1516 | for (i = 0; i < num_entries; i++) { |
| 1517 | msg_cinfo("start: 0x%06x, length: 0x%06x\n", |
| 1518 | w25q_ranges[i].range.start, |
| 1519 | w25q_ranges[i].range.len); |
| 1520 | } |
| 1521 | |
| 1522 | return 0; |
| 1523 | } |
| 1524 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1525 | static int w25q_wp_status(const struct flashctx *flash) |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1526 | { |
| 1527 | struct w25q_status sr1; |
| 1528 | struct w25q_status_2 sr2; |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1529 | uint8_t tmp[2]; |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1530 | unsigned int start, len; |
| 1531 | int ret = 0; |
| 1532 | |
| 1533 | memset(&sr1, 0, sizeof(sr1)); |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1534 | tmp[0] = do_read_status(flash); |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1535 | memcpy(&sr1, &tmp[0], 1); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1536 | |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1537 | memset(&sr2, 0, sizeof(sr2)); |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1538 | tmp[1] = w25q_read_status_register_2(flash); |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1539 | memcpy(&sr2, &tmp[1], 1); |
| 1540 | |
| 1541 | msg_cinfo("WP: status: 0x%02x%02x\n", tmp[1], tmp[0]); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1542 | msg_cinfo("WP: status.srp0: %x\n", sr1.srp0); |
| 1543 | msg_cinfo("WP: status.srp1: %x\n", sr2.srp1); |
| 1544 | msg_cinfo("WP: write protect is %s.\n", |
| 1545 | (sr1.srp0 || sr2.srp1) ? "enabled" : "disabled"); |
| 1546 | |
| 1547 | msg_cinfo("WP: write protect range: "); |
| 1548 | if (w25_status_to_range(flash, &sr1, &start, &len)) { |
| 1549 | msg_cinfo("(cannot resolve the range)\n"); |
| 1550 | ret = -1; |
| 1551 | } else { |
| 1552 | msg_cinfo("start=0x%08x, len=0x%08x\n", start, len); |
| 1553 | } |
| 1554 | |
| 1555 | return ret; |
| 1556 | } |
| 1557 | |
| 1558 | /* |
| 1559 | * W25Q adds an optional byte to the standard WRSR opcode. If /CS is |
| 1560 | * de-asserted after the first byte, then it acts like a JEDEC-standard |
| 1561 | * WRSR command. if /CS is asserted, then the next data byte is written |
| 1562 | * into status register 2. |
| 1563 | */ |
| 1564 | #define W25Q_WRSR_OUTSIZE 0x03 |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1565 | static int w25q_write_status_register_WREN(const struct flashctx *flash, uint8_t s1, uint8_t s2) |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1566 | { |
| 1567 | int result; |
| 1568 | struct spi_command cmds[] = { |
| 1569 | { |
| 1570 | /* FIXME: WRSR requires either EWSR or WREN depending on chip type. */ |
| 1571 | .writecnt = JEDEC_WREN_OUTSIZE, |
| 1572 | .writearr = (const unsigned char[]){ JEDEC_WREN }, |
| 1573 | .readcnt = 0, |
| 1574 | .readarr = NULL, |
| 1575 | }, { |
| 1576 | .writecnt = W25Q_WRSR_OUTSIZE, |
| 1577 | .writearr = (const unsigned char[]){ JEDEC_WRSR, s1, s2 }, |
| 1578 | .readcnt = 0, |
| 1579 | .readarr = NULL, |
| 1580 | }, { |
| 1581 | .writecnt = 0, |
| 1582 | .writearr = NULL, |
| 1583 | .readcnt = 0, |
| 1584 | .readarr = NULL, |
| 1585 | }}; |
| 1586 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1587 | result = spi_send_multicommand(flash, cmds); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1588 | if (result) { |
| 1589 | msg_cerr("%s failed during command execution\n", |
| 1590 | __func__); |
| 1591 | } |
| 1592 | |
| 1593 | /* WRSR performs a self-timed erase before the changes take effect. */ |
David Hendricks | 6082404 | 2014-12-11 17:22:06 -0800 | [diff] [blame] | 1594 | programmer_delay(100 * 1000); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1595 | |
| 1596 | return result; |
| 1597 | } |
| 1598 | |
| 1599 | /* |
| 1600 | * Set/clear the SRP1 bit in status register 2. |
| 1601 | * FIXME: make this more generic if other chips use the same SR2 layout |
| 1602 | */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1603 | static int w25q_set_srp1(const struct flashctx *flash, int enable) |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1604 | { |
| 1605 | struct w25q_status sr1; |
| 1606 | struct w25q_status_2 sr2; |
| 1607 | uint8_t tmp, expected; |
| 1608 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1609 | tmp = do_read_status(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1610 | memcpy(&sr1, &tmp, 1); |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1611 | tmp = w25q_read_status_register_2(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1612 | memcpy(&sr2, &tmp, 1); |
| 1613 | |
| 1614 | msg_cdbg("%s: old status 2: 0x%02x\n", __func__, tmp); |
| 1615 | |
| 1616 | sr2.srp1 = enable ? 1 : 0; |
| 1617 | |
| 1618 | memcpy(&expected, &sr2, 1); |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1619 | w25q_write_status_register_WREN(flash, *((uint8_t *)&sr1), *((uint8_t *)&sr2)); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1620 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1621 | tmp = w25q_read_status_register_2(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1622 | msg_cdbg("%s: new status 2: 0x%02x\n", __func__, tmp); |
| 1623 | if ((tmp & MASK_WP2_AREA) != (expected & MASK_WP2_AREA)) |
| 1624 | return 1; |
| 1625 | |
| 1626 | return 0; |
| 1627 | } |
| 1628 | |
| 1629 | enum wp_mode get_wp_mode(const char *mode_str) |
| 1630 | { |
| 1631 | enum wp_mode wp_mode = WP_MODE_UNKNOWN; |
| 1632 | |
| 1633 | if (!strcasecmp(mode_str, "hardware")) |
| 1634 | wp_mode = WP_MODE_HARDWARE; |
| 1635 | else if (!strcasecmp(mode_str, "power_cycle")) |
| 1636 | wp_mode = WP_MODE_POWER_CYCLE; |
| 1637 | else if (!strcasecmp(mode_str, "permanent")) |
| 1638 | wp_mode = WP_MODE_PERMANENT; |
| 1639 | |
| 1640 | return wp_mode; |
| 1641 | } |
| 1642 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1643 | static int w25q_disable_writeprotect(const struct flashctx *flash, |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1644 | enum wp_mode wp_mode) |
| 1645 | { |
| 1646 | int ret = 1; |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1647 | struct w25q_status_2 sr2; |
| 1648 | uint8_t tmp; |
| 1649 | |
| 1650 | switch (wp_mode) { |
| 1651 | case WP_MODE_HARDWARE: |
| 1652 | ret = w25_set_srp0(flash, 0); |
| 1653 | break; |
| 1654 | case WP_MODE_POWER_CYCLE: |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1655 | tmp = w25q_read_status_register_2(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1656 | memcpy(&sr2, &tmp, 1); |
| 1657 | if (sr2.srp1) { |
| 1658 | msg_cerr("%s(): must disconnect power to disable " |
| 1659 | "write-protection\n", __func__); |
| 1660 | } else { |
| 1661 | ret = 0; |
| 1662 | } |
| 1663 | break; |
| 1664 | case WP_MODE_PERMANENT: |
| 1665 | msg_cerr("%s(): cannot disable permanent write-protection\n", |
| 1666 | __func__); |
| 1667 | break; |
| 1668 | default: |
| 1669 | msg_cerr("%s(): invalid mode specified\n", __func__); |
| 1670 | break; |
| 1671 | } |
| 1672 | |
| 1673 | if (ret) |
| 1674 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
| 1675 | return ret; |
| 1676 | } |
| 1677 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1678 | static int w25q_disable_writeprotect_default(const struct flashctx *flash) |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1679 | { |
| 1680 | return w25q_disable_writeprotect(flash, WP_MODE_HARDWARE); |
| 1681 | } |
| 1682 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1683 | static int w25q_enable_writeprotect(const struct flashctx *flash, |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1684 | enum wp_mode wp_mode) |
| 1685 | { |
| 1686 | int ret = 1; |
| 1687 | struct w25q_status sr1; |
| 1688 | struct w25q_status_2 sr2; |
| 1689 | uint8_t tmp; |
| 1690 | |
| 1691 | switch (wp_mode) { |
| 1692 | case WP_MODE_HARDWARE: |
| 1693 | if (w25q_disable_writeprotect(flash, WP_MODE_POWER_CYCLE)) { |
| 1694 | msg_cerr("%s(): cannot disable power cycle WP mode\n", |
| 1695 | __func__); |
| 1696 | break; |
| 1697 | } |
| 1698 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1699 | tmp = do_read_status(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1700 | memcpy(&sr1, &tmp, 1); |
| 1701 | if (sr1.srp0) |
| 1702 | ret = 0; |
| 1703 | else |
| 1704 | ret = w25_set_srp0(flash, 1); |
| 1705 | |
| 1706 | break; |
| 1707 | case WP_MODE_POWER_CYCLE: |
| 1708 | if (w25q_disable_writeprotect(flash, WP_MODE_HARDWARE)) { |
| 1709 | msg_cerr("%s(): cannot disable hardware WP mode\n", |
| 1710 | __func__); |
| 1711 | break; |
| 1712 | } |
| 1713 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1714 | tmp = w25q_read_status_register_2(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1715 | memcpy(&sr2, &tmp, 1); |
| 1716 | if (sr2.srp1) |
| 1717 | ret = 0; |
| 1718 | else |
| 1719 | ret = w25q_set_srp1(flash, 1); |
| 1720 | |
| 1721 | break; |
| 1722 | case WP_MODE_PERMANENT: |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 1723 | tmp = do_read_status(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1724 | memcpy(&sr1, &tmp, 1); |
| 1725 | if (sr1.srp0 == 0) { |
| 1726 | ret = w25_set_srp0(flash, 1); |
| 1727 | if (ret) { |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1728 | msg_perr("%s(): cannot enable SRP0 for " |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1729 | "permanent WP\n", __func__); |
| 1730 | break; |
| 1731 | } |
| 1732 | } |
| 1733 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 1734 | tmp = w25q_read_status_register_2(flash); |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1735 | memcpy(&sr2, &tmp, 1); |
| 1736 | if (sr2.srp1 == 0) { |
| 1737 | ret = w25q_set_srp1(flash, 1); |
| 1738 | if (ret) { |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1739 | msg_perr("%s(): cannot enable SRP1 for " |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1740 | "permanent WP\n", __func__); |
| 1741 | break; |
| 1742 | } |
| 1743 | } |
| 1744 | |
| 1745 | break; |
David Hendricks | f1bd880 | 2012-10-30 11:37:57 -0700 | [diff] [blame] | 1746 | default: |
| 1747 | msg_perr("%s(): invalid mode %d\n", __func__, wp_mode); |
| 1748 | break; |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1749 | } |
| 1750 | |
| 1751 | if (ret) |
| 1752 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
| 1753 | return ret; |
| 1754 | } |
| 1755 | |
| 1756 | /* W25P, W25X, and many flash chips from various vendors */ |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1757 | struct wp wp_w25 = { |
David Hendricks | 0f7f538 | 2011-02-11 18:12:31 -0800 | [diff] [blame] | 1758 | .list_ranges = w25_list_ranges, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1759 | .set_range = w25_set_range, |
| 1760 | .enable = w25_enable_writeprotect, |
Louis Yung-Chieh Lo | c19d3c5 | 2010-10-08 11:59:16 +0800 | [diff] [blame] | 1761 | .disable = w25_disable_writeprotect, |
Louis Yung-Chieh Lo | a92e8b2 | 2010-10-08 13:31:27 +0800 | [diff] [blame] | 1762 | .wp_status = w25_wp_status, |
David Hendricks | 1c09f80 | 2012-10-03 11:03:48 -0700 | [diff] [blame] | 1763 | |
| 1764 | }; |
| 1765 | |
| 1766 | /* W25Q series has features such as a second status register and SFDP */ |
| 1767 | struct wp wp_w25q = { |
| 1768 | .list_ranges = w25_list_ranges, |
| 1769 | .set_range = w25_set_range, |
| 1770 | .enable = w25q_enable_writeprotect, |
| 1771 | /* |
| 1772 | * By default, disable hardware write-protection. We may change |
| 1773 | * this later if we want to add fine-grained write-protect disable |
| 1774 | * as a command-line option. |
| 1775 | */ |
| 1776 | .disable = w25q_disable_writeprotect_default, |
| 1777 | .wp_status = w25q_wp_status, |
David Hendricks | f7924d1 | 2010-06-10 21:26:44 -0700 | [diff] [blame] | 1778 | }; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 1779 | |
Duncan Laurie | 1801f7c | 2019-01-09 18:02:51 -0800 | [diff] [blame] | 1780 | /* W25Q large series has 4 block-protect bits */ |
| 1781 | struct wp wp_w25q_large = { |
| 1782 | .list_ranges = w25_list_ranges, |
| 1783 | .set_range = w25q_large_set_range, |
| 1784 | .enable = w25q_enable_writeprotect, |
| 1785 | /* |
| 1786 | * By default, disable hardware write-protection. We may change |
| 1787 | * this later if we want to add fine-grained write-protect disable |
| 1788 | * as a command-line option. |
| 1789 | */ |
| 1790 | .disable = w25q_disable_writeprotect_default, |
| 1791 | .wp_status = w25q_large_wp_status, |
| 1792 | }; |
| 1793 | |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1794 | struct generic_range gd25q32_cmp0_ranges[] = { |
| 1795 | /* none, bp4 and bp3 => don't care */ |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1796 | { { }, 0x00, {0, 0} }, |
| 1797 | { { }, 0x08, {0, 0} }, |
| 1798 | { { }, 0x10, {0, 0} }, |
| 1799 | { { }, 0x18, {0, 0} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1800 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1801 | { { }, 0x01, {0x3f0000, 64 * 1024} }, |
| 1802 | { { }, 0x02, {0x3e0000, 128 * 1024} }, |
| 1803 | { { }, 0x03, {0x3c0000, 256 * 1024} }, |
| 1804 | { { }, 0x04, {0x380000, 512 * 1024} }, |
| 1805 | { { }, 0x05, {0x300000, 1024 * 1024} }, |
| 1806 | { { }, 0x06, {0x200000, 2048 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1807 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1808 | { { }, 0x09, {0x000000, 64 * 1024} }, |
| 1809 | { { }, 0x0a, {0x000000, 128 * 1024} }, |
| 1810 | { { }, 0x0b, {0x000000, 256 * 1024} }, |
| 1811 | { { }, 0x0c, {0x000000, 512 * 1024} }, |
| 1812 | { { }, 0x0d, {0x000000, 1024 * 1024} }, |
| 1813 | { { }, 0x0e, {0x000000, 2048 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1814 | |
| 1815 | /* all, bp4 and bp3 => don't care */ |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1816 | { { }, 0x07, {0x000000, 4096 * 1024} }, |
| 1817 | { { }, 0x0f, {0x000000, 4096 * 1024} }, |
| 1818 | { { }, 0x17, {0x000000, 4096 * 1024} }, |
| 1819 | { { }, 0x1f, {0x000000, 4096 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1820 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1821 | { { }, 0x11, {0x3ff000, 4 * 1024} }, |
| 1822 | { { }, 0x12, {0x3fe000, 8 * 1024} }, |
| 1823 | { { }, 0x13, {0x3fc000, 16 * 1024} }, |
| 1824 | { { }, 0x14, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */ |
| 1825 | { { }, 0x15, {0x3f8000, 32 * 1024} }, /* bp0 => don't care */ |
| 1826 | { { }, 0x16, {0x3f8000, 32 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1827 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1828 | { { }, 0x19, {0x000000, 4 * 1024} }, |
| 1829 | { { }, 0x1a, {0x000000, 8 * 1024} }, |
| 1830 | { { }, 0x1b, {0x000000, 16 * 1024} }, |
| 1831 | { { }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */ |
| 1832 | { { }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */ |
| 1833 | { { }, 0x1e, {0x000000, 32 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1834 | }; |
| 1835 | |
| 1836 | struct generic_range gd25q32_cmp1_ranges[] = { |
Martin Roth | 563a1fe | 2017-04-18 14:26:27 -0600 | [diff] [blame] | 1837 | /* All, bp4 and bp3 => don't care */ |
| 1838 | { { }, 0x00, {0x000000, 4096 * 1024} }, /* All */ |
| 1839 | { { }, 0x08, {0x000000, 4096 * 1024} }, |
| 1840 | { { }, 0x10, {0x000000, 4096 * 1024} }, |
| 1841 | { { }, 0x18, {0x000000, 4096 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1842 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1843 | { { }, 0x01, {0x000000, 4032 * 1024} }, |
| 1844 | { { }, 0x02, {0x000000, 3968 * 1024} }, |
| 1845 | { { }, 0x03, {0x000000, 3840 * 1024} }, |
| 1846 | { { }, 0x04, {0x000000, 3584 * 1024} }, |
| 1847 | { { }, 0x05, {0x000000, 3 * 1024 * 1024} }, |
| 1848 | { { }, 0x06, {0x000000, 2 * 1024 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1849 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1850 | { { }, 0x09, {0x010000, 4032 * 1024} }, |
| 1851 | { { }, 0x0a, {0x020000, 3968 * 1024} }, |
| 1852 | { { }, 0x0b, {0x040000, 3840 * 1024} }, |
| 1853 | { { }, 0x0c, {0x080000, 3584 * 1024} }, |
| 1854 | { { }, 0x0d, {0x100000, 3 * 1024 * 1024} }, |
| 1855 | { { }, 0x0e, {0x200000, 2 * 1024 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1856 | |
Martin Roth | 563a1fe | 2017-04-18 14:26:27 -0600 | [diff] [blame] | 1857 | /* None, bp4 and bp3 => don't care */ |
| 1858 | { { }, 0x07, {0, 0} }, /* None */ |
| 1859 | { { }, 0x0f, {0, 0} }, |
| 1860 | { { }, 0x17, {0, 0} }, |
| 1861 | { { }, 0x1f, {0, 0} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1862 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1863 | { { }, 0x11, {0x000000, 4092 * 1024} }, |
| 1864 | { { }, 0x12, {0x000000, 4088 * 1024} }, |
| 1865 | { { }, 0x13, {0x000000, 4080 * 1024} }, |
| 1866 | { { }, 0x14, {0x000000, 4064 * 1024} }, /* bp0 => don't care */ |
| 1867 | { { }, 0x15, {0x000000, 4064 * 1024} }, /* bp0 => don't care */ |
| 1868 | { { }, 0x16, {0x000000, 4064 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1869 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1870 | { { }, 0x19, {0x001000, 4092 * 1024} }, |
| 1871 | { { }, 0x1a, {0x002000, 4088 * 1024} }, |
| 1872 | { { }, 0x1b, {0x040000, 4080 * 1024} }, |
| 1873 | { { }, 0x1c, {0x080000, 4064 * 1024} }, /* bp0 => don't care */ |
| 1874 | { { }, 0x1d, {0x080000, 4064 * 1024} }, /* bp0 => don't care */ |
| 1875 | { { }, 0x1e, {0x080000, 4064 * 1024} }, |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 1876 | }; |
| 1877 | |
| 1878 | static struct generic_wp gd25q32_wp = { |
| 1879 | /* TODO: map second status register */ |
| 1880 | .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 }, |
| 1881 | }; |
| 1882 | |
David Hendricks | 1e9d7ca | 2016-03-14 15:50:34 -0700 | [diff] [blame] | 1883 | struct generic_range gd25q128_cmp0_ranges[] = { |
| 1884 | /* none, bp4 and bp3 => don't care, others = 0 */ |
| 1885 | { { .tb = 0 }, 0x00, {0, 0} }, |
| 1886 | { { .tb = 0 }, 0x08, {0, 0} }, |
| 1887 | { { .tb = 0 }, 0x10, {0, 0} }, |
| 1888 | { { .tb = 0 }, 0x18, {0, 0} }, |
| 1889 | |
| 1890 | { { .tb = 0 }, 0x01, {0xfc0000, 256 * 1024} }, |
| 1891 | { { .tb = 0 }, 0x02, {0xf80000, 512 * 1024} }, |
| 1892 | { { .tb = 0 }, 0x03, {0xf00000, 1024 * 1024} }, |
| 1893 | { { .tb = 0 }, 0x04, {0xe00000, 2048 * 1024} }, |
| 1894 | { { .tb = 0 }, 0x05, {0xc00000, 4096 * 1024} }, |
| 1895 | { { .tb = 0 }, 0x06, {0x800000, 8192 * 1024} }, |
| 1896 | |
| 1897 | { { .tb = 0 }, 0x09, {0x000000, 256 * 1024} }, |
| 1898 | { { .tb = 0 }, 0x0a, {0x000000, 512 * 1024} }, |
| 1899 | { { .tb = 0 }, 0x0b, {0x000000, 1024 * 1024} }, |
| 1900 | { { .tb = 0 }, 0x0c, {0x000000, 2048 * 1024} }, |
| 1901 | { { .tb = 0 }, 0x0d, {0x000000, 4096 * 1024} }, |
| 1902 | { { .tb = 0 }, 0x0e, {0x000000, 8192 * 1024} }, |
| 1903 | |
| 1904 | /* all, bp4 and bp3 => don't care, others = 1 */ |
| 1905 | { { .tb = 0 }, 0x07, {0x000000, 16384 * 1024} }, |
| 1906 | { { .tb = 0 }, 0x0f, {0x000000, 16384 * 1024} }, |
| 1907 | { { .tb = 0 }, 0x17, {0x000000, 16384 * 1024} }, |
| 1908 | { { .tb = 0 }, 0x1f, {0x000000, 16384 * 1024} }, |
| 1909 | |
| 1910 | { { .tb = 0 }, 0x11, {0xfff000, 4 * 1024} }, |
| 1911 | { { .tb = 0 }, 0x12, {0xffe000, 8 * 1024} }, |
| 1912 | { { .tb = 0 }, 0x13, {0xffc000, 16 * 1024} }, |
| 1913 | { { .tb = 0 }, 0x14, {0xff8000, 32 * 1024} }, /* bp0 => don't care */ |
| 1914 | { { .tb = 0 }, 0x15, {0xff8000, 32 * 1024} }, /* bp0 => don't care */ |
| 1915 | |
| 1916 | { { .tb = 0 }, 0x19, {0x000000, 4 * 1024} }, |
| 1917 | { { .tb = 0 }, 0x1a, {0x000000, 8 * 1024} }, |
| 1918 | { { .tb = 0 }, 0x1b, {0x000000, 16 * 1024} }, |
| 1919 | { { .tb = 0 }, 0x1c, {0x000000, 32 * 1024} }, /* bp0 => don't care */ |
| 1920 | { { .tb = 0 }, 0x1d, {0x000000, 32 * 1024} }, /* bp0 => don't care */ |
| 1921 | { { .tb = 0 }, 0x1e, {0x000000, 32 * 1024} }, |
| 1922 | }; |
| 1923 | |
| 1924 | struct generic_range gd25q128_cmp1_ranges[] = { |
| 1925 | /* none, bp4 and bp3 => don't care, others = 0 */ |
| 1926 | { { .tb = 1 }, 0x00, {0x000000, 16384 * 1024} }, |
| 1927 | { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} }, |
| 1928 | { { .tb = 1 }, 0x10, {0x000000, 16384 * 1024} }, |
| 1929 | { { .tb = 1 }, 0x18, {0x000000, 16384 * 1024} }, |
| 1930 | |
| 1931 | { { .tb = 1 }, 0x01, {0x000000, 16128 * 1024} }, |
| 1932 | { { .tb = 1 }, 0x02, {0x000000, 15872 * 1024} }, |
| 1933 | { { .tb = 1 }, 0x03, {0x000000, 15360 * 1024} }, |
| 1934 | { { .tb = 1 }, 0x04, {0x000000, 14336 * 1024} }, |
| 1935 | { { .tb = 1 }, 0x05, {0x000000, 12288 * 1024} }, |
| 1936 | { { .tb = 1 }, 0x06, {0x000000, 8192 * 1024} }, |
| 1937 | |
| 1938 | { { .tb = 1 }, 0x09, {0x000000, 16128 * 1024} }, |
| 1939 | { { .tb = 1 }, 0x0a, {0x000000, 15872 * 1024} }, |
| 1940 | { { .tb = 1 }, 0x0b, {0x000000, 15360 * 1024} }, |
| 1941 | { { .tb = 1 }, 0x0c, {0x000000, 14336 * 1024} }, |
| 1942 | { { .tb = 1 }, 0x0d, {0x000000, 12288 * 1024} }, |
| 1943 | { { .tb = 1 }, 0x0e, {0x000000, 8192 * 1024} }, |
| 1944 | |
| 1945 | /* none, bp4 and bp3 => don't care, others = 1 */ |
| 1946 | { { .tb = 1 }, 0x07, {0x000000, 16384 * 1024} }, |
| 1947 | { { .tb = 1 }, 0x08, {0x000000, 16384 * 1024} }, |
| 1948 | { { .tb = 1 }, 0x0f, {0x000000, 16384 * 1024} }, |
| 1949 | { { .tb = 1 }, 0x17, {0x000000, 16384 * 1024} }, |
| 1950 | { { .tb = 1 }, 0x1f, {0x000000, 16384 * 1024} }, |
| 1951 | |
| 1952 | { { .tb = 1 }, 0x11, {0x000000, 16380 * 1024} }, |
| 1953 | { { .tb = 1 }, 0x12, {0x000000, 16376 * 1024} }, |
| 1954 | { { .tb = 1 }, 0x13, {0x000000, 16368 * 1024} }, |
| 1955 | { { .tb = 1 }, 0x14, {0x000000, 16352 * 1024} }, /* bp0 => don't care */ |
| 1956 | { { .tb = 1 }, 0x15, {0x000000, 16352 * 1024} }, /* bp0 => don't care */ |
| 1957 | |
| 1958 | { { .tb = 1 }, 0x19, {0x001000, 16380 * 1024} }, |
| 1959 | { { .tb = 1 }, 0x1a, {0x002000, 16376 * 1024} }, |
| 1960 | { { .tb = 1 }, 0x1b, {0x004000, 16368 * 1024} }, |
| 1961 | { { .tb = 1 }, 0x1c, {0x008000, 16352 * 1024} }, /* bp0 => don't care */ |
| 1962 | { { .tb = 1 }, 0x1d, {0x008000, 16352 * 1024} }, /* bp0 => don't care */ |
| 1963 | { { .tb = 1 }, 0x1e, {0x008000, 16352 * 1024} }, |
| 1964 | }; |
| 1965 | |
| 1966 | static struct generic_wp gd25q128_wp = { |
| 1967 | /* TODO: map second and third status registers */ |
| 1968 | .sr1 = { .bp0_pos = 2, .bp_bits = 5, .srp_pos = 7 }, |
| 1969 | }; |
| 1970 | |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 1971 | #if 0 |
| 1972 | /* FIXME: MX25L6405D has same ID as MX25L6406 */ |
| 1973 | static struct w25q_range mx25l6405d_ranges[] = { |
| 1974 | { X, 0, 0, {0, 0} }, /* none */ |
| 1975 | { X, 0, 0x1, {0x7e0000, 2 * 64 * 1024} }, /* blocks 126-127 */ |
| 1976 | { X, 0, 0x2, {0x7c0000, 4 * 64 * 1024} }, /* blocks 124-127 */ |
| 1977 | { X, 0, 0x3, {0x780000, 8 * 64 * 1024} }, /* blocks 120-127 */ |
| 1978 | { X, 0, 0x4, {0x700000, 16 * 64 * 1024} }, /* blocks 112-127 */ |
| 1979 | { X, 0, 0x5, {0x600000, 32 * 64 * 1024} }, /* blocks 96-127 */ |
| 1980 | { X, 0, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
| 1981 | { X, 0, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */ |
| 1982 | |
| 1983 | { X, 1, 0x0, {0x000000, 8192 * 1024} }, |
| 1984 | { X, 1, 0x1, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 1985 | { X, 1, 0x2, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */ |
| 1986 | { X, 1, 0x3, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */ |
| 1987 | { X, 1, 0x4, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */ |
| 1988 | { X, 1, 0x5, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */ |
| 1989 | { X, 1, 0x6, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */ |
| 1990 | { X, 1, 0x7, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */ |
| 1991 | }; |
| 1992 | #endif |
| 1993 | |
| 1994 | /* FIXME: MX25L6406 has same ID as MX25L6405D */ |
| 1995 | struct generic_range mx25l6406e_ranges[] = { |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 1996 | { { }, 0, {0, 0} }, /* none */ |
| 1997 | { { }, 0x1, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */ |
| 1998 | { { }, 0x2, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */ |
| 1999 | { { }, 0x3, {0x7a0000, 64 * 8 * 1024} }, /* blocks 120-127 */ |
| 2000 | { { }, 0x4, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */ |
| 2001 | { { }, 0x5, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */ |
| 2002 | { { }, 0x6, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2003 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2004 | { { }, 0x7, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2005 | { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2006 | { { }, 0x9, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 2007 | { { }, 0xa, {0x000000, 64 * 96 * 1024} }, /* blocks 0-95 */ |
| 2008 | { { }, 0xb, {0x000000, 64 * 112 * 1024} }, /* blocks 0-111 */ |
| 2009 | { { }, 0xc, {0x000000, 64 * 120 * 1024} }, /* blocks 0-119 */ |
| 2010 | { { }, 0xd, {0x000000, 64 * 124 * 1024} }, /* blocks 0-123 */ |
| 2011 | { { }, 0xe, {0x000000, 64 * 126 * 1024} }, /* blocks 0-125 */ |
| 2012 | { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */ |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2013 | }; |
| 2014 | |
| 2015 | static struct generic_wp mx25l6406e_wp = { |
| 2016 | .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 }, |
| 2017 | .ranges = &mx25l6406e_ranges[0], |
| 2018 | }; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2019 | |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2020 | struct generic_range mx25l6495f_tb0_ranges[] = { |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2021 | { { }, 0, {0, 0} }, /* none */ |
| 2022 | { { }, 0x1, {0x7f0000, 64 * 1 * 1024} }, /* block 127 */ |
| 2023 | { { }, 0x2, {0x7e0000, 64 * 2 * 1024} }, /* blocks 126-127 */ |
| 2024 | { { }, 0x3, {0x7c0000, 64 * 4 * 1024} }, /* blocks 124-127 */ |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2025 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2026 | { { }, 0x4, {0x780000, 64 * 8 * 1024} }, /* blocks 120-127 */ |
| 2027 | { { }, 0x5, {0x700000, 64 * 16 * 1024} }, /* blocks 112-127 */ |
| 2028 | { { }, 0x6, {0x600000, 64 * 32 * 1024} }, /* blocks 96-127 */ |
| 2029 | { { }, 0x7, {0x400000, 64 * 64 * 1024} }, /* blocks 64-127 */ |
| 2030 | { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2031 | { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2032 | { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2033 | { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2034 | { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2035 | { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2036 | { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2037 | { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */ |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2038 | }; |
| 2039 | |
| 2040 | struct generic_range mx25l6495f_tb1_ranges[] = { |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2041 | { { }, 0, {0, 0} }, /* none */ |
| 2042 | { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */ |
| 2043 | { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */ |
| 2044 | { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */ |
| 2045 | { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */ |
| 2046 | { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */ |
| 2047 | { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */ |
| 2048 | { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 2049 | { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2050 | { { }, 0x9, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2051 | { { }, 0xa, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2052 | { { }, 0xb, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2053 | { { }, 0xc, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2054 | { { }, 0xd, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2055 | { { }, 0xe, {0x000000, 64 * 128 * 1024} }, /* all */ |
| 2056 | { { }, 0xf, {0x000000, 64 * 128 * 1024} }, /* all */ |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2057 | }; |
| 2058 | |
| 2059 | static struct generic_wp mx25l6495f_wp = { |
| 2060 | .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 }, |
| 2061 | }; |
| 2062 | |
Vic Yang | 848bfd1 | 2018-03-23 10:24:07 -0700 | [diff] [blame] | 2063 | struct generic_range mx25l25635f_tb0_ranges[] = { |
| 2064 | { { }, 0, {0, 0} }, /* none */ |
| 2065 | { { }, 0x1, {0x1ff0000, 64 * 1 * 1024} }, /* block 511 */ |
| 2066 | { { }, 0x2, {0x1fe0000, 64 * 2 * 1024} }, /* blocks 510-511 */ |
| 2067 | { { }, 0x3, {0x1fc0000, 64 * 4 * 1024} }, /* blocks 508-511 */ |
| 2068 | { { }, 0x4, {0x1f80000, 64 * 8 * 1024} }, /* blocks 504-511 */ |
| 2069 | { { }, 0x5, {0x1f00000, 64 * 16 * 1024} }, /* blocks 496-511 */ |
| 2070 | { { }, 0x6, {0x1e00000, 64 * 32 * 1024} }, /* blocks 480-511 */ |
| 2071 | { { }, 0x7, {0x1c00000, 64 * 64 * 1024} }, /* blocks 448-511 */ |
| 2072 | { { }, 0x8, {0x1800000, 64 * 128 * 1024} }, /* blocks 384-511 */ |
| 2073 | { { }, 0x9, {0x1000000, 64 * 256 * 1024} }, /* blocks 256-511 */ |
| 2074 | { { }, 0xa, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2075 | { { }, 0xb, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2076 | { { }, 0xc, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2077 | { { }, 0xd, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2078 | { { }, 0xe, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2079 | { { }, 0xf, {0x0000000, 64 * 512 * 1024} }, /* all */ |
| 2080 | }; |
| 2081 | |
| 2082 | struct generic_range mx25l25635f_tb1_ranges[] = { |
| 2083 | { { }, 0, {0, 0} }, /* none */ |
| 2084 | { { }, 0x1, {0x000000, 64 * 1 * 1024} }, /* block 0 */ |
| 2085 | { { }, 0x2, {0x000000, 64 * 2 * 1024} }, /* blocks 0-1 */ |
| 2086 | { { }, 0x3, {0x000000, 64 * 4 * 1024} }, /* blocks 0-3 */ |
| 2087 | { { }, 0x4, {0x000000, 64 * 8 * 1024} }, /* blocks 0-7 */ |
| 2088 | { { }, 0x5, {0x000000, 64 * 16 * 1024} }, /* blocks 0-15 */ |
| 2089 | { { }, 0x6, {0x000000, 64 * 32 * 1024} }, /* blocks 0-31 */ |
| 2090 | { { }, 0x7, {0x000000, 64 * 64 * 1024} }, /* blocks 0-63 */ |
| 2091 | { { }, 0x8, {0x000000, 64 * 128 * 1024} }, /* blocks 0-127 */ |
| 2092 | { { }, 0x9, {0x000000, 64 * 256 * 1024} }, /* blocks 0-255 */ |
| 2093 | { { }, 0xa, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2094 | { { }, 0xb, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2095 | { { }, 0xc, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2096 | { { }, 0xd, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2097 | { { }, 0xe, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2098 | { { }, 0xf, {0x000000, 64 * 512 * 1024} }, /* all */ |
| 2099 | }; |
| 2100 | |
| 2101 | static struct generic_wp mx25l25635f_wp = { |
| 2102 | .sr1 = { .bp0_pos = 2, .bp_bits = 4, .srp_pos = 7 }, |
| 2103 | }; |
| 2104 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2105 | struct generic_range s25fs128s_ranges[] = { |
| 2106 | { { .tb = 1 }, 0, {0, 0} }, /* none */ |
| 2107 | { { .tb = 1 }, 0x1, {0x000000, 256 * 1024} }, /* lower 64th */ |
| 2108 | { { .tb = 1 }, 0x2, {0x000000, 512 * 1024} }, /* lower 32nd */ |
| 2109 | { { .tb = 1 }, 0x3, {0x000000, 1024 * 1024} }, /* lower 16th */ |
| 2110 | { { .tb = 1 }, 0x4, {0x000000, 2048 * 1024} }, /* lower 8th */ |
| 2111 | { { .tb = 1 }, 0x5, {0x000000, 4096 * 1024} }, /* lower 4th */ |
| 2112 | { { .tb = 1 }, 0x6, {0x000000, 8192 * 1024} }, /* lower half */ |
| 2113 | { { .tb = 1 }, 0x7, {0x000000, 16384 * 1024} }, /* all */ |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2114 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2115 | { { .tb = 0 }, 0, {0, 0} }, /* none */ |
| 2116 | { { .tb = 0 }, 0x1, {0xfc0000, 256 * 1024} }, /* upper 64th */ |
| 2117 | { { .tb = 0 }, 0x2, {0xf80000, 512 * 1024} }, /* upper 32nd */ |
| 2118 | { { .tb = 0 }, 0x3, {0xf00000, 1024 * 1024} }, /* upper 16th */ |
| 2119 | { { .tb = 0 }, 0x4, {0xe00000, 2048 * 1024} }, /* upper 8th */ |
| 2120 | { { .tb = 0 }, 0x5, {0xc00000, 4096 * 1024} }, /* upper 4th */ |
| 2121 | { { .tb = 0 }, 0x6, {0x800000, 8192 * 1024} }, /* upper half */ |
| 2122 | { { .tb = 0 }, 0x7, {0x000000, 16384 * 1024} }, /* all */ |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2123 | }; |
| 2124 | |
| 2125 | static struct generic_wp s25fs128s_wp = { |
| 2126 | .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 }, |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2127 | .get_modifier_bits = s25f_get_modifier_bits, |
| 2128 | .set_modifier_bits = s25f_set_modifier_bits, |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2129 | }; |
| 2130 | |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2131 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2132 | struct generic_range s25fl256s_ranges[] = { |
| 2133 | { { .tb = 1 }, 0, {0, 0} }, /* none */ |
| 2134 | { { .tb = 1 }, 0x1, {0x000000, 512 * 1024} }, /* lower 64th */ |
| 2135 | { { .tb = 1 }, 0x2, {0x000000, 1024 * 1024} }, /* lower 32nd */ |
| 2136 | { { .tb = 1 }, 0x3, {0x000000, 2048 * 1024} }, /* lower 16th */ |
| 2137 | { { .tb = 1 }, 0x4, {0x000000, 4096 * 1024} }, /* lower 8th */ |
| 2138 | { { .tb = 1 }, 0x5, {0x000000, 8192 * 1024} }, /* lower 4th */ |
| 2139 | { { .tb = 1 }, 0x6, {0x000000, 16384 * 1024} }, /* lower half */ |
| 2140 | { { .tb = 1 }, 0x7, {0x000000, 32768 * 1024} }, /* all */ |
| 2141 | |
| 2142 | { { .tb = 0 }, 0, {0, 0} }, /* none */ |
| 2143 | { { .tb = 0 }, 0x1, {0x1f80000, 512 * 1024} }, /* upper 64th */ |
| 2144 | { { .tb = 0 }, 0x2, {0x1f00000, 1024 * 1024} }, /* upper 32nd */ |
| 2145 | { { .tb = 0 }, 0x3, {0x1e00000, 2048 * 1024} }, /* upper 16th */ |
| 2146 | { { .tb = 0 }, 0x4, {0x1c00000, 4096 * 1024} }, /* upper 8th */ |
| 2147 | { { .tb = 0 }, 0x5, {0x1800000, 8192 * 1024} }, /* upper 4th */ |
| 2148 | { { .tb = 0 }, 0x6, {0x1000000, 16384 * 1024} }, /* upper half */ |
| 2149 | { { .tb = 0 }, 0x7, {0x000000, 32768 * 1024} }, /* all */ |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2150 | }; |
| 2151 | |
| 2152 | static struct generic_wp s25fl256s_wp = { |
| 2153 | .sr1 = { .bp0_pos = 2, .bp_bits = 3, .srp_pos = 7 }, |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2154 | .get_modifier_bits = s25f_get_modifier_bits, |
| 2155 | .set_modifier_bits = s25f_set_modifier_bits, |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2156 | }; |
| 2157 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2158 | /* Given a flash chip, this function returns its writeprotect info. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2159 | static int generic_range_table(const struct flashctx *flash, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2160 | struct generic_wp **wp, |
| 2161 | int *num_entries) |
| 2162 | { |
| 2163 | *wp = NULL; |
| 2164 | *num_entries = 0; |
| 2165 | |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2166 | switch (flash->chip->manufacture_id) { |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2167 | case GIGADEVICE_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2168 | switch(flash->chip->model_id) { |
David Hendricks | 1e9d7ca | 2016-03-14 15:50:34 -0700 | [diff] [blame] | 2169 | |
Martin Roth | 563a1fe | 2017-04-18 14:26:27 -0600 | [diff] [blame] | 2170 | case GIGADEVICE_GD25LQ32: |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2171 | case GIGADEVICE_GD25Q32: { |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2172 | uint8_t sr1 = w25q_read_status_register_2(flash); |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2173 | *wp = &gd25q32_wp; |
David Hendricks | 1e9d7ca | 2016-03-14 15:50:34 -0700 | [diff] [blame] | 2174 | |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2175 | if (!(sr1 & (1 << 6))) { /* CMP == 0 */ |
| 2176 | (*wp)->ranges = &gd25q32_cmp0_ranges[0]; |
| 2177 | *num_entries = ARRAY_SIZE(gd25q32_cmp0_ranges); |
| 2178 | } else { /* CMP == 1 */ |
| 2179 | (*wp)->ranges = &gd25q32_cmp1_ranges[0]; |
| 2180 | *num_entries = ARRAY_SIZE(gd25q32_cmp1_ranges); |
| 2181 | } |
| 2182 | |
| 2183 | break; |
David Hendricks | 1e9d7ca | 2016-03-14 15:50:34 -0700 | [diff] [blame] | 2184 | } |
Furquan Shaikh | 62cd810 | 2016-07-17 23:04:06 -0700 | [diff] [blame] | 2185 | case GIGADEVICE_GD25Q128: |
Aaron Durbin | 6c957d7 | 2018-08-20 09:31:01 -0600 | [diff] [blame] | 2186 | case GIGADEVICE_GD25LQ128CD: { |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2187 | uint8_t sr1 = w25q_read_status_register_2(flash); |
David Hendricks | 1e9d7ca | 2016-03-14 15:50:34 -0700 | [diff] [blame] | 2188 | *wp = &gd25q128_wp; |
| 2189 | |
| 2190 | if (!(sr1 & (1 << 6))) { /* CMP == 0 */ |
| 2191 | (*wp)->ranges = &gd25q128_cmp0_ranges[0]; |
| 2192 | *num_entries = ARRAY_SIZE(gd25q128_cmp0_ranges); |
| 2193 | } else { /* CMP == 1 */ |
| 2194 | (*wp)->ranges = &gd25q128_cmp1_ranges[0]; |
| 2195 | *num_entries = ARRAY_SIZE(gd25q128_cmp1_ranges); |
| 2196 | } |
| 2197 | |
| 2198 | break; |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2199 | } |
| 2200 | default: |
| 2201 | msg_cerr("%s() %d: GigaDevice flash chip mismatch" |
| 2202 | " (0x%04x), aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2203 | flash->chip->model_id); |
David Hendricks | af3944a | 2014-07-28 18:37:40 -0700 | [diff] [blame] | 2204 | return -1; |
| 2205 | } |
| 2206 | break; |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2207 | case MACRONIX_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2208 | switch (flash->chip->model_id) { |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2209 | case MACRONIX_MX25L6405: |
| 2210 | /* FIXME: MX25L64* chips have mixed capabilities and |
| 2211 | share IDs */ |
| 2212 | *wp = &mx25l6406e_wp; |
| 2213 | *num_entries = ARRAY_SIZE(mx25l6406e_ranges); |
| 2214 | break; |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2215 | case MACRONIX_MX25L6495F: { |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2216 | uint8_t cr = mx25l_read_config_register(flash); |
David Hendricks | c349609 | 2014-11-13 17:20:55 -0800 | [diff] [blame] | 2217 | |
| 2218 | *wp = &mx25l6495f_wp; |
| 2219 | if (!(cr & (1 << 3))) { /* T/B == 0 */ |
| 2220 | (*wp)->ranges = &mx25l6495f_tb0_ranges[0]; |
| 2221 | *num_entries = ARRAY_SIZE(mx25l6495f_tb0_ranges); |
| 2222 | } else { /* T/B == 1 */ |
| 2223 | (*wp)->ranges = &mx25l6495f_tb1_ranges[0]; |
| 2224 | *num_entries = ARRAY_SIZE(mx25l6495f_tb1_ranges); |
| 2225 | } |
| 2226 | break; |
| 2227 | } |
Vic Yang | 848bfd1 | 2018-03-23 10:24:07 -0700 | [diff] [blame] | 2228 | case MACRONIX_MX25L25635F: { |
| 2229 | uint8_t cr = mx25l_read_config_register(flash); |
| 2230 | |
| 2231 | *wp = &mx25l25635f_wp; |
| 2232 | if (!(cr & (1 << 3))) { /* T/B == 0 */ |
| 2233 | (*wp)->ranges = &mx25l25635f_tb0_ranges[0]; |
| 2234 | *num_entries = ARRAY_SIZE(mx25l25635f_tb0_ranges); |
| 2235 | } else { /* T/B == 1 */ |
| 2236 | (*wp)->ranges = &mx25l25635f_tb1_ranges[0]; |
| 2237 | *num_entries = ARRAY_SIZE(mx25l25635f_tb1_ranges); |
| 2238 | } |
| 2239 | break; |
| 2240 | } |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2241 | default: |
| 2242 | msg_cerr("%s():%d: MXIC flash chip mismatch (0x%04x)" |
| 2243 | ", aborting\n", __func__, __LINE__, |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2244 | flash->chip->model_id); |
David Hendricks | 83541d3 | 2014-07-15 20:58:21 -0700 | [diff] [blame] | 2245 | return -1; |
| 2246 | } |
| 2247 | break; |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2248 | case SPANSION_ID: |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2249 | switch (flash->chip->model_id) { |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2250 | case SPANSION_S25FS128S_L: |
| 2251 | case SPANSION_S25FS128S_S: { |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2252 | *wp = &s25fs128s_wp; |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2253 | (*wp)->ranges = s25fs128s_ranges; |
| 2254 | *num_entries = ARRAY_SIZE(s25fs128s_ranges); |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2255 | break; |
| 2256 | } |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2257 | case SPANSION_S25FL256S_UL: |
| 2258 | case SPANSION_S25FL256S_US: { |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2259 | *wp = &s25fl256s_wp; |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2260 | (*wp)->ranges = s25fl256s_ranges; |
| 2261 | *num_entries = ARRAY_SIZE(s25fl256s_ranges); |
David Hendricks | c694bb8 | 2015-02-25 14:52:17 -0800 | [diff] [blame] | 2262 | break; |
| 2263 | } |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2264 | default: |
| 2265 | msg_cerr("%s():%d Spansion flash chip mismatch (0x%04x)" |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2266 | ", aborting\n", __func__, __LINE__, |
| 2267 | flash->chip->model_id); |
David Hendricks | a988485 | 2014-12-11 15:31:12 -0800 | [diff] [blame] | 2268 | return -1; |
| 2269 | } |
| 2270 | break; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2271 | default: |
| 2272 | msg_cerr("%s: flash vendor (0x%x) not found, aborting\n", |
Patrick Georgi | f3fa299 | 2017-02-02 16:24:44 +0100 | [diff] [blame] | 2273 | __func__, flash->chip->manufacture_id); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2274 | return -1; |
| 2275 | } |
| 2276 | |
| 2277 | return 0; |
| 2278 | } |
| 2279 | |
| 2280 | /* Given a [start, len], this function finds a block protect bit combination |
| 2281 | * (if possible) and sets the corresponding bits in "status". Remaining bits |
| 2282 | * are preserved. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2283 | static int generic_range_to_status(const struct flashctx *flash, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2284 | unsigned int start, unsigned int len, |
| 2285 | uint8_t *status) |
| 2286 | { |
| 2287 | struct generic_wp *wp; |
| 2288 | struct generic_range *r; |
| 2289 | int i, range_found = 0, num_entries; |
| 2290 | uint8_t bp_mask; |
| 2291 | |
| 2292 | if (generic_range_table(flash, &wp, &num_entries)) |
| 2293 | return -1; |
| 2294 | |
| 2295 | bp_mask = ((1 << (wp->sr1.bp0_pos + wp->sr1.bp_bits)) - 1) - \ |
| 2296 | ((1 << wp->sr1.bp0_pos) - 1); |
| 2297 | |
| 2298 | for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) { |
| 2299 | msg_cspew("comparing range 0x%x 0x%x / 0x%x 0x%x\n", |
| 2300 | start, len, r->range.start, r->range.len); |
| 2301 | if ((start == r->range.start) && (len == r->range.len)) { |
| 2302 | *status &= ~(bp_mask); |
| 2303 | *status |= r->bp << (wp->sr1.bp0_pos); |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2304 | |
| 2305 | if (wp->set_modifier_bits) { |
| 2306 | if (wp->set_modifier_bits(flash, &r->m) < 0) { |
| 2307 | msg_cerr("error setting modifier " |
| 2308 | "bits for range.\n"); |
| 2309 | return -1; |
| 2310 | } |
| 2311 | } |
| 2312 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2313 | range_found = 1; |
| 2314 | break; |
| 2315 | } |
| 2316 | } |
| 2317 | |
| 2318 | if (!range_found) { |
| 2319 | msg_cerr("matching range not found\n"); |
| 2320 | return -1; |
| 2321 | } |
| 2322 | return 0; |
| 2323 | } |
| 2324 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2325 | static int generic_status_to_range(const struct flashctx *flash, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2326 | const uint8_t sr1, unsigned int *start, unsigned int *len) |
| 2327 | { |
| 2328 | struct generic_wp *wp; |
| 2329 | struct generic_range *r; |
Duncan Laurie | 04ca117 | 2015-03-12 09:25:34 -0700 | [diff] [blame] | 2330 | int num_entries, i, status_found = 0; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2331 | uint8_t sr1_bp; |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2332 | struct generic_modifier_bits m; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2333 | |
| 2334 | if (generic_range_table(flash, &wp, &num_entries)) |
| 2335 | return -1; |
| 2336 | |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2337 | /* modifier bits may be compared more than once, so get them here */ |
| 2338 | if (wp->get_modifier_bits) { |
| 2339 | if (wp->get_modifier_bits(flash, &m) < 0) |
| 2340 | return -1; |
| 2341 | } |
| 2342 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2343 | sr1_bp = (sr1 >> wp->sr1.bp0_pos) & ((1 << wp->sr1.bp_bits) - 1); |
| 2344 | |
| 2345 | for (i = 0, r = &wp->ranges[0]; i < num_entries; i++, r++) { |
David Hendricks | 148a4bf | 2015-03-13 21:02:42 -0700 | [diff] [blame] | 2346 | if (wp->get_modifier_bits) { |
| 2347 | if (memcmp(&m, &r->m, sizeof(m))) |
| 2348 | continue; |
| 2349 | } |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2350 | msg_cspew("comparing 0x%02x 0x%02x\n", sr1_bp, r->bp); |
| 2351 | if (sr1_bp == r->bp) { |
| 2352 | *start = r->range.start; |
| 2353 | *len = r->range.len; |
| 2354 | status_found = 1; |
| 2355 | break; |
| 2356 | } |
| 2357 | } |
| 2358 | |
| 2359 | if (!status_found) { |
| 2360 | msg_cerr("matching status not found\n"); |
| 2361 | return -1; |
| 2362 | } |
| 2363 | return 0; |
| 2364 | } |
| 2365 | |
| 2366 | /* Given a [start, len], this function calls generic_range_to_status() to |
| 2367 | * convert it to flash-chip-specific range bits, then sets into status register. |
| 2368 | */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2369 | static int generic_set_range(const struct flashctx *flash, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2370 | unsigned int start, unsigned int len) |
| 2371 | { |
| 2372 | uint8_t status, expected; |
| 2373 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2374 | status = do_read_status(flash); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2375 | msg_cdbg("%s: old status: 0x%02x\n", __func__, status); |
| 2376 | |
| 2377 | expected = status; /* preserve non-bp bits */ |
| 2378 | if (generic_range_to_status(flash, start, len, &expected)) |
| 2379 | return -1; |
| 2380 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2381 | do_write_status(flash, expected); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2382 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2383 | status = do_read_status(flash); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2384 | msg_cdbg("%s: new status: 0x%02x\n", __func__, status); |
| 2385 | if (status != expected) { |
| 2386 | msg_cerr("expected=0x%02x, but actual=0x%02x.\n", |
| 2387 | expected, status); |
| 2388 | return 1; |
| 2389 | } |
| 2390 | |
| 2391 | return 0; |
| 2392 | } |
| 2393 | |
| 2394 | /* Set/clear the status regsiter write protect bit in SR1. */ |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2395 | static int generic_set_srp0(const struct flashctx *flash, int enable) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2396 | { |
| 2397 | uint8_t status, expected; |
| 2398 | struct generic_wp *wp; |
| 2399 | int num_entries; |
| 2400 | |
| 2401 | if (generic_range_table(flash, &wp, &num_entries)) |
| 2402 | return -1; |
| 2403 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2404 | expected = do_read_status(flash); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2405 | msg_cdbg("%s: old status: 0x%02x\n", __func__, expected); |
| 2406 | |
| 2407 | if (enable) |
| 2408 | expected |= 1 << wp->sr1.srp_pos; |
| 2409 | else |
| 2410 | expected &= ~(1 << wp->sr1.srp_pos); |
| 2411 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2412 | do_write_status(flash, expected); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2413 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2414 | status = do_read_status(flash); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2415 | msg_cdbg("%s: new status: 0x%02x\n", __func__, status); |
| 2416 | if (status != expected) |
| 2417 | return -1; |
| 2418 | |
| 2419 | return 0; |
| 2420 | } |
| 2421 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2422 | static int generic_enable_writeprotect(const struct flashctx *flash, |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2423 | enum wp_mode wp_mode) |
| 2424 | { |
| 2425 | int ret; |
| 2426 | |
Edward O'Callaghan | ca44e5c | 2019-12-04 14:23:54 +1100 | [diff] [blame^] | 2427 | if (wp_mode != WP_MODE_HARDWARE) { |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2428 | msg_cerr("%s(): unsupported write-protect mode\n", __func__); |
| 2429 | return 1; |
| 2430 | } |
| 2431 | |
Edward O'Callaghan | ca44e5c | 2019-12-04 14:23:54 +1100 | [diff] [blame^] | 2432 | ret = generic_set_srp0(flash, 1); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2433 | if (ret) |
| 2434 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
Edward O'Callaghan | ca44e5c | 2019-12-04 14:23:54 +1100 | [diff] [blame^] | 2435 | |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2436 | return ret; |
| 2437 | } |
| 2438 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2439 | static int generic_disable_writeprotect(const struct flashctx *flash) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2440 | { |
| 2441 | int ret; |
| 2442 | |
| 2443 | ret = generic_set_srp0(flash, 0); |
| 2444 | if (ret) |
| 2445 | msg_cerr("%s(): error=%d.\n", __func__, ret); |
| 2446 | return ret; |
| 2447 | } |
| 2448 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2449 | static int generic_list_ranges(const struct flashctx *flash) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2450 | { |
| 2451 | struct generic_wp *wp; |
| 2452 | struct generic_range *r; |
| 2453 | int i, num_entries; |
| 2454 | |
| 2455 | if (generic_range_table(flash, &wp, &num_entries)) |
| 2456 | return -1; |
| 2457 | |
| 2458 | r = &wp->ranges[0]; |
| 2459 | for (i = 0; i < num_entries; i++) { |
| 2460 | msg_cinfo("start: 0x%06x, length: 0x%06x\n", |
| 2461 | r->range.start, r->range.len); |
| 2462 | r++; |
| 2463 | } |
| 2464 | |
| 2465 | return 0; |
| 2466 | } |
| 2467 | |
Souvik Ghosh | d75cd67 | 2016-06-17 14:21:39 -0700 | [diff] [blame] | 2468 | static int generic_wp_status(const struct flashctx *flash) |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2469 | { |
| 2470 | uint8_t sr1; |
| 2471 | unsigned int start, len; |
| 2472 | int ret = 0; |
| 2473 | struct generic_wp *wp; |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2474 | int num_entries, wp_en; |
| 2475 | |
| 2476 | if (generic_range_table(flash, &wp, &num_entries)) |
| 2477 | return -1; |
| 2478 | |
Ramya Vijaykumar | 4af3f82 | 2016-01-27 11:51:27 +0530 | [diff] [blame] | 2479 | sr1 = do_read_status(flash); |
David Hendricks | e0512a7 | 2014-07-15 20:30:47 -0700 | [diff] [blame] | 2480 | wp_en = (sr1 >> wp->sr1.srp_pos) & 1; |
| 2481 | |
| 2482 | msg_cinfo("WP: status: 0x%04x\n", sr1); |
| 2483 | msg_cinfo("WP: status.srp0: %x\n", wp_en); |
| 2484 | /* FIXME: SRP1 is not really generic, but we probably should print |
| 2485 | * it anyway to have consistent output. #legacycruft */ |
| 2486 | msg_cinfo("WP: status.srp1: %x\n", 0); |
| 2487 | msg_cinfo("WP: write protect is %s.\n", |
| 2488 | wp_en ? "enabled" : "disabled"); |
| 2489 | |
| 2490 | msg_cinfo("WP: write protect range: "); |
| 2491 | if (generic_status_to_range(flash, sr1, &start, &len)) { |
| 2492 | msg_cinfo("(cannot resolve the range)\n"); |
| 2493 | ret = -1; |
| 2494 | } else { |
| 2495 | msg_cinfo("start=0x%08x, len=0x%08x\n", start, len); |
| 2496 | } |
| 2497 | |
| 2498 | return ret; |
| 2499 | } |
| 2500 | |
| 2501 | struct wp wp_generic = { |
| 2502 | .list_ranges = generic_list_ranges, |
| 2503 | .set_range = generic_set_range, |
| 2504 | .enable = generic_enable_writeprotect, |
| 2505 | .disable = generic_disable_writeprotect, |
| 2506 | .wp_status = generic_wp_status, |
| 2507 | }; |