blob: 48ccb3485d671bc2c975f8fb649261637ed6ad09 [file] [log] [blame]
hailfingerab206542010-02-12 19:35:25 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009,2010 Carl-Daniel Hailfinger
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
hailfingerab206542010-02-12 19:35:25 +000015 */
16
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010017#include "platform.h"
18
hailfingerab206542010-02-12 19:35:25 +000019#include <stdint.h>
20#include <string.h>
21#include <stdlib.h>
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010022#include <errno.h>
hailfinger6c391102010-06-21 23:20:15 +000023#include <sys/types.h>
oxygene50275892010-09-30 17:03:32 +000024#if !defined (__DJGPP__) && !defined(__LIBPAYLOAD__)
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010025/* No file access needed/possible to get hardware access permissions. */
hailfingera83a5fe2010-05-30 22:24:40 +000026#include <unistd.h>
hailfingerab206542010-02-12 19:35:25 +000027#include <fcntl.h>
oxygene50275892010-09-30 17:03:32 +000028#endif
hailfingerab206542010-02-12 19:35:25 +000029#include "flash.h"
Edward O'Callaghanf742ca52019-09-09 00:52:28 +100030#include "programmer.h"
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010031#include "hwaccess.h"
hailfingerab206542010-02-12 19:35:25 +000032
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010033#if !(IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__) || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__) || defined(__DJGPP__) || defined(__LIBPAYLOAD__) || defined(__sun) || defined(__gnu_hurd__))
34#error "Unknown operating system"
35#endif
hailfinger324a9cc2010-05-26 01:45:41 +000036
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010037#if IS_LINUX || IS_MACOSX || defined(__NetBSD__) || defined(__OpenBSD__)
38#define USE_IOPL 1
39#else
40#define USE_IOPL 0
41#endif
42#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
43#define USE_DEV_IO 1
44#else
45#define USE_DEV_IO 0
46#endif
47#if defined(__gnu_hurd__)
48#define USE_IOPERM 1
49#else
50#define USE_IOPERM 0
51#endif
hailfinger324a9cc2010-05-26 01:45:41 +000052
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010053#if USE_IOPERM
54#include <sys/io.h>
55#endif
56
57#if IS_X86 && USE_DEV_IO
hailfingerab206542010-02-12 19:35:25 +000058int io_fd;
59#endif
60
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010061/* Prevent reordering and/or merging of reads/writes to hardware.
62 * Such reordering and/or merging would break device accesses which depend on the exact access order.
hailfinger324a9cc2010-05-26 01:45:41 +000063 */
64static inline void sync_primitive(void)
65{
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010066/* This is not needed for...
67 * - x86: uses uncached accesses which have a strongly ordered memory model.
68 * - MIPS: uses uncached accesses in mode 2 on /dev/mem which has also a strongly ordered memory model.
69 * - ARM: uses a strongly ordered memory model for device memories.
70 *
71 * See also https://git.kernel.org/cgit/linux/kernel/git/torvalds/linux.git/tree/Documentation/memory-barriers.txt
72 */
73#if IS_PPC // cf. http://lxr.free-electrons.com/source/arch/powerpc/include/asm/barrier.h
74 asm("eieio" : : : "memory");
75#elif IS_SPARC
76#if defined(__sparc_v9__) || defined(__sparcv9)
77 /* Sparc V9 CPUs support three different memory orderings that range from x86-like TSO to PowerPC-like
78 * RMO. The modes can be switched at runtime thus to make sure we maintain the right order of access we
79 * use the strongest hardware memory barriers that exist on Sparc V9. */
80 asm volatile ("membar #Sync" ::: "memory");
81#elif defined(__sparc_v8__) || defined(__sparcv8)
82 /* On SPARC V8 there is no RMO just PSO and that does not apply to I/O accesses... but if V8 code is run
83 * on V9 CPUs it might apply... or not... we issue a write barrier anyway. That's the most suitable
84 * operation in the V8 instruction set anyway. If you know better then please tell us. */
85 asm volatile ("stbar");
hailfinger324a9cc2010-05-26 01:45:41 +000086#else
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010087 #error Unknown and/or unsupported SPARC instruction set version detected.
hailfinger324a9cc2010-05-26 01:45:41 +000088#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010089#endif
90}
91
92#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
93static int release_io_perms(void *p)
94{
95#if defined (__sun)
96 sysi86(SI86V86, V86SC_IOPL, 0);
97#elif USE_DEV_IO
98 close(io_fd);
99#elif USE_IOPERM
100 ioperm(0, 65536, 0);
101#elif USE_IOPL
102 iopl(0);
103#endif
104 return 0;
105}
106#endif
107
108/* Get I/O permissions with automatic permission release on shutdown. */
109int rget_io_perms(void)
110{
111#if IS_X86 && !(defined(__DJGPP__) || defined(__LIBPAYLOAD__))
112#if defined (__sun)
113 if (sysi86(SI86V86, V86SC_IOPL, PS_IOPL) != 0) {
114#elif USE_DEV_IO
115 if ((io_fd = open("/dev/io", O_RDWR)) < 0) {
116#elif USE_IOPERM
117 if (ioperm(0, 65536, 1) != 0) {
118#elif USE_IOPL
119 if (iopl(3) != 0) {
120#endif
121 msg_perr("ERROR: Could not get I/O privileges (%s).\n", strerror(errno));
122 msg_perr("You need to be root.\n");
123#if defined (__OpenBSD__)
124 msg_perr("If you are root already please set securelevel=-1 in /etc/rc.securelevel and\n"
125 "reboot, or reboot into single user mode.\n");
126#elif defined(__NetBSD__)
127 msg_perr("If you are root already please reboot into single user mode or make sure\n"
128 "that your kernel configuration has the option INSECURE enabled.\n");
129#endif
130 return 1;
131 } else {
132 register_shutdown(release_io_perms, NULL);
133 }
134#else
135 /* DJGPP and libpayload environments have full PCI port I/O permissions by default. */
136 /* PCI port I/O support is unimplemented on PPC/MIPS and unavailable on ARM. */
137#endif
138 return 0;
139}
hailfinger324a9cc2010-05-26 01:45:41 +0000140
hailfingerab206542010-02-12 19:35:25 +0000141void mmio_writeb(uint8_t val, void *addr)
142{
143 *(volatile uint8_t *) addr = val;
hailfinger324a9cc2010-05-26 01:45:41 +0000144 sync_primitive();
hailfingerab206542010-02-12 19:35:25 +0000145}
146
147void mmio_writew(uint16_t val, void *addr)
148{
149 *(volatile uint16_t *) addr = val;
hailfinger324a9cc2010-05-26 01:45:41 +0000150 sync_primitive();
hailfingerab206542010-02-12 19:35:25 +0000151}
152
153void mmio_writel(uint32_t val, void *addr)
154{
155 *(volatile uint32_t *) addr = val;
hailfinger324a9cc2010-05-26 01:45:41 +0000156 sync_primitive();
hailfingerab206542010-02-12 19:35:25 +0000157}
158
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000159uint8_t mmio_readb(const void *addr)
hailfingerab206542010-02-12 19:35:25 +0000160{
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000161 return *(volatile const uint8_t *) addr;
hailfingerab206542010-02-12 19:35:25 +0000162}
163
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000164uint16_t mmio_readw(const void *addr)
hailfingerab206542010-02-12 19:35:25 +0000165{
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000166 return *(volatile const uint16_t *) addr;
hailfingerab206542010-02-12 19:35:25 +0000167}
168
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000169uint32_t mmio_readl(const void *addr)
hailfingerab206542010-02-12 19:35:25 +0000170{
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000171 return *(volatile const uint32_t *) addr;
hailfingerab206542010-02-12 19:35:25 +0000172}
hailfinger324a9cc2010-05-26 01:45:41 +0000173
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000174void mmio_readn(const void *addr, uint8_t *buf, size_t len)
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100175{
176 memcpy(buf, addr, len);
177 return;
178}
179
hailfinger324a9cc2010-05-26 01:45:41 +0000180void mmio_le_writeb(uint8_t val, void *addr)
181{
182 mmio_writeb(cpu_to_le8(val), addr);
183}
184
185void mmio_le_writew(uint16_t val, void *addr)
186{
187 mmio_writew(cpu_to_le16(val), addr);
188}
189
190void mmio_le_writel(uint32_t val, void *addr)
191{
192 mmio_writel(cpu_to_le32(val), addr);
193}
194
Edward O'Callaghanf742ca52019-09-09 00:52:28 +1000195uint8_t mmio_le_readb(const void *addr)
hailfinger324a9cc2010-05-26 01:45:41 +0000196{
197 return le_to_cpu8(mmio_readb(addr));
198}
199
Edward O'Callaghanf742ca52019-09-09 00:52:28 +1000200uint16_t mmio_le_readw(const void *addr)
hailfinger324a9cc2010-05-26 01:45:41 +0000201{
202 return le_to_cpu16(mmio_readw(addr));
203}
204
Edward O'Callaghanf742ca52019-09-09 00:52:28 +1000205uint32_t mmio_le_readl(const void *addr)
hailfinger324a9cc2010-05-26 01:45:41 +0000206{
207 return le_to_cpu32(mmio_readl(addr));
208}
hailfinger1e2e3442011-05-03 21:49:41 +0000209
210enum mmio_write_type {
211 mmio_write_type_b,
212 mmio_write_type_w,
213 mmio_write_type_l,
214};
215
216struct undo_mmio_write_data {
217 void *addr;
218 int reg;
219 enum mmio_write_type type;
220 union {
221 uint8_t bdata;
222 uint16_t wdata;
223 uint32_t ldata;
224 };
225};
226
Edward O'Callaghanf742ca52019-09-09 00:52:28 +1000227static int undo_mmio_write(void *p)
hailfinger1e2e3442011-05-03 21:49:41 +0000228{
229 struct undo_mmio_write_data *data = p;
230 msg_pdbg("Restoring MMIO space at %p\n", data->addr);
231 switch (data->type) {
232 case mmio_write_type_b:
233 mmio_writeb(data->bdata, data->addr);
234 break;
235 case mmio_write_type_w:
236 mmio_writew(data->wdata, data->addr);
237 break;
238 case mmio_write_type_l:
239 mmio_writel(data->ldata, data->addr);
240 break;
241 }
242 /* p was allocated in register_undo_mmio_write. */
243 free(p);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000244 return 0;
hailfinger1e2e3442011-05-03 21:49:41 +0000245}
246
247#define register_undo_mmio_write(a, c) \
248{ \
249 struct undo_mmio_write_data *undo_mmio_write_data; \
250 undo_mmio_write_data = malloc(sizeof(struct undo_mmio_write_data)); \
stefanctd611e8f2011-07-12 22:35:21 +0000251 if (!undo_mmio_write_data) { \
252 msg_gerr("Out of memory!\n"); \
253 exit(1); \
254 } \
hailfinger1e2e3442011-05-03 21:49:41 +0000255 undo_mmio_write_data->addr = a; \
256 undo_mmio_write_data->type = mmio_write_type_##c; \
257 undo_mmio_write_data->c##data = mmio_read##c(a); \
258 register_shutdown(undo_mmio_write, undo_mmio_write_data); \
259}
260
261#define register_undo_mmio_writeb(a) register_undo_mmio_write(a, b)
262#define register_undo_mmio_writew(a) register_undo_mmio_write(a, w)
263#define register_undo_mmio_writel(a) register_undo_mmio_write(a, l)
264
265void rmmio_writeb(uint8_t val, void *addr)
266{
267 register_undo_mmio_writeb(addr);
268 mmio_writeb(val, addr);
269}
270
271void rmmio_writew(uint16_t val, void *addr)
272{
273 register_undo_mmio_writew(addr);
274 mmio_writew(val, addr);
275}
276
277void rmmio_writel(uint32_t val, void *addr)
278{
279 register_undo_mmio_writel(addr);
280 mmio_writel(val, addr);
281}
282
283void rmmio_le_writeb(uint8_t val, void *addr)
284{
285 register_undo_mmio_writeb(addr);
286 mmio_le_writeb(val, addr);
287}
288
289void rmmio_le_writew(uint16_t val, void *addr)
290{
291 register_undo_mmio_writew(addr);
292 mmio_le_writew(val, addr);
293}
294
295void rmmio_le_writel(uint32_t val, void *addr)
296{
297 register_undo_mmio_writel(addr);
298 mmio_le_writel(val, addr);
299}
300
301void rmmio_valb(void *addr)
302{
303 register_undo_mmio_writeb(addr);
304}
305
306void rmmio_valw(void *addr)
307{
308 register_undo_mmio_writew(addr);
309}
310
311void rmmio_vall(void *addr)
312{
313 register_undo_mmio_writel(addr);
314}