blob: b00913cd0b9c3ac953f881d0979e6a66cbb5e1f6 [file] [log] [blame]
Stéphane Marchesin25a26062014-09-12 16:18:59 -07001/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2014 The Chromium OS Authors. All rights reserved.
Stéphane Marchesin25a26062014-09-12 16:18:59 -07003 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6
Gurchetan Singh46faf6b2016-08-05 14:40:07 -07007#ifdef DRV_I915
Stéphane Marchesin25a26062014-09-12 16:18:59 -07008
Kristian H. Kristensene8778f02018-04-04 14:21:41 -07009#include <assert.h>
Stéphane Marchesin25a26062014-09-12 16:18:59 -070010#include <errno.h>
Kristian H. Kristensen9c3fb322018-04-11 15:55:13 -070011#include <stdbool.h>
Gurchetan Singhcc015e82017-01-17 16:15:25 -080012#include <stdio.h>
Stéphane Marchesin25a26062014-09-12 16:18:59 -070013#include <string.h>
Gurchetan Singhef920532016-08-12 16:38:25 -070014#include <sys/mman.h>
Gurchetan Singhcc35e692019-02-28 15:44:54 -080015#include <unistd.h>
Stéphane Marchesin25a26062014-09-12 16:18:59 -070016#include <xf86drm.h>
Stéphane Marchesin25a26062014-09-12 16:18:59 -070017
Gurchetan Singh46faf6b2016-08-05 14:40:07 -070018#include "drv_priv.h"
Gurchetan Singh13b00122020-10-07 14:31:20 -070019#include "external/i915_drm.h"
Stéphane Marchesin25a26062014-09-12 16:18:59 -070020#include "helpers.h"
21#include "util.h"
22
Gurchetan Singh68af9c22017-01-18 13:48:11 -080023#define I915_CACHELINE_SIZE 64
24#define I915_CACHELINE_MASK (I915_CACHELINE_SIZE - 1)
25
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +000026static const uint32_t scanout_render_formats[] = { DRM_FORMAT_ABGR2101010, DRM_FORMAT_ABGR8888,
27 DRM_FORMAT_ARGB2101010, DRM_FORMAT_ARGB8888,
28 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR2101010,
29 DRM_FORMAT_XBGR8888, DRM_FORMAT_XRGB2101010,
30 DRM_FORMAT_XRGB8888 };
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080031
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +000032static const uint32_t render_formats[] = { DRM_FORMAT_ABGR16161616F };
33
34static const uint32_t texture_only_formats[] = { DRM_FORMAT_R8, DRM_FORMAT_NV12, DRM_FORMAT_P010,
35 DRM_FORMAT_YVU420, DRM_FORMAT_YVU420_ANDROID };
Gurchetan Singh179687e2016-10-28 10:07:35 -070036
Mark Yacoub6e277082020-12-07 16:36:17 -050037static const uint64_t gen_modifier_order[] = { I915_FORMAT_MOD_Y_TILED_CCS, I915_FORMAT_MOD_Y_TILED,
38 I915_FORMAT_MOD_X_TILED, DRM_FORMAT_MOD_LINEAR };
Binu R S8d705182020-07-20 10:36:53 +053039
Evan Green71097242021-01-28 12:08:50 -080040static const uint64_t gen11_modifier_order[] = { I915_FORMAT_MOD_Y_TILED, I915_FORMAT_MOD_X_TILED,
Binu R S8d705182020-07-20 10:36:53 +053041 DRM_FORMAT_MOD_LINEAR };
42
43struct modifier_support_t {
44 const uint64_t *order;
45 uint32_t count;
46};
47
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080048struct i915_device {
Gurchetan Singh68af9c22017-01-18 13:48:11 -080049 uint32_t gen;
50 int32_t has_llc;
Gurchetan Singhf98d1c12020-10-07 15:46:23 -070051 int32_t has_hw_protection;
Binu R S8d705182020-07-20 10:36:53 +053052 struct modifier_support_t modifier;
Stéphane Marchesin25a26062014-09-12 16:18:59 -070053};
54
Gurchetan Singh68af9c22017-01-18 13:48:11 -080055static uint32_t i915_get_gen(int device_id)
Stéphane Marchesin25a26062014-09-12 16:18:59 -070056{
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080057 const uint16_t gen3_ids[] = { 0x2582, 0x2592, 0x2772, 0x27A2, 0x27AE,
58 0x29C2, 0x29B2, 0x29D2, 0xA001, 0xA011 };
Binu R S8d705182020-07-20 10:36:53 +053059 const uint16_t gen11_ids[] = { 0x4E71, 0x4E61, 0x4E51, 0x4E55, 0x4E57 };
Gurchetan Singh238001f2020-10-28 15:00:10 -070060 const uint16_t gen12_ids[] = { 0x9A40, 0x9A49, 0x9A59, 0x9A60, 0x9A68, 0x9A70,
61 0x9A78, 0x9AC0, 0x9AC9, 0x9AD9, 0x9AF8 };
Stéphane Marchesina39dfde2014-09-15 15:38:25 -070062 unsigned i;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080063 for (i = 0; i < ARRAY_SIZE(gen3_ids); i++)
Stéphane Marchesin25a26062014-09-12 16:18:59 -070064 if (gen3_ids[i] == device_id)
65 return 3;
Binu R S8d705182020-07-20 10:36:53 +053066 /* Gen 11 */
67 for (i = 0; i < ARRAY_SIZE(gen11_ids); i++)
68 if (gen11_ids[i] == device_id)
69 return 11;
Stéphane Marchesin25a26062014-09-12 16:18:59 -070070
Sushma Venkatesh Reddy20604be2020-10-08 10:18:01 -070071 /* Gen 12 */
72 for (i = 0; i < ARRAY_SIZE(gen12_ids); i++)
73 if (gen12_ids[i] == device_id)
74 return 12;
75
Stéphane Marchesin25a26062014-09-12 16:18:59 -070076 return 4;
77}
78
Binu R S8d705182020-07-20 10:36:53 +053079static void i915_get_modifier_order(struct i915_device *i915)
80{
81 if (i915->gen == 11) {
82 i915->modifier.order = gen11_modifier_order;
83 i915->modifier.count = ARRAY_SIZE(gen11_modifier_order);
84 } else {
85 i915->modifier.order = gen_modifier_order;
86 i915->modifier.count = ARRAY_SIZE(gen_modifier_order);
87 }
88}
89
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +000090static uint64_t unset_flags(uint64_t current_flags, uint64_t mask)
Kristian H. Kristensen9c3fb322018-04-11 15:55:13 -070091{
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +000092 uint64_t value = current_flags & ~mask;
93 return value;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080094}
95
96static int i915_add_combinations(struct driver *drv)
97{
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080098 struct format_metadata metadata;
Gurchetan Singhf98d1c12020-10-07 15:46:23 -070099 uint64_t render, scanout_and_render, texture_only, hw_protected;
100 struct i915_device *i915 = drv->priv;
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700101
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000102 scanout_and_render = BO_USE_RENDER_MASK | BO_USE_SCANOUT;
103 render = BO_USE_RENDER_MASK;
104 texture_only = BO_USE_TEXTURE_MASK;
Jeffrey Kardatzkedba19872020-12-04 16:58:28 -0800105 // HW protected buffers also need to be scanned out.
106 hw_protected = i915->has_hw_protection ? (BO_USE_PROTECTED | BO_USE_SCANOUT) : 0;
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700107
Gurchetan Singhbbba9dd2020-10-12 17:31:10 -0700108 uint64_t linear_mask =
109 BO_USE_RENDERSCRIPT | BO_USE_LINEAR | BO_USE_SW_READ_OFTEN | BO_USE_SW_WRITE_OFTEN;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800110
111 metadata.tiling = I915_TILING_NONE;
112 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -0700113 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800114
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000115 drv_add_combinations(drv, scanout_render_formats, ARRAY_SIZE(scanout_render_formats),
116 &metadata, scanout_and_render);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800117
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000118 drv_add_combinations(drv, render_formats, ARRAY_SIZE(render_formats), &metadata, render);
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700119
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000120 drv_add_combinations(drv, texture_only_formats, ARRAY_SIZE(texture_only_formats), &metadata,
121 texture_only);
122
123 drv_modify_linear_combinations(drv);
Hirokazu Hondafd8b8ab2020-06-16 15:28:56 +0900124
Hirokazu Honda3bd681c2020-06-23 17:52:20 +0900125 /* NV12 format for camera, display, decoding and encoding. */
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000126 /* IPU3 camera ISP supports only NV12 output. */
David Stevens6116b312019-09-03 10:49:50 +0900127 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Hirokazu Honda3bd681c2020-06-23 17:52:20 +0900128 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700129 BO_USE_HW_VIDEO_DECODER | BO_USE_HW_VIDEO_ENCODER |
130 hw_protected);
Hirokazu Honda3b8d4d02019-07-31 16:35:52 +0900131
Gurchetan Singh71bc6652018-09-17 17:42:05 -0700132 /* Android CTS tests require this. */
133 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
134
Tomasz Figad30c0a52017-07-05 17:50:18 +0900135 /*
136 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
David Stevens49518142020-06-15 13:48:48 +0900137 * from camera and input/output from hardware decoder/encoder.
Tomasz Figad30c0a52017-07-05 17:50:18 +0900138 */
139 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
David Stevens49518142020-06-15 13:48:48 +0900140 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_HW_VIDEO_DECODER |
141 BO_USE_HW_VIDEO_ENCODER);
Tomasz Figad30c0a52017-07-05 17:50:18 +0900142
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000143 render = unset_flags(render, linear_mask);
144 scanout_and_render = unset_flags(scanout_and_render, linear_mask);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800145
146 metadata.tiling = I915_TILING_X;
147 metadata.priority = 2;
Tomasz Figae821cc22017-07-08 15:53:11 +0900148 metadata.modifier = I915_FORMAT_MOD_X_TILED;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800149
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000150 drv_add_combinations(drv, render_formats, ARRAY_SIZE(render_formats), &metadata, render);
151 drv_add_combinations(drv, scanout_render_formats, ARRAY_SIZE(scanout_render_formats),
152 &metadata, scanout_and_render);
Gurchetan Singh8ac0c9a2017-05-15 09:34:22 -0700153
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800154 metadata.tiling = I915_TILING_Y;
155 metadata.priority = 3;
Tomasz Figae821cc22017-07-08 15:53:11 +0900156 metadata.modifier = I915_FORMAT_MOD_Y_TILED;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800157
Gurchetan Singh8d884742020-03-24 13:48:54 -0700158 scanout_and_render =
159 unset_flags(scanout_and_render, BO_USE_SW_READ_RARELY | BO_USE_SW_WRITE_RARELY);
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000160/* Support y-tiled NV12 and P010 for libva */
161#ifdef I915_SCANOUT_Y_TILED
Jeffrey Kardatzkedba19872020-12-04 16:58:28 -0800162 uint64_t nv12_usage =
163 BO_USE_TEXTURE | BO_USE_HW_VIDEO_DECODER | BO_USE_SCANOUT | hw_protected;
164 uint64_t p010_usage = BO_USE_TEXTURE | BO_USE_HW_VIDEO_DECODER | hw_protected;
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000165#else
Jeffrey Kardatzkedba19872020-12-04 16:58:28 -0800166 uint64_t nv12_usage = BO_USE_TEXTURE | BO_USE_HW_VIDEO_DECODER;
167 uint64_t p010_usage = nv12_usage;
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000168#endif
Jeffrey Kardatzkedba19872020-12-04 16:58:28 -0800169 drv_add_combination(drv, DRM_FORMAT_NV12, &metadata, nv12_usage);
170 drv_add_combination(drv, DRM_FORMAT_P010, &metadata, p010_usage);
171
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000172 scanout_and_render = unset_flags(scanout_and_render, BO_USE_SCANOUT);
Kristian H. Kristensen3cb5bba2018-04-04 16:10:42 -0700173
Ilja H. Friedelf39dcbc2020-02-26 02:50:51 +0000174 drv_add_combinations(drv, render_formats, ARRAY_SIZE(render_formats), &metadata, render);
175 drv_add_combinations(drv, scanout_render_formats, ARRAY_SIZE(scanout_render_formats),
176 &metadata, scanout_and_render);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800177 return 0;
178}
179
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800180static int i915_align_dimensions(struct bo *bo, uint32_t tiling, uint32_t *stride,
181 uint32_t *aligned_height)
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700182{
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700183 struct i915_device *i915 = bo->drv->priv;
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700184 uint32_t horizontal_alignment;
185 uint32_t vertical_alignment;
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700186
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700187 switch (tiling) {
Gurchetan Singhd6fb5772016-08-29 19:13:51 -0700188 default:
189 case I915_TILING_NONE:
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700190 /*
191 * The Intel GPU doesn't need any alignment in linear mode,
192 * but libva requires the allocation stride to be aligned to
193 * 16 bytes and height to 4 rows. Further, we round up the
194 * horizontal alignment so that row start on a cache line (64
195 * bytes).
196 */
Dominik Behr1c6e70a2020-11-05 18:58:06 -0800197#ifdef LINEAR_ALIGN_256
198 /*
199 * If we want to import these buffers to amdgpu they need to
200 * their match LINEAR_ALIGNED requirement of 256 byte alignement.
201 */
202 horizontal_alignment = 256;
203#else
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700204 horizontal_alignment = 64;
Dominik Behr1c6e70a2020-11-05 18:58:06 -0800205#endif
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700206 vertical_alignment = 4;
Gurchetan Singhd6fb5772016-08-29 19:13:51 -0700207 break;
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800208
Gurchetan Singhd6fb5772016-08-29 19:13:51 -0700209 case I915_TILING_X:
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700210 horizontal_alignment = 512;
211 vertical_alignment = 8;
Gurchetan Singhd6fb5772016-08-29 19:13:51 -0700212 break;
213
214 case I915_TILING_Y:
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700215 if (i915->gen == 3) {
216 horizontal_alignment = 512;
217 vertical_alignment = 8;
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800218 } else {
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700219 horizontal_alignment = 128;
220 vertical_alignment = 32;
Gurchetan Singhd6fb5772016-08-29 19:13:51 -0700221 }
222 break;
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700223 }
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800224
David Stevens793675a2019-09-25 11:17:48 +0900225 *aligned_height = ALIGN(*aligned_height, vertical_alignment);
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700226 if (i915->gen > 3) {
227 *stride = ALIGN(*stride, horizontal_alignment);
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800228 } else {
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700229 while (*stride > horizontal_alignment)
230 horizontal_alignment <<= 1;
231
232 *stride = horizontal_alignment;
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800233 }
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800234
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700235 if (i915->gen <= 3 && *stride > 8192)
236 return -EINVAL;
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800237
Gurchetan Singh6423ecb2017-03-29 08:23:40 -0700238 return 0;
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700239}
240
Gurchetan Singh68af9c22017-01-18 13:48:11 -0800241static void i915_clflush(void *start, size_t size)
242{
243 void *p = (void *)(((uintptr_t)start) & ~I915_CACHELINE_MASK);
244 void *end = (void *)((uintptr_t)start + size);
245
246 __builtin_ia32_mfence();
247 while (p < end) {
248 __builtin_ia32_clflush(p);
249 p = (void *)((uintptr_t)p + I915_CACHELINE_SIZE);
250 }
251}
252
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800253static int i915_init(struct driver *drv)
254{
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800255 int ret;
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800256 int device_id;
257 struct i915_device *i915;
Gurchetan Singh99644382020-10-07 15:28:11 -0700258 drm_i915_getparam_t get_param = { 0 };
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800259
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800260 i915 = calloc(1, sizeof(*i915));
261 if (!i915)
262 return -ENOMEM;
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800263
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800264 get_param.param = I915_PARAM_CHIPSET_ID;
265 get_param.value = &device_id;
266 ret = drmIoctl(drv->fd, DRM_IOCTL_I915_GETPARAM, &get_param);
267 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700268 drv_log("Failed to get I915_PARAM_CHIPSET_ID\n");
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800269 free(i915);
Gurchetan Singh82a8eed2017-01-03 13:01:37 -0800270 return -EINVAL;
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800271 }
272
Gurchetan Singh68af9c22017-01-18 13:48:11 -0800273 i915->gen = i915_get_gen(device_id);
Binu R S8d705182020-07-20 10:36:53 +0530274 i915_get_modifier_order(i915);
Gurchetan Singh68af9c22017-01-18 13:48:11 -0800275
276 memset(&get_param, 0, sizeof(get_param));
277 get_param.param = I915_PARAM_HAS_LLC;
278 get_param.value = &i915->has_llc;
279 ret = drmIoctl(drv->fd, DRM_IOCTL_I915_GETPARAM, &get_param);
280 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700281 drv_log("Failed to get I915_PARAM_HAS_LLC\n");
Gurchetan Singh68af9c22017-01-18 13:48:11 -0800282 free(i915);
283 return -EINVAL;
284 }
285
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700286 if (i915->gen >= 12)
287 i915->has_hw_protection = 1;
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800288
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700289 drv->priv = i915;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800290 return i915_add_combinations(drv);
Gurchetan Singh3eb8d8f2017-01-03 13:36:13 -0800291}
292
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700293static int i915_bo_from_format(struct bo *bo, uint32_t width, uint32_t height, uint32_t format)
294{
295 uint32_t offset;
296 size_t plane;
Gurchetan Singhcc35e692019-02-28 15:44:54 -0800297 int ret, pagesize;
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700298
299 offset = 0;
Gurchetan Singhcc35e692019-02-28 15:44:54 -0800300 pagesize = getpagesize();
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700301 for (plane = 0; plane < drv_num_planes_from_format(format); plane++) {
302 uint32_t stride = drv_stride_from_format(format, width, plane);
303 uint32_t plane_height = drv_height_from_format(format, height, plane);
304
Gurchetan Singh298b7572019-09-19 09:55:18 -0700305 if (bo->meta.tiling != I915_TILING_NONE)
Gurchetan Singhcc35e692019-02-28 15:44:54 -0800306 assert(IS_ALIGNED(offset, pagesize));
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700307
Gurchetan Singh298b7572019-09-19 09:55:18 -0700308 ret = i915_align_dimensions(bo, bo->meta.tiling, &stride, &plane_height);
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700309 if (ret)
310 return ret;
311
Gurchetan Singh298b7572019-09-19 09:55:18 -0700312 bo->meta.strides[plane] = stride;
313 bo->meta.sizes[plane] = stride * plane_height;
314 bo->meta.offsets[plane] = offset;
315 offset += bo->meta.sizes[plane];
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700316 }
317
Gurchetan Singh298b7572019-09-19 09:55:18 -0700318 bo->meta.total_size = ALIGN(offset, pagesize);
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700319
320 return 0;
321}
322
David Stevens26fe6822020-03-09 12:23:42 +0000323static int i915_bo_compute_metadata(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
324 uint64_t use_flags, const uint64_t *modifiers, uint32_t count)
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700325{
David Stevens26fe6822020-03-09 12:23:42 +0000326 uint64_t modifier;
Sean Paula9d3f772020-05-19 10:17:07 -0400327 struct i915_device *i915 = bo->drv->priv;
Abhishek Kumard39fe4e2020-10-09 16:08:01 +0530328 bool huge_bo = (i915->gen < 11) && (width > 4096);
David Stevens26fe6822020-03-09 12:23:42 +0000329
330 if (modifiers) {
331 modifier =
Binu R S8d705182020-07-20 10:36:53 +0530332 drv_pick_modifier(modifiers, count, i915->modifier.order, i915->modifier.count);
David Stevens26fe6822020-03-09 12:23:42 +0000333 } else {
334 struct combination *combo = drv_get_combination(bo->drv, format, use_flags);
335 if (!combo)
336 return -EINVAL;
337 modifier = combo->metadata.modifier;
338 }
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700339
Sean Paula9d3f772020-05-19 10:17:07 -0400340 /*
Abhishek Kumar6085bf32020-10-12 16:24:03 +0530341 * i915 only supports linear/x-tiled above 4096 wide on Gen9/Gen10 GPU.
342 * VAAPI decode in NV12 Y tiled format so skip modifier change for NV12/P010 huge bo.
Sean Paula9d3f772020-05-19 10:17:07 -0400343 */
Abhishek Kumar6085bf32020-10-12 16:24:03 +0530344 if (huge_bo && format != DRM_FORMAT_NV12 && format != DRM_FORMAT_P010 &&
345 modifier != I915_FORMAT_MOD_X_TILED && modifier != DRM_FORMAT_MOD_LINEAR) {
Sean Paula9d3f772020-05-19 10:17:07 -0400346 uint32_t i;
347 for (i = 0; modifiers && i < count; i++) {
348 if (modifiers[i] == I915_FORMAT_MOD_X_TILED)
349 break;
350 }
351 if (i == count)
352 modifier = DRM_FORMAT_MOD_LINEAR;
353 else
354 modifier = I915_FORMAT_MOD_X_TILED;
355 }
356
Pilar Molina Lopez28cf2f12020-11-12 18:19:42 -0500357 /*
358 * Skip I915_FORMAT_MOD_Y_TILED_CCS modifier if compression is disabled
359 * Pick y tiled modifier if it has been passed in, otherwise use linear
360 */
361 if (!bo->drv->compression && modifier == I915_FORMAT_MOD_Y_TILED_CCS) {
362 uint32_t i;
363 for (i = 0; modifiers && i < count; i++) {
364 if (modifiers[i] == I915_FORMAT_MOD_Y_TILED)
365 break;
366 }
367 if (i == count)
368 modifier = DRM_FORMAT_MOD_LINEAR;
369 else
370 modifier = I915_FORMAT_MOD_Y_TILED;
371 }
372
Kristian H. Kristensen6061eab2017-10-03 13:53:19 -0700373 switch (modifier) {
374 case DRM_FORMAT_MOD_LINEAR:
Gurchetan Singh298b7572019-09-19 09:55:18 -0700375 bo->meta.tiling = I915_TILING_NONE;
Kristian H. Kristensen6061eab2017-10-03 13:53:19 -0700376 break;
377 case I915_FORMAT_MOD_X_TILED:
Gurchetan Singh298b7572019-09-19 09:55:18 -0700378 bo->meta.tiling = I915_TILING_X;
Kristian H. Kristensen6061eab2017-10-03 13:53:19 -0700379 break;
380 case I915_FORMAT_MOD_Y_TILED:
Mark Yacoubc9565642020-02-07 11:02:22 -0500381 case I915_FORMAT_MOD_Y_TILED_CCS:
Gurchetan Singh298b7572019-09-19 09:55:18 -0700382 bo->meta.tiling = I915_TILING_Y;
Kristian H. Kristensen6061eab2017-10-03 13:53:19 -0700383 break;
384 }
Owen Linbbb69fd2017-06-05 14:33:08 +0800385
Gurchetan Singh52155b42021-01-27 17:55:17 -0800386 bo->meta.format_modifier = modifier;
Kristian H. Kristensen2b8f89e2018-02-07 16:10:06 -0800387
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700388 if (format == DRM_FORMAT_YVU420_ANDROID) {
389 /*
390 * We only need to be able to use this as a linear texture,
391 * which doesn't put any HW restrictions on how we lay it
392 * out. The Android format does require the stride to be a
393 * multiple of 16 and expects the Cr and Cb stride to be
394 * ALIGN(Y_stride / 2, 16), which we can make happen by
395 * aligning to 32 bytes here.
396 */
397 uint32_t stride = ALIGN(width, 32);
398 drv_bo_from_format(bo, stride, height, format);
Mark Yacoubc9565642020-02-07 11:02:22 -0500399 } else if (modifier == I915_FORMAT_MOD_Y_TILED_CCS) {
400 /*
401 * For compressed surfaces, we need a color control surface
402 * (CCS). Color compression is only supported for Y tiled
403 * surfaces, and for each 32x16 tiles in the main surface we
404 * need a tile in the control surface. Y tiles are 128 bytes
405 * wide and 32 lines tall and we use that to first compute the
406 * width and height in tiles of the main surface. stride and
407 * height are already multiples of 128 and 32, respectively:
408 */
409 uint32_t stride = drv_stride_from_format(format, width, 0);
410 uint32_t width_in_tiles = DIV_ROUND_UP(stride, 128);
411 uint32_t height_in_tiles = DIV_ROUND_UP(height, 32);
412 uint32_t size = width_in_tiles * height_in_tiles * 4096;
413 uint32_t offset = 0;
414
415 bo->meta.strides[0] = width_in_tiles * 128;
416 bo->meta.sizes[0] = size;
417 bo->meta.offsets[0] = offset;
418 offset += size;
419
420 /*
421 * Now, compute the width and height in tiles of the control
422 * surface by dividing and rounding up.
423 */
424 uint32_t ccs_width_in_tiles = DIV_ROUND_UP(width_in_tiles, 32);
425 uint32_t ccs_height_in_tiles = DIV_ROUND_UP(height_in_tiles, 16);
426 uint32_t ccs_size = ccs_width_in_tiles * ccs_height_in_tiles * 4096;
427
428 /*
429 * With stride and height aligned to y tiles, offset is
430 * already a multiple of 4096, which is the required alignment
431 * of the CCS.
432 */
433 bo->meta.strides[1] = ccs_width_in_tiles * 128;
434 bo->meta.sizes[1] = ccs_size;
435 bo->meta.offsets[1] = offset;
436 offset += ccs_size;
437
438 bo->meta.num_planes = 2;
439 bo->meta.total_size = offset;
Kristian H. Kristensene8778f02018-04-04 14:21:41 -0700440 } else {
441 i915_bo_from_format(bo, width, height, format);
442 }
David Stevens26fe6822020-03-09 12:23:42 +0000443 return 0;
444}
445
446static int i915_bo_create_from_metadata(struct bo *bo)
447{
448 int ret;
449 size_t plane;
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700450 uint32_t gem_handle;
Gurchetan Singh99644382020-10-07 15:28:11 -0700451 struct drm_i915_gem_set_tiling gem_set_tiling = { 0 };
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700452 struct i915_device *i915 = bo->drv->priv;
Stéphane Marchesin5d867a42014-11-24 17:09:49 -0800453
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700454 if (i915->has_hw_protection && (bo->meta.use_flags & BO_USE_PROTECTED)) {
455 struct drm_i915_gem_object_param protected_param = {
456 .param = I915_OBJECT_PARAM | I915_PARAM_PROTECTED_CONTENT,
457 .data = 1,
458 };
459
460 struct drm_i915_gem_create_ext_setparam setparam_protected = {
461 .base = { .name = I915_GEM_CREATE_EXT_SETPARAM },
462 .param = protected_param,
463 };
464
465 struct drm_i915_gem_create_ext create_ext = {
466 .size = bo->meta.total_size,
467 .extensions = (uintptr_t)&setparam_protected,
468 };
469
470 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_CREATE_EXT, &create_ext);
471 if (ret) {
472 drv_log("DRM_IOCTL_I915_GEM_CREATE_EXT failed (size=%llu)\n",
473 create_ext.size);
474 return -errno;
475 }
476
477 gem_handle = create_ext.handle;
478 } else {
479 struct drm_i915_gem_create gem_create = { 0 };
480 gem_create.size = bo->meta.total_size;
481 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_CREATE, &gem_create);
482 if (ret) {
483 drv_log("DRM_IOCTL_I915_GEM_CREATE failed (size=%llu)\n", gem_create.size);
484 return -errno;
485 }
486
487 gem_handle = gem_create.handle;
Ilja H. Friedelf9d2ab72015-04-09 14:08:36 -0700488 }
Gurchetan Singh83dc4fb2016-07-19 15:52:33 -0700489
Gurchetan Singh298b7572019-09-19 09:55:18 -0700490 for (plane = 0; plane < bo->meta.num_planes; plane++)
Gurchetan Singhf98d1c12020-10-07 15:46:23 -0700491 bo->handles[plane].u32 = gem_handle;
Daniel Nicoara1de26dc2014-09-25 18:53:19 -0400492
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800493 gem_set_tiling.handle = bo->handles[0].u32;
Gurchetan Singh298b7572019-09-19 09:55:18 -0700494 gem_set_tiling.tiling_mode = bo->meta.tiling;
495 gem_set_tiling.stride = bo->meta.strides[0];
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700496
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800497 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_SET_TILING, &gem_set_tiling);
498 if (ret) {
Gurchetan Singh99644382020-10-07 15:28:11 -0700499 struct drm_gem_close gem_close = { 0 };
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800500 gem_close.handle = bo->handles[0].u32;
501 drmIoctl(bo->drv->fd, DRM_IOCTL_GEM_CLOSE, &gem_close);
Gurchetan Singh82a8eed2017-01-03 13:01:37 -0800502
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700503 drv_log("DRM_IOCTL_I915_GEM_SET_TILING failed with %d\n", errno);
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700504 return -errno;
505 }
506
507 return 0;
508}
509
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800510static void i915_close(struct driver *drv)
Gurchetan Singh82a8eed2017-01-03 13:01:37 -0800511{
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800512 free(drv->priv);
513 drv->priv = NULL;
Gurchetan Singh82a8eed2017-01-03 13:01:37 -0800514}
515
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800516static int i915_bo_import(struct bo *bo, struct drv_import_fd_data *data)
517{
518 int ret;
Gurchetan Singh99644382020-10-07 15:28:11 -0700519 struct drm_i915_gem_get_tiling gem_get_tiling = { 0 };
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800520
521 ret = drv_prime_bo_import(bo, data);
522 if (ret)
523 return ret;
524
525 /* TODO(gsingh): export modifiers and get rid of backdoor tiling. */
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800526 gem_get_tiling.handle = bo->handles[0].u32;
527
528 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_GET_TILING, &gem_get_tiling);
529 if (ret) {
Joe Kniss9e5d12a2017-06-29 11:54:22 -0700530 drv_gem_bo_destroy(bo);
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700531 drv_log("DRM_IOCTL_I915_GEM_GET_TILING failed.\n");
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800532 return ret;
533 }
534
Gurchetan Singh298b7572019-09-19 09:55:18 -0700535 bo->meta.tiling = gem_get_tiling.tiling_mode;
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800536 return 0;
537}
538
Gurchetan Singhee43c302017-11-14 18:20:27 -0800539static void *i915_bo_map(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Gurchetan Singhef920532016-08-12 16:38:25 -0700540{
541 int ret;
Kristian H. Kristensen8e9c2412020-11-19 19:20:04 +0000542 void *addr = MAP_FAILED;
Gurchetan Singhef920532016-08-12 16:38:25 -0700543
Gurchetan Singh52155b42021-01-27 17:55:17 -0800544 if (bo->meta.format_modifier == I915_FORMAT_MOD_Y_TILED_CCS)
Mark Yacoubc9565642020-02-07 11:02:22 -0500545 return MAP_FAILED;
546
Gurchetan Singh298b7572019-09-19 09:55:18 -0700547 if (bo->meta.tiling == I915_TILING_NONE) {
Gurchetan Singh99644382020-10-07 15:28:11 -0700548 struct drm_i915_gem_mmap gem_map = { 0 };
Tomasz Figa39eb9512018-11-01 00:45:31 +0900549 /* TODO(b/118799155): We don't seem to have a good way to
550 * detect the use cases for which WC mapping is really needed.
551 * The current heuristic seems overly coarse and may be slowing
552 * down some other use cases unnecessarily.
553 *
554 * For now, care must be taken not to use WC mappings for
555 * Renderscript and camera use cases, as they're
556 * performance-sensitive. */
Gurchetan Singh298b7572019-09-19 09:55:18 -0700557 if ((bo->meta.use_flags & BO_USE_SCANOUT) &&
558 !(bo->meta.use_flags &
Tomasz Figa39eb9512018-11-01 00:45:31 +0900559 (BO_USE_RENDERSCRIPT | BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE)))
Gurchetan Singh5af20232017-09-19 15:10:58 -0700560 gem_map.flags = I915_MMAP_WC;
561
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800562 gem_map.handle = bo->handles[0].u32;
563 gem_map.offset = 0;
Gurchetan Singh298b7572019-09-19 09:55:18 -0700564 gem_map.size = bo->meta.total_size;
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800565
566 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_MMAP, &gem_map);
Kristian H. Kristensen8e9c2412020-11-19 19:20:04 +0000567 /* DRM_IOCTL_I915_GEM_MMAP mmaps the underlying shm
568 * file and returns a user space address directly, ie,
569 * doesn't go through mmap. If we try that on a
570 * dma-buf that doesn't have a shm file, i915.ko
571 * returns ENXIO. Fall through to
572 * DRM_IOCTL_I915_GEM_MMAP_GTT in that case, which
573 * will mmap on the drm fd instead. */
574 if (ret == 0)
575 addr = (void *)(uintptr_t)gem_map.addr_ptr;
576 }
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800577
Kristian H. Kristensen8e9c2412020-11-19 19:20:04 +0000578 if (addr == MAP_FAILED) {
Gurchetan Singh99644382020-10-07 15:28:11 -0700579 struct drm_i915_gem_mmap_gtt gem_map = { 0 };
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800580
581 gem_map.handle = bo->handles[0].u32;
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800582 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_MMAP_GTT, &gem_map);
583 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700584 drv_log("DRM_IOCTL_I915_GEM_MMAP_GTT failed\n");
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800585 return MAP_FAILED;
586 }
587
Gurchetan Singh298b7572019-09-19 09:55:18 -0700588 addr = mmap(0, bo->meta.total_size, drv_get_prot(map_flags), MAP_SHARED,
589 bo->drv->fd, gem_map.offset);
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800590 }
591
592 if (addr == MAP_FAILED) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700593 drv_log("i915 GEM mmap failed\n");
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800594 return addr;
595 }
596
Gurchetan Singh298b7572019-09-19 09:55:18 -0700597 vma->length = bo->meta.total_size;
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800598 return addr;
599}
Gurchetan Singh1a31e602016-10-06 10:58:00 -0700600
Gurchetan Singh47e629b2017-11-02 14:07:18 -0700601static int i915_bo_invalidate(struct bo *bo, struct mapping *mapping)
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700602{
603 int ret;
Gurchetan Singh99644382020-10-07 15:28:11 -0700604 struct drm_i915_gem_set_domain set_domain = { 0 };
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700605
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700606 set_domain.handle = bo->handles[0].u32;
Gurchetan Singh298b7572019-09-19 09:55:18 -0700607 if (bo->meta.tiling == I915_TILING_NONE) {
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700608 set_domain.read_domains = I915_GEM_DOMAIN_CPU;
Gurchetan Singh47e629b2017-11-02 14:07:18 -0700609 if (mapping->vma->map_flags & BO_MAP_WRITE)
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700610 set_domain.write_domain = I915_GEM_DOMAIN_CPU;
611 } else {
612 set_domain.read_domains = I915_GEM_DOMAIN_GTT;
Gurchetan Singh47e629b2017-11-02 14:07:18 -0700613 if (mapping->vma->map_flags & BO_MAP_WRITE)
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700614 set_domain.write_domain = I915_GEM_DOMAIN_GTT;
615 }
616
617 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_I915_GEM_SET_DOMAIN, &set_domain);
618 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700619 drv_log("DRM_IOCTL_I915_GEM_SET_DOMAIN with %d\n", ret);
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700620 return ret;
621 }
622
623 return 0;
624}
625
Gurchetan Singh47e629b2017-11-02 14:07:18 -0700626static int i915_bo_flush(struct bo *bo, struct mapping *mapping)
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800627{
Gurchetan Singh68af9c22017-01-18 13:48:11 -0800628 struct i915_device *i915 = bo->drv->priv;
Gurchetan Singh298b7572019-09-19 09:55:18 -0700629 if (!i915->has_llc && bo->meta.tiling == I915_TILING_NONE)
Gurchetan Singh47e629b2017-11-02 14:07:18 -0700630 i915_clflush(mapping->vma->addr, mapping->vma->length);
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800631
Gurchetan Singh8e02e052017-09-14 14:18:43 -0700632 return 0;
Gurchetan Singhef920532016-08-12 16:38:25 -0700633}
634
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700635const struct backend backend_i915 = {
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700636 .name = "i915",
Gurchetan Singhd7c84fd2016-08-16 18:18:24 -0700637 .init = i915_init,
638 .close = i915_close,
David Stevens26fe6822020-03-09 12:23:42 +0000639 .bo_compute_metadata = i915_bo_compute_metadata,
640 .bo_create_from_metadata = i915_bo_create_from_metadata,
Gurchetan Singhcc015e82017-01-17 16:15:25 -0800641 .bo_destroy = drv_gem_bo_destroy,
Gurchetan Singhfcad5ad2017-01-05 20:39:31 -0800642 .bo_import = i915_bo_import,
Gurchetan Singhd7c84fd2016-08-16 18:18:24 -0700643 .bo_map = i915_bo_map,
Gurchetan Singh8e02e052017-09-14 14:18:43 -0700644 .bo_unmap = drv_bo_munmap,
Gurchetan Singh2d1877f2017-10-10 14:12:46 -0700645 .bo_invalidate = i915_bo_invalidate,
Gurchetan Singh8e02e052017-09-14 14:18:43 -0700646 .bo_flush = i915_bo_flush,
Gurchetan Singh695125c2021-02-03 08:44:09 -0800647 .resolve_format = drv_resolve_format_helper,
Stéphane Marchesin25a26062014-09-12 16:18:59 -0700648};
649
650#endif