blob: 6ea8be65b2fedd4e5ebfa1517945b8d1f97916e7 [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002 *
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07003 * Copyright 1996-2013 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
Cyrill Gorcunov1de95002009-11-06 00:08:38 +030017 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -070018 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * assemble.c code generation for the Netwide Assembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 *
37 * the actual codes (C syntax, i.e. octal):
38 * \0 - terminates the code. (Unless it's a literal of course.)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +040039 * \1..\4 - that many literal bytes follow in the code stream
H. Peter Anvindcffe4b2008-10-10 22:10:31 -070040 * \5 - add 4 to the primary operand number (b, low octdigit)
41 * \6 - add 4 to the secondary operand number (a, middle octdigit)
42 * \7 - add 4 to both the primary and the secondary operand number
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070043 * \10..\13 - a literal byte follows in the code stream, to be added
44 * to the register value of operand 0..3
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070045 * \20..\23 - a byte immediate operand, from operand 0..3
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +040046 * \24..\27 - a zero-extended byte immediate operand, from operand 0..3
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070047 * \30..\33 - a word immediate operand, from operand 0..3
48 * \34..\37 - select between \3[0-3] and \4[0-3] depending on 16/32 bit
H. Peter Anvin3ba46772002-05-27 23:19:35 +000049 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070050 * \40..\43 - a long immediate operand, from operand 0..3
51 * \44..\47 - select between \3[0-3], \4[0-3] and \5[4-7]
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +040052 * depending on the address size of the instruction.
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070053 * \50..\53 - a byte relative operand, from operand 0..3
54 * \54..\57 - a qword immediate operand, from operand 0..3
55 * \60..\63 - a word relative operand, from operand 0..3
56 * \64..\67 - select between \6[0-3] and \7[0-3] depending on 16/32 bit
H. Peter Anvin17799b42002-05-21 03:31:21 +000057 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070058 * \70..\73 - a long relative operand, from operand 0..3
H. Peter Anvinc1377e92008-10-06 23:40:31 -070059 * \74..\77 - a word constant, from the _segment_ part of operand 0..3
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000060 * \1ab - a ModRM, calculated on EA in operand a, with the spare
61 * field the register value of operand b.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +040062 * \172\ab - the register number from operand a in bits 7..4, with
H. Peter Anvin52dc3532008-05-20 19:29:04 -070063 * the 4-bit immediate from operand b in bits 3..0.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +040064 * \173\xab - the register number from operand a in bits 7..4, with
65 * the value b in bits 3..0.
H. Peter Anvincffe61e2011-07-07 17:21:24 -070066 * \174..\177 - the register number from operand 0..3 in bits 7..4, and
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +040067 * an arbitrary value in bits 3..0 (assembled as zero.)
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000068 * \2ab - a ModRM, calculated on EA in operand a, with the spare
69 * field equal to digit b.
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070070 *
71 * \240..\243 - this instruction uses EVEX rather than REX or VEX/XOP, with the
72 * V field taken from operand 0..3.
73 * \250 - this instruction uses EVEX rather than REX or VEX/XOP, with the
74 * V field set to 1111b.
75 * EVEX prefixes are followed by the sequence:
76 * \cm\wlp\tup where cm is:
77 * cc 000 0mm
78 * c = 2 for EVEX and m is the legacy escape (0f, 0f38, 0f3a)
79 * and wlp is:
80 * 00 wwl lpp
81 * [l0] ll = 0 (.128, .lz)
82 * [l1] ll = 1 (.256)
83 * [l2] ll = 2 (.512)
84 * [lig] ll = 3 for EVEX.L'L don't care (always assembled as 0)
85 *
86 * [w0] ww = 0 for W = 0
87 * [w1] ww = 1 for W = 1
88 * [wig] ww = 2 for W don't care (always assembled as 0)
89 * [ww] ww = 3 for W used as REX.W
90 *
91 * [p0] pp = 0 for no prefix
92 * [60] pp = 1 for legacy prefix 60
93 * [f3] pp = 2
94 * [f2] pp = 3
95 *
96 * tup is tuple type for Disp8*N from %tuple_codes in insns.pl
97 * (compressed displacement encoding)
98 *
H. Peter Anvin588df782008-10-07 10:05:10 -070099 * \254..\257 - a signed 32-bit operand to be extended to 64 bits.
H. Peter Anvina04019c2009-05-03 21:42:34 -0700100 * \260..\263 - this instruction uses VEX/XOP rather than REX, with the
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400101 * V field taken from operand 0..3.
102 * \270 - this instruction uses VEX/XOP rather than REX, with the
103 * V field set to 1111b.
H. Peter Anvind85d2502008-05-04 17:53:31 -0700104 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700105 * VEX/XOP prefixes are followed by the sequence:
106 * \tmm\wlp where mm is the M field; and wlp is:
H. Peter Anvin421059c2010-08-16 14:56:33 -0700107 * 00 wwl lpp
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700108 * [l0] ll = 0 for L = 0 (.128, .lz)
109 * [l1] ll = 1 for L = 1 (.256)
110 * [lig] ll = 2 for L don't care (always assembled as 0)
H. Peter Anvin421059c2010-08-16 14:56:33 -0700111 *
H. Peter Anvin978c2172010-08-16 13:48:43 -0700112 * [w0] ww = 0 for W = 0
113 * [w1 ] ww = 1 for W = 1
114 * [wig] ww = 2 for W don't care (always assembled as 0)
115 * [ww] ww = 3 for W used as REX.W
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700116 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700117 * t = 0 for VEX (C4/C5), t = 1 for XOP (8F).
H. Peter Anvind85d2502008-05-04 17:53:31 -0700118 *
H. Peter Anvin574784d2012-02-25 22:33:46 -0800119 * \271 - instruction takes XRELEASE (F3) with or without lock
120 * \272 - instruction takes XACQUIRE/XRELEASE with or without lock
121 * \273 - instruction takes XACQUIRE/XRELEASE with lock only
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400122 * \274..\277 - a byte immediate operand, from operand 0..3, sign-extended
123 * to the operand size (if o16/o32/o64 present) or the bit size
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000124 * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
125 * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
H. Peter Anvind28f07f2009-06-26 16:18:00 -0700126 * \312 - (disassembler only) invalid with non-default address size.
H. Peter Anvince2b3972007-05-30 22:21:11 +0000127 * \313 - indicates fixed 64-bit address size, 0x67 invalid.
H. Peter Anvin23440102007-11-12 21:02:33 -0800128 * \314 - (disassembler only) invalid with REX.B
129 * \315 - (disassembler only) invalid with REX.X
130 * \316 - (disassembler only) invalid with REX.R
131 * \317 - (disassembler only) invalid with REX.W
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000132 * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
133 * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
134 * \322 - indicates that this instruction is only valid when the
135 * operand size is the default (instruction to disassembler,
136 * generates no code in the assembler)
H. Peter Anvince2b3972007-05-30 22:21:11 +0000137 * \323 - indicates fixed 64-bit operand size, REX on extensions only.
Keith Kaniosb7a89542007-04-12 02:40:54 +0000138 * \324 - indicates 64-bit operand size requiring REX prefix.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400139 * \325 - instruction which always uses spl/bpl/sil/dil
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +0400140 * \326 - instruction not valid with 0xF3 REP prefix. Hint for
141 disassembler only; for SSE instructions.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000142 * \330 - a literal byte follows in the code stream, to be added
143 * to the condition code value of the instruction.
Keith Kanios48af1772007-08-17 07:37:52 +0000144 * \331 - instruction not valid with REP prefix. Hint for
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000145 * disassembler only; for SSE instructions.
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700146 * \332 - REP prefix (0xF2 byte) used as opcode extension.
147 * \333 - REP prefix (0xF3 byte) used as opcode extension.
H. Peter Anvin9472dab2009-06-24 21:38:29 -0700148 * \334 - LOCK prefix used as REX.R (used in non-64-bit mode)
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700149 * \335 - disassemble a rep (0xF3 byte) prefix as repe not rep.
H. Peter Anvin755f5212012-02-25 11:41:34 -0800150 * \336 - force a REP(E) prefix (0xF3) even if not specified.
151 * \337 - force a REPNE prefix (0xF2) even if not specified.
H. Peter Anvin962e3052008-08-28 17:47:16 -0700152 * \336-\337 are still listed as prefixes in the disassembler.
Keith Kaniosb7a89542007-04-12 02:40:54 +0000153 * \340 - reserve <operand 0> bytes of uninitialized storage.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000154 * Operand 0 had better be a segmentless constant.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400155 * \341 - this instruction needs a WAIT "prefix"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400156 * \360 - no SSE prefix (== \364\331)
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700157 * \361 - 66 SSE prefix (== \366\331)
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000158 * \364 - operand-size prefix (0x66) not permitted
159 * \365 - address-size prefix (0x67) not permitted
160 * \366 - operand-size prefix (0x66) used as opcode extension
161 * \367 - address-size prefix (0x67) used as opcode extension
H. Peter Anvin755f5212012-02-25 11:41:34 -0800162 * \370,\371 - match only if operand 0 meets byte jump criteria.
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400163 * 370 is used for Jcc, 371 is used for JMP.
164 * \373 - assemble 0x03 if bits==16, 0x05 if bits==32;
165 * used for conditional jump over longer jump
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700166 * \374 - this instruction takes an XMM VSIB memory EA
167 * \375 - this instruction takes an YMM VSIB memory EA
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700168 * \376 - this instruction takes an ZMM VSIB memory EA
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000169 */
170
H. Peter Anvinfe501952007-10-02 21:53:51 -0700171#include "compiler.h"
172
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000173#include <stdio.h>
174#include <string.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +0000175#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000176
177#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000178#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000179#include "assemble.h"
180#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700181#include "tables.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000182
H. Peter Anvin65289e82009-07-25 17:25:11 -0700183enum match_result {
184 /*
185 * Matching errors. These should be sorted so that more specific
186 * errors come later in the sequence.
187 */
188 MERR_INVALOP,
189 MERR_OPSIZEMISSING,
190 MERR_OPSIZEMISMATCH,
191 MERR_BADCPU,
192 MERR_BADMODE,
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -0800193 MERR_BADHLE,
Jin Kyu Song66c61922013-08-26 20:28:43 -0700194 MERR_ENCMISMATCH,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700195 /*
196 * Matching success; the conditional ones first
197 */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400198 MOK_JUMP, /* Matching OK but needs jmp_match() */
199 MOK_GOOD /* Matching unconditionally OK */
H. Peter Anvin65289e82009-07-25 17:25:11 -0700200};
201
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000202typedef struct {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700203 enum ea_type type; /* what kind of EA is this? */
204 int sib_present; /* is a SIB byte necessary? */
205 int bytes; /* # of bytes of offset needed */
206 int size; /* lazy - this is sib+bytes+1 */
207 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700208 int8_t disp8; /* compressed displacement for EVEX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000209} ea;
210
Cyrill Gorcunov10734c72011-08-29 00:07:17 +0400211#define GEN_SIB(scale, index, base) \
212 (((scale) << 6) | ((index) << 3) | ((base)))
213
214#define GEN_MODRM(mod, reg, rm) \
215 (((mod) << 6) | (((reg) & 7) << 3) | ((rm) & 7))
216
Jin Kyu Song9bb987d2013-08-26 20:28:42 -0700217static iflags_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000218static efunc errfunc;
219static struct ofmt *outfmt;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000220static ListGen *list;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000221
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800222static int64_t calcsize(int32_t, int64_t, int, insn *,
223 const struct itemplate *);
H. Peter Anvin833caea2008-10-04 19:02:30 -0700224static void gencode(int32_t segment, int64_t offset, int bits,
225 insn * ins, const struct itemplate *temp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400226 int64_t insn_end);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700227static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400228 insn *instruction,
229 int32_t segment, int64_t offset, int bits);
H. Peter Anvin65289e82009-07-25 17:25:11 -0700230static enum match_result matches(const struct itemplate *, insn *, int bits);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700231static opflags_t regflag(const operand *);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000232static int32_t regval(const operand *);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700233static int rexflags(int, opflags_t, int);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000234static int op_rexflags(const operand *, int);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700235static int op_evexflags(const operand *, int, uint8_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700236static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000237
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700238static enum ea_type process_ea(operand *, ea *, int, int, opflags_t, insn *);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700239
Cyrill Gorcunov18914e62011-11-12 11:41:51 +0400240static int has_prefix(insn * ins, enum prefix_pos pos, int prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000241{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700242 return ins->prefixes[pos] == prefix;
243}
244
245static void assert_no_prefix(insn * ins, enum prefix_pos pos)
246{
247 if (ins->prefixes[pos])
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400248 errfunc(ERR_NONFATAL, "invalid %s prefix",
249 prefix_name(ins->prefixes[pos]));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700250}
251
252static const char *size_name(int size)
253{
254 switch (size) {
255 case 1:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400256 return "byte";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700257 case 2:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400258 return "word";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700259 case 4:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400260 return "dword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700261 case 8:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400262 return "qword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700263 case 10:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400264 return "tword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700265 case 16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400266 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700267 case 32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400268 return "yword";
Jin Kyu Songd4760c12013-08-21 19:29:11 -0700269 case 64:
270 return "zword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700271 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400272 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000273 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700274}
275
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400276static void warn_overflow(int pass, int size)
277{
278 errfunc(ERR_WARNING | pass | ERR_WARN_NOV,
279 "%s data exceeds bounds", size_name(size));
280}
281
282static void warn_overflow_const(int64_t data, int size)
283{
284 if (overflow_general(data, size))
285 warn_overflow(ERR_PASS1, size);
286}
287
288static void warn_overflow_opd(const struct operand *o, int size)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700289{
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100290 if (o->wrt == NO_SEG && o->segment == NO_SEG) {
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400291 if (overflow_general(o->offset, size))
292 warn_overflow(ERR_PASS2, size);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700293 }
294}
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400295
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000296/*
297 * This routine wrappers the real output format's output routine,
298 * in order to pass a copy of the data off to the listing file
299 * generator at the same time.
300 */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800301static void out(int64_t offset, int32_t segto, const void *data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800302 enum out_type type, uint64_t size,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400303 int32_t segment, int32_t wrt)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000304{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000305 static int32_t lineno = 0; /* static!!! */
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000306 static char *lnfname = NULL;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800307 uint8_t p[8];
H. Peter Anvineba20a72002-04-30 20:53:55 +0000308
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800309 if (type == OUT_ADDRESS && segment == NO_SEG && wrt == NO_SEG) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400310 /*
311 * This is a non-relocated address, and we're going to
312 * convert it into RAWDATA format.
313 */
314 uint8_t *q = p;
H. Peter Anvind1fb15c2007-11-13 09:37:59 -0800315
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400316 if (size > 8) {
317 errfunc(ERR_PANIC, "OUT_ADDRESS with size > 8");
318 return;
319 }
H. Peter Anvind85d2502008-05-04 17:53:31 -0700320
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400321 WRITEADDR(q, *(int64_t *)data, size);
322 data = p;
323 type = OUT_RAWDATA;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000324 }
325
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800326 list->output(offset, data, type, size);
327
Frank Kotlerabebb082003-09-06 04:45:37 +0000328 /*
329 * this call to src_get determines when we call the
330 * debug-format-specific "linenum" function
331 * it updates lineno and lnfname to the current values
332 * returning 0 if "same as last time", -2 if lnfname
333 * changed, and the amount by which lineno changed,
334 * if it did. thus, these variables must be static
335 */
336
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400337 if (src_get(&lineno, &lnfname))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000338 outfmt->current_dfmt->linenum(lnfname, lineno, segto);
H. Peter Anvineba20a72002-04-30 20:53:55 +0000339
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800340 outfmt->output(segto, data, type, size, segment, wrt);
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000341}
342
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400343static void out_imm8(int64_t offset, int32_t segment, struct operand *opx)
344{
345 if (opx->segment != NO_SEG) {
346 uint64_t data = opx->offset;
347 out(offset, segment, &data, OUT_ADDRESS, 1, opx->segment, opx->wrt);
348 } else {
349 uint8_t byte = opx->offset;
350 out(offset, segment, &byte, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
351 }
352}
353
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700354static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800355 insn * ins, const struct itemplate *temp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000356{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800357 int64_t isize;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800358 const uint8_t *code = temp->code;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000359 uint8_t c = code[0];
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000360
H. Peter Anvin755f5212012-02-25 11:41:34 -0800361 if (((c & ~1) != 0370) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700362 return false;
363 if (!optimizing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400364 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700365 if (optimizing < 0 && c == 0371)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400366 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700367
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800368 isize = calcsize(segment, offset, bits, ins, temp);
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100369
Victor van den Elzen154e5922009-02-25 17:32:00 +0100370 if (ins->oprs[0].opflags & OPFLAG_UNKNOWN)
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100371 /* Be optimistic in pass 1 */
372 return true;
373
H. Peter Anvine2c80182005-01-15 22:15:51 +0000374 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700375 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000376
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700377 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
378 return (isize >= -128 && isize <= 127); /* is it byte size? */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000379}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000380
Jin Kyu Song9bb987d2013-08-26 20:28:42 -0700381int64_t assemble(int32_t segment, int64_t offset, int bits, iflags_t cp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400382 insn * instruction, struct ofmt *output, efunc error,
383 ListGen * listgen)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000384{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000385 const struct itemplate *temp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000386 int j;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700387 enum match_result m;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800388 int64_t insn_end;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000389 int32_t itimes;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800390 int64_t start = offset;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300391 int64_t wsize; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000392
H. Peter Anvine2c80182005-01-15 22:15:51 +0000393 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000394 cpu = cp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000395 outfmt = output; /* likewise */
396 list = listgen; /* and again */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000397
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300398 wsize = idata_bytes(instruction->opcode);
399 if (wsize == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000400 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000401
H. Peter Anvineba20a72002-04-30 20:53:55 +0000402 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000403 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000404 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000405 if (t < 0)
406 errfunc(ERR_PANIC,
407 "instruction->times < 0 (%ld) in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000408
H. Peter Anvine2c80182005-01-15 22:15:51 +0000409 while (t--) { /* repeat TIMES times */
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400410 list_for_each(e, instruction->eops) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000411 if (e->type == EOT_DB_NUMBER) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400412 if (wsize > 8) {
H. Peter Anvin3be5d852008-05-20 14:49:32 -0700413 errfunc(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400414 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000415 " instruction");
H. Peter Anvin55ae1202010-05-06 15:25:43 -0700416 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000417 out(offset, segment, &e->offset,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800418 OUT_ADDRESS, wsize, e->segment, e->wrt);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400419 offset += wsize;
420 }
H. Peter Anvin518df302008-06-14 16:53:48 -0700421 } else if (e->type == EOT_DB_STRING ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400422 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000423 int align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000424
H. Peter Anvine2c80182005-01-15 22:15:51 +0000425 out(offset, segment, e->stringval,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800426 OUT_RAWDATA, e->stringlen, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000427 align = e->stringlen % wsize;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000428
H. Peter Anvine2c80182005-01-15 22:15:51 +0000429 if (align) {
430 align = wsize - align;
H. Peter Anvin999868f2009-02-09 11:03:33 +0100431 out(offset, segment, zero_buffer,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800432 OUT_RAWDATA, align, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000433 }
434 offset += e->stringlen + align;
435 }
436 }
437 if (t > 0 && t == instruction->times - 1) {
438 /*
439 * Dummy call to list->output to give the offset to the
440 * listing module.
441 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800442 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000443 list->uplevel(LIST_TIMES);
444 }
445 }
446 if (instruction->times > 1)
447 list->downlevel(LIST_TIMES);
448 return offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000449 }
450
H. Peter Anvine2c80182005-01-15 22:15:51 +0000451 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700452 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000453 FILE *fp;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000454
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400455 fp = fopen(fname, "rb");
456 if (!fp) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000457 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
458 fname);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400459 } else if (fseek(fp, 0L, SEEK_END) < 0) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000460 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
461 fname);
Philipp Klokedae212d2013-03-31 12:02:30 +0200462 fclose(fp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400463 } else {
H. Peter Anvin518df302008-06-14 16:53:48 -0700464 static char buf[4096];
465 size_t t = instruction->times;
466 size_t base = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400467 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000468
H. Peter Anvine2c80182005-01-15 22:15:51 +0000469 len = ftell(fp);
470 if (instruction->eops->next) {
471 base = instruction->eops->next->offset;
472 len -= base;
473 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700474 len > (size_t)instruction->eops->next->next->offset)
475 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000476 }
477 /*
478 * Dummy call to list->output to give the offset to the
479 * listing module.
480 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800481 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000482 list->uplevel(LIST_INCBIN);
483 while (t--) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700484 size_t l;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000485
H. Peter Anvine2c80182005-01-15 22:15:51 +0000486 fseek(fp, base, SEEK_SET);
487 l = len;
488 while (l > 0) {
H. Peter Anvin4a5a6df2009-06-27 16:14:18 -0700489 int32_t m;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400490 m = fread(buf, 1, l > sizeof(buf) ? sizeof(buf) : l, fp);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000491 if (!m) {
492 /*
493 * This shouldn't happen unless the file
494 * actually changes while we are reading
495 * it.
496 */
497 error(ERR_NONFATAL,
498 "`incbin': unexpected EOF while"
499 " reading file `%s'", fname);
500 t = 0; /* Try to exit cleanly */
501 break;
502 }
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800503 out(offset, segment, buf, OUT_RAWDATA, m,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000504 NO_SEG, NO_SEG);
505 l -= m;
506 }
507 }
508 list->downlevel(LIST_INCBIN);
509 if (instruction->times > 1) {
510 /*
511 * Dummy call to list->output to give the offset to the
512 * listing module.
513 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800514 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000515 list->uplevel(LIST_TIMES);
516 list->downlevel(LIST_TIMES);
517 }
518 fclose(fp);
519 return instruction->times * len;
520 }
521 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000522 }
523
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700524 /* Check to see if we need an address-size prefix */
525 add_asp(instruction, bits);
526
H. Peter Anvin23595f52009-07-25 17:44:25 -0700527 m = find_match(&temp, instruction, segment, offset, bits);
H. Peter Anvin70653092007-10-19 14:42:29 -0700528
H. Peter Anvin23595f52009-07-25 17:44:25 -0700529 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400530 /* Matches! */
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800531 int64_t insn_size = calcsize(segment, offset, bits, instruction, temp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400532 itimes = instruction->times;
533 if (insn_size < 0) /* shouldn't be, on pass two */
534 error(ERR_PANIC, "errors made it through from pass one");
535 else
536 while (itimes--) {
537 for (j = 0; j < MAXPREFIX; j++) {
538 uint8_t c = 0;
539 switch (instruction->prefixes[j]) {
540 case P_WAIT:
541 c = 0x9B;
542 break;
543 case P_LOCK:
544 c = 0xF0;
545 break;
546 case P_REPNE:
547 case P_REPNZ:
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800548 case P_XACQUIRE:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400549 c = 0xF2;
550 break;
551 case P_REPE:
552 case P_REPZ:
553 case P_REP:
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800554 case P_XRELEASE:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400555 c = 0xF3;
556 break;
557 case R_CS:
558 if (bits == 64) {
559 error(ERR_WARNING | ERR_PASS2,
560 "cs segment base generated, but will be ignored in 64-bit mode");
561 }
562 c = 0x2E;
563 break;
564 case R_DS:
565 if (bits == 64) {
566 error(ERR_WARNING | ERR_PASS2,
567 "ds segment base generated, but will be ignored in 64-bit mode");
568 }
569 c = 0x3E;
570 break;
571 case R_ES:
572 if (bits == 64) {
573 error(ERR_WARNING | ERR_PASS2,
574 "es segment base generated, but will be ignored in 64-bit mode");
575 }
576 c = 0x26;
577 break;
578 case R_FS:
579 c = 0x64;
580 break;
581 case R_GS:
582 c = 0x65;
583 break;
584 case R_SS:
585 if (bits == 64) {
586 error(ERR_WARNING | ERR_PASS2,
587 "ss segment base generated, but will be ignored in 64-bit mode");
588 }
589 c = 0x36;
590 break;
591 case R_SEGR6:
592 case R_SEGR7:
593 error(ERR_NONFATAL,
594 "segr6 and segr7 cannot be used as prefixes");
595 break;
596 case P_A16:
597 if (bits == 64) {
598 error(ERR_NONFATAL,
599 "16-bit addressing is not supported "
600 "in 64-bit mode");
601 } else if (bits != 16)
602 c = 0x67;
603 break;
604 case P_A32:
605 if (bits != 32)
606 c = 0x67;
607 break;
608 case P_A64:
609 if (bits != 64) {
610 error(ERR_NONFATAL,
611 "64-bit addressing is only supported "
612 "in 64-bit mode");
613 }
614 break;
615 case P_ASP:
616 c = 0x67;
617 break;
618 case P_O16:
619 if (bits != 16)
620 c = 0x66;
621 break;
622 case P_O32:
623 if (bits == 16)
624 c = 0x66;
625 break;
626 case P_O64:
627 /* REX.W */
628 break;
629 case P_OSP:
630 c = 0x66;
631 break;
632 case P_none:
633 break;
634 default:
635 error(ERR_PANIC, "invalid instruction prefix");
636 }
637 if (c != 0) {
638 out(offset, segment, &c, OUT_RAWDATA, 1,
639 NO_SEG, NO_SEG);
640 offset++;
641 }
642 }
643 insn_end = offset + insn_size;
644 gencode(segment, offset, bits, instruction,
645 temp, insn_end);
646 offset += insn_size;
647 if (itimes > 0 && itimes == instruction->times - 1) {
648 /*
649 * Dummy call to list->output to give the offset to the
650 * listing module.
651 */
652 list->output(offset, NULL, OUT_RAWDATA, 0);
653 list->uplevel(LIST_TIMES);
654 }
655 }
656 if (instruction->times > 1)
657 list->downlevel(LIST_TIMES);
658 return offset - start;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700659 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400660 /* No match */
661 switch (m) {
662 case MERR_OPSIZEMISSING:
663 error(ERR_NONFATAL, "operation size not specified");
664 break;
665 case MERR_OPSIZEMISMATCH:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000666 error(ERR_NONFATAL, "mismatch in operand sizes");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400667 break;
668 case MERR_BADCPU:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000669 error(ERR_NONFATAL, "no instruction for this cpu level");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400670 break;
671 case MERR_BADMODE:
H. Peter Anvin6cda4142008-12-29 20:52:28 -0800672 error(ERR_NONFATAL, "instruction not supported in %d-bit mode",
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400673 bits);
674 break;
675 default:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000676 error(ERR_NONFATAL,
677 "invalid combination of opcode and operands");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400678 break;
679 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000680 }
681 return 0;
682}
683
Jin Kyu Song9bb987d2013-08-26 20:28:42 -0700684int64_t insn_size(int32_t segment, int64_t offset, int bits, iflags_t cp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400685 insn * instruction, efunc error)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000686{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000687 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700688 enum match_result m;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000689
H. Peter Anvine2c80182005-01-15 22:15:51 +0000690 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000691 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000692
Cyrill Gorcunov37575242009-08-16 12:00:01 +0400693 if (instruction->opcode == I_none)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000694 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000695
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700696 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
697 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400698 instruction->opcode == I_DT || instruction->opcode == I_DO ||
699 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000700 extop *e;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300701 int32_t isize, osize, wsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000702
H. Peter Anvine2c80182005-01-15 22:15:51 +0000703 isize = 0;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300704 wsize = idata_bytes(instruction->opcode);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000705
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400706 list_for_each(e, instruction->eops) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000707 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000708
H. Peter Anvine2c80182005-01-15 22:15:51 +0000709 osize = 0;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400710 if (e->type == EOT_DB_NUMBER) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000711 osize = 1;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400712 warn_overflow_const(e->offset, wsize);
713 } else if (e->type == EOT_DB_STRING ||
714 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000715 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000716
H. Peter Anvine2c80182005-01-15 22:15:51 +0000717 align = (-osize) % wsize;
718 if (align < 0)
719 align += wsize;
720 isize += osize + align;
721 }
722 return isize * instruction->times;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000723 }
724
H. Peter Anvine2c80182005-01-15 22:15:51 +0000725 if (instruction->opcode == I_INCBIN) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400726 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000727 FILE *fp;
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300728 int64_t val = 0;
H. Peter Anvin518df302008-06-14 16:53:48 -0700729 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000730
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400731 fp = fopen(fname, "rb");
732 if (!fp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000733 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
734 fname);
735 else if (fseek(fp, 0L, SEEK_END) < 0)
736 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
737 fname);
738 else {
739 len = ftell(fp);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000740 if (instruction->eops->next) {
741 len -= instruction->eops->next->offset;
742 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700743 len > (size_t)instruction->eops->next->next->offset) {
744 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000745 }
746 }
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300747 val = instruction->times * len;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000748 }
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300749 if (fp)
750 fclose(fp);
751 return val;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000752 }
753
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700754 /* Check to see if we need an address-size prefix */
755 add_asp(instruction, bits);
756
H. Peter Anvin23595f52009-07-25 17:44:25 -0700757 m = find_match(&temp, instruction, segment, offset, bits);
758 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400759 /* we've matched an instruction. */
760 int64_t isize;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400761 int j;
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100762
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800763 isize = calcsize(segment, offset, bits, instruction, temp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400764 if (isize < 0)
765 return -1;
766 for (j = 0; j < MAXPREFIX; j++) {
767 switch (instruction->prefixes[j]) {
768 case P_A16:
769 if (bits != 16)
770 isize++;
771 break;
772 case P_A32:
773 if (bits != 32)
774 isize++;
775 break;
776 case P_O16:
777 if (bits != 16)
778 isize++;
779 break;
780 case P_O32:
781 if (bits == 16)
782 isize++;
783 break;
784 case P_A64:
785 case P_O64:
786 case P_none:
787 break;
788 default:
789 isize++;
790 break;
791 }
792 }
793 return isize * instruction->times;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700794 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400795 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000796 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000797}
798
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800799static void bad_hle_warn(const insn * ins, uint8_t hleok)
800{
801 enum prefixes rep_pfx = ins->prefixes[PPS_REP];
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800802 enum whatwarn { w_none, w_lock, w_inval } ww;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800803 static const enum whatwarn warn[2][4] =
804 {
805 { w_inval, w_inval, w_none, w_lock }, /* XACQUIRE */
806 { w_inval, w_none, w_none, w_lock }, /* XRELEASE */
807 };
808 unsigned int n;
809
810 n = (unsigned int)rep_pfx - P_XACQUIRE;
811 if (n > 1)
812 return; /* Not XACQUIRE/XRELEASE */
813
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800814 ww = warn[n][hleok];
815 if (!is_class(MEMORY, ins->oprs[0].type))
816 ww = w_inval; /* HLE requires operand 0 to be memory */
817
818 switch (ww) {
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800819 case w_none:
820 break;
821
822 case w_lock:
823 if (ins->prefixes[PPS_LOCK] != P_LOCK) {
H. Peter Anvin5a24fdd2012-02-25 15:10:04 -0800824 errfunc(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800825 "%s with this instruction requires lock",
826 prefix_name(rep_pfx));
827 }
828 break;
829
830 case w_inval:
H. Peter Anvin5a24fdd2012-02-25 15:10:04 -0800831 errfunc(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800832 "%s invalid with this instruction",
833 prefix_name(rep_pfx));
834 break;
835 }
836}
837
H. Peter Anvin507ae032008-10-09 15:37:10 -0700838/* Common construct */
Cyrill Gorcunov62576a02012-12-02 02:47:16 +0400839#define case3(x) case (x): case (x)+1: case (x)+2
840#define case4(x) case3(x): case (x)+3
H. Peter Anvin507ae032008-10-09 15:37:10 -0700841
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800842static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800843 insn * ins, const struct itemplate *temp)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000844{
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800845 const uint8_t *codes = temp->code;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800846 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000847 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000848 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700849 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700850 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700851 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700852 enum ea_type eat;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800853 uint8_t hleok = 0;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800854 bool lockcheck = true;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000855
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700856 ins->rex = 0; /* Ensure REX is reset */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700857 eat = EA_SCALAR; /* Expect a scalar EA */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700858 memset(ins->evex_p, 0, 3); /* Ensure EVEX is reset */
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700859
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700860 if (ins->prefixes[PPS_OSIZE] == P_O64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400861 ins->rex |= REX_W;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700862
H. Peter Anvine2c80182005-01-15 22:15:51 +0000863 (void)segment; /* Don't warn that this parameter is unused */
864 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000865
H. Peter Anvin839eca22007-10-29 23:12:47 -0700866 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400867 c = *codes++;
868 op1 = (c & 3) + ((opex & 1) << 2);
869 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
870 opx = &ins->oprs[op1];
871 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700872
H. Peter Anvin839eca22007-10-29 23:12:47 -0700873 switch (c) {
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400874 case4(01):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000875 codes += c, length += c;
876 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700877
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400878 case3(05):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400879 opex = c;
880 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700881
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400882 case4(010):
883 ins->rex |=
884 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000885 codes++, length++;
886 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700887
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400888 case4(020):
889 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000890 length++;
891 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700892
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400893 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000894 length += 2;
895 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700896
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400897 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700898 if (opx->type & (BITS16 | BITS32 | BITS64))
899 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000900 else
901 length += (bits == 16) ? 2 : 4;
902 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700903
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400904 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000905 length += 4;
906 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700907
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400908 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700909 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000910 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700911
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400912 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000913 length++;
914 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700915
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400916 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +0000917 length += 8; /* MOV reg64/imm */
918 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700919
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400920 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000921 length += 2;
922 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700923
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400924 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700925 if (opx->type & (BITS16 | BITS32 | BITS64))
926 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000927 else
928 length += (bits == 16) ? 2 : 4;
929 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700930
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400931 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000932 length += 4;
933 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700934
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400935 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700936 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000937 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700938
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400939 case 0172:
940 case 0173:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400941 codes++;
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700942 length++;
943 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700944
H. Peter Anvincffe61e2011-07-07 17:21:24 -0700945 case4(0174):
946 length++;
947 break;
948
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700949 case4(0240):
950 ins->rex |= REX_EV;
951 ins->vexreg = regval(opx);
952 ins->evex_p[2] |= op_evexflags(opx, EVEX_P2VP, 2); /* High-16 NDS */
953 ins->vex_cm = *codes++;
954 ins->vex_wlp = *codes++;
955 ins->evex_tuple = (*codes++ - 0300);
956 break;
957
958 case 0250:
959 ins->rex |= REX_EV;
960 ins->vexreg = 0;
961 ins->vex_cm = *codes++;
962 ins->vex_wlp = *codes++;
963 ins->evex_tuple = (*codes++ - 0300);
964 break;
965
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400966 case4(0254):
967 length += 4;
968 break;
969
970 case4(0260):
971 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -0700972 ins->vexreg = regval(opx);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400973 ins->vex_cm = *codes++;
974 ins->vex_wlp = *codes++;
975 break;
976
977 case 0270:
978 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -0700979 ins->vexreg = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400980 ins->vex_cm = *codes++;
981 ins->vex_wlp = *codes++;
982 break;
983
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400984 case3(0271):
H. Peter Anvin574784d2012-02-25 22:33:46 -0800985 hleok = c & 3;
986 break;
987
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400988 case4(0274):
989 length++;
990 break;
991
992 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000993 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700994
H. Peter Anvine2c80182005-01-15 22:15:51 +0000995 case 0310:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400996 if (bits == 64)
997 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700998 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000999 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001000
H. Peter Anvine2c80182005-01-15 22:15:51 +00001001 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001002 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001003 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001004
H. Peter Anvine2c80182005-01-15 22:15:51 +00001005 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -07001006 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001007
Keith Kaniosb7a89542007-04-12 02:40:54 +00001008 case 0313:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001009 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
1010 has_prefix(ins, PPS_ASIZE, P_A32))
1011 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001012 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001013
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001014 case4(0314):
1015 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001016
H. Peter Anvine2c80182005-01-15 22:15:51 +00001017 case 0320:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001018 {
1019 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1020 if (pfx == P_O16)
1021 break;
1022 if (pfx != P_none)
1023 errfunc(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
1024 else
1025 ins->prefixes[PPS_OSIZE] = P_O16;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001026 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001027 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001028
H. Peter Anvine2c80182005-01-15 22:15:51 +00001029 case 0321:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001030 {
1031 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1032 if (pfx == P_O32)
1033 break;
1034 if (pfx != P_none)
1035 errfunc(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
1036 else
1037 ins->prefixes[PPS_OSIZE] = P_O32;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001038 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001039 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001040
H. Peter Anvine2c80182005-01-15 22:15:51 +00001041 case 0322:
1042 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001043
Keith Kaniosb7a89542007-04-12 02:40:54 +00001044 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001045 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001046 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001047
Keith Kaniosb7a89542007-04-12 02:40:54 +00001048 case 0324:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001049 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001050 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001051
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001052 case 0325:
1053 ins->rex |= REX_NH;
1054 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001055
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001056 case 0326:
1057 break;
1058
H. Peter Anvine2c80182005-01-15 22:15:51 +00001059 case 0330:
1060 codes++, length++;
1061 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001062
H. Peter Anvine2c80182005-01-15 22:15:51 +00001063 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001064 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001065
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001066 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001067 case 0333:
1068 length++;
1069 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001070
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001071 case 0334:
1072 ins->rex |= REX_L;
1073 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001074
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001075 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001076 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001077
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001078 case 0336:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001079 if (!ins->prefixes[PPS_REP])
1080 ins->prefixes[PPS_REP] = P_REP;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001081 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001082
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001083 case 0337:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001084 if (!ins->prefixes[PPS_REP])
1085 ins->prefixes[PPS_REP] = P_REPNE;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001086 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001087
H. Peter Anvine2c80182005-01-15 22:15:51 +00001088 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001089 if (ins->oprs[0].segment != NO_SEG)
1090 errfunc(ERR_NONFATAL, "attempt to reserve non-constant"
1091 " quantity of BSS space");
1092 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001093 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001094 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001095
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001096 case 0341:
1097 if (!ins->prefixes[PPS_WAIT])
1098 ins->prefixes[PPS_WAIT] = P_WAIT;
1099 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001100
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001101 case 0360:
1102 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001103
Ben Rudiak-Gould94ba02f2013-03-10 21:46:12 +04001104 case 0361:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001105 length++;
1106 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001107
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001108 case 0364:
1109 case 0365:
1110 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001111
Keith Kanios48af1772007-08-17 07:37:52 +00001112 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001113 case 0367:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001114 length++;
1115 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001116
Cyrill Gorcunov59df4212012-12-02 02:51:18 +04001117 case3(0370):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001118 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001119
H. Peter Anvine2c80182005-01-15 22:15:51 +00001120 case 0373:
1121 length++;
1122 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001123
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001124 case 0374:
1125 eat = EA_XMMVSIB;
1126 break;
1127
1128 case 0375:
1129 eat = EA_YMMVSIB;
1130 break;
1131
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001132 case 0376:
1133 eat = EA_ZMMVSIB;
1134 break;
1135
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001136 case4(0100):
1137 case4(0110):
1138 case4(0120):
1139 case4(0130):
1140 case4(0200):
1141 case4(0204):
1142 case4(0210):
1143 case4(0214):
1144 case4(0220):
1145 case4(0224):
1146 case4(0230):
1147 case4(0234):
1148 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001149 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001150 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001151 opflags_t rflags;
1152 struct operand *opy = &ins->oprs[op2];
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001153 struct operand *op_er_sae;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001154
Keith Kaniosb7a89542007-04-12 02:40:54 +00001155 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001156
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001157 if (c <= 0177) {
1158 /* pick rfield from operand b (opx) */
1159 rflags = regflag(opx);
1160 rfield = nasm_regvals[opx->basereg];
1161 } else {
1162 rflags = 0;
1163 rfield = c & 7;
1164 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001165
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001166 /* EVEX.b1 : evex_brerop contains the operand position */
1167 op_er_sae = (ins->evex_brerop >= 0 ?
1168 &ins->oprs[ins->evex_brerop] : NULL);
1169
1170 if (op_er_sae && (op_er_sae->decoflags & ER)) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001171 /* set EVEX.RC (rounding control) and b */
1172 ins->evex_p[2] |= (((ins->evex_rm - BRC_RN) << 5) & EVEX_P2LL) |
1173 EVEX_P2B;
1174 } else {
1175 /* set EVEX.L'L (vector length) */
1176 ins->evex_p[2] |= ((ins->vex_wlp << (5 - 2)) & EVEX_P2LL);
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001177 if ((op_er_sae && (op_er_sae->decoflags & SAE)) ||
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001178 (opy->decoflags & BRDCAST_MASK)) {
1179 /* set EVEX.b */
1180 ins->evex_p[2] |= EVEX_P2B;
1181 }
1182 }
1183
1184 if (process_ea(opy, &ea_data, bits,
1185 rfield, rflags, ins) != eat) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001186 errfunc(ERR_NONFATAL, "invalid effective address");
1187 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001188 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001189 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001190 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001191 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001192 }
1193 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001194
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001195 default:
1196 errfunc(ERR_PANIC, "internal instruction table corrupt"
1197 ": instruction code \\%o (0x%02X) given", c, c);
1198 break;
1199 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001200 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001201
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001202 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001203
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001204 if (ins->rex & REX_NH) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001205 if (ins->rex & REX_H) {
1206 errfunc(ERR_NONFATAL, "instruction cannot use high registers");
1207 return -1;
1208 }
1209 ins->rex &= ~REX_P; /* Don't force REX prefix due to high reg */
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001210 }
1211
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001212 if (ins->rex & (REX_V | REX_EV)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001213 int bad32 = REX_R|REX_W|REX_X|REX_B;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001214
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001215 if (ins->rex & REX_H) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001216 errfunc(ERR_NONFATAL, "cannot use high register in AVX instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001217 return -1;
1218 }
H. Peter Anvin421059c2010-08-16 14:56:33 -07001219 switch (ins->vex_wlp & 060) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001220 case 000:
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001221 case 040:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001222 ins->rex &= ~REX_W;
1223 break;
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001224 case 020:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001225 ins->rex |= REX_W;
1226 bad32 &= ~REX_W;
1227 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -07001228 case 060:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001229 /* Follow REX_W */
1230 break;
1231 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001232
H. Peter Anvinfc561202011-07-07 16:58:22 -07001233 if (bits != 64 && ((ins->rex & bad32) || ins->vexreg > 7)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001234 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1235 return -1;
Jin Kyu Song66c61922013-08-26 20:28:43 -07001236 } else if (!(ins->rex & REX_EV) &&
1237 ((ins->vexreg > 15) || (ins->evex_p[0] & 0xf0))) {
1238 errfunc(ERR_NONFATAL, "invalid high-16 register in non-AVX-512");
1239 return -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001240 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001241 if (ins->rex & REX_EV)
1242 length += 4;
1243 else if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001244 length += 3;
1245 else
1246 length += 2;
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001247 } else if (ins->rex & REX_REAL) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001248 if (ins->rex & REX_H) {
1249 errfunc(ERR_NONFATAL, "cannot use high register in rex instruction");
1250 return -1;
1251 } else if (bits == 64) {
1252 length++;
1253 } else if ((ins->rex & REX_L) &&
1254 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
1255 cpu >= IF_X86_64) {
1256 /* LOCK-as-REX.R */
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001257 assert_no_prefix(ins, PPS_LOCK);
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001258 lockcheck = false; /* Already errored, no need for warning */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001259 length++;
1260 } else {
1261 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1262 return -1;
1263 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001264 }
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001265
1266 if (has_prefix(ins, PPS_LOCK, P_LOCK) && lockcheck &&
1267 (!(temp->flags & IF_LOCK) || !is_class(MEMORY, ins->oprs[0].type))) {
H. Peter Anvin5a24fdd2012-02-25 15:10:04 -08001268 errfunc(ERR_WARNING | ERR_WARN_LOCK | ERR_PASS2 ,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001269 "instruction is not lockable");
1270 }
1271
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -08001272 bad_hle_warn(ins, hleok);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001273
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001274 return length;
1275}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001276
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001277static inline unsigned int emit_rex(insn *ins, int32_t segment, int64_t offset, int bits)
1278{
1279 if (bits == 64) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001280 if ((ins->rex & REX_REAL) && !(ins->rex & (REX_V | REX_EV))) {
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001281 ins->rex = (ins->rex & REX_REAL) | REX_P;
1282 out(offset, segment, &ins->rex, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1283 ins->rex = 0;
1284 return 1;
1285 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001286 }
1287
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001288 return 0;
1289}
1290
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001291static void gencode(int32_t segment, int64_t offset, int bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -07001292 insn * ins, const struct itemplate *temp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001293 int64_t insn_end)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001294{
Keith Kaniosb7a89542007-04-12 02:40:54 +00001295 uint8_t c;
1296 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001297 int64_t size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001298 int64_t data;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001299 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001300 struct operand *opx;
H. Peter Anvin833caea2008-10-04 19:02:30 -07001301 const uint8_t *codes = temp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001302 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001303 enum ea_type eat = EA_SCALAR;
H. Peter Anvin70653092007-10-19 14:42:29 -07001304
H. Peter Anvin839eca22007-10-29 23:12:47 -07001305 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001306 c = *codes++;
1307 op1 = (c & 3) + ((opex & 1) << 2);
1308 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1309 opx = &ins->oprs[op1];
1310 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001311
H. Peter Anvin839eca22007-10-29 23:12:47 -07001312 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 case 01:
1314 case 02:
1315 case 03:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001316 case 04:
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001317 offset += emit_rex(ins, segment, offset, bits);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001318 out(offset, segment, codes, OUT_RAWDATA, c, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001319 codes += c;
1320 offset += c;
1321 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001322
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001323 case 05:
1324 case 06:
1325 case 07:
1326 opex = c;
1327 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001328
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001329 case4(010):
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001330 offset += emit_rex(ins, segment, offset, bits);
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001331 bytes[0] = *codes++ + (regval(opx) & 7);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001332 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001333 offset += 1;
1334 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001335
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001336 case4(020):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001337 if (opx->offset < -256 || opx->offset > 255) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001338 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001339 "byte value exceeds bounds");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001340 }
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001341 out_imm8(offset, segment, opx);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001342 offset += 1;
1343 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001344
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001345 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001346 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001347 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001348 "unsigned byte value exceeds bounds");
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001349 out_imm8(offset, segment, opx);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001350 offset += 1;
1351 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001352
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001353 case4(030):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001354 warn_overflow_opd(opx, 2);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001355 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001356 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001357 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001358 offset += 2;
1359 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001360
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001361 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001362 if (opx->type & (BITS16 | BITS32))
1363 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001364 else
1365 size = (bits == 16) ? 2 : 4;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001366 warn_overflow_opd(opx, size);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001367 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001368 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001369 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001370 offset += size;
1371 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001372
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001373 case4(040):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001374 warn_overflow_opd(opx, 4);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001375 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001376 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001377 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001378 offset += 4;
1379 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001380
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001381 case4(044):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001382 data = opx->offset;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001383 size = ins->addr_size >> 3;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001384 warn_overflow_opd(opx, size);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001385 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001386 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001387 offset += size;
1388 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001389
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001390 case4(050):
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001391 if (opx->segment != segment) {
1392 data = opx->offset;
1393 out(offset, segment, &data,
1394 OUT_REL1ADR, insn_end - offset,
1395 opx->segment, opx->wrt);
1396 } else {
1397 data = opx->offset - insn_end;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001398 if (data > 127 || data < -128)
1399 errfunc(ERR_NONFATAL, "short jump is out of range");
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001400 out(offset, segment, &data,
1401 OUT_ADDRESS, 1, NO_SEG, NO_SEG);
1402 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001403 offset += 1;
1404 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001405
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001406 case4(054):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001407 data = (int64_t)opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001408 out(offset, segment, &data, OUT_ADDRESS, 8,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001409 opx->segment, opx->wrt);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001410 offset += 8;
1411 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001412
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001413 case4(060):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001414 if (opx->segment != segment) {
1415 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001416 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001417 OUT_REL2ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001418 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001419 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001420 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001421 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001422 OUT_ADDRESS, 2, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001423 }
1424 offset += 2;
1425 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001426
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001427 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001428 if (opx->type & (BITS16 | BITS32 | BITS64))
1429 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001430 else
1431 size = (bits == 16) ? 2 : 4;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001432 if (opx->segment != segment) {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001433 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001434 out(offset, segment, &data,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001435 size == 2 ? OUT_REL2ADR : OUT_REL4ADR,
1436 insn_end - offset, opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001437 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001438 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001439 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001440 OUT_ADDRESS, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001441 }
1442 offset += size;
1443 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001444
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001445 case4(070):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001446 if (opx->segment != segment) {
1447 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001448 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001449 OUT_REL4ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001450 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001451 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001452 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001453 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001454 OUT_ADDRESS, 4, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001455 }
1456 offset += 4;
1457 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001458
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001459 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001460 if (opx->segment == NO_SEG)
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001461 errfunc(ERR_NONFATAL, "value referenced by FAR is not"
1462 " relocatable");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001463 data = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001464 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001465 outfmt->segbase(1 + opx->segment),
1466 opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001467 offset += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001468 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001469
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001470 case 0172:
1471 c = *codes++;
1472 opx = &ins->oprs[c >> 3];
1473 bytes[0] = nasm_regvals[opx->basereg] << 4;
1474 opx = &ins->oprs[c & 7];
1475 if (opx->segment != NO_SEG || opx->wrt != NO_SEG) {
1476 errfunc(ERR_NONFATAL,
1477 "non-absolute expression not permitted as argument %d",
1478 c & 7);
1479 } else {
1480 if (opx->offset & ~15) {
1481 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1482 "four-bit argument exceeds bounds");
1483 }
1484 bytes[0] |= opx->offset & 15;
1485 }
1486 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1487 offset++;
1488 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001489
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001490 case 0173:
1491 c = *codes++;
1492 opx = &ins->oprs[c >> 4];
1493 bytes[0] = nasm_regvals[opx->basereg] << 4;
1494 bytes[0] |= c & 15;
1495 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1496 offset++;
1497 break;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001498
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001499 case4(0174):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001500 bytes[0] = nasm_regvals[opx->basereg] << 4;
1501 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1502 offset++;
1503 break;
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001504
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001505 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -07001506 data = opx->offset;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001507 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1508 (int32_t)data != (int64_t)data) {
1509 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1510 "signed dword immediate exceeds bounds");
1511 }
1512 out(offset, segment, &data, OUT_ADDRESS, 4,
1513 opx->segment, opx->wrt);
1514 offset += 4;
H. Peter Anvin588df782008-10-07 10:05:10 -07001515 break;
1516
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001517 case4(0240):
1518 case 0250:
1519 codes += 3;
1520 ins->evex_p[2] |= op_evexflags(&ins->oprs[0],
1521 EVEX_P2Z | EVEX_P2AAA, 2);
1522 ins->evex_p[2] ^= EVEX_P2VP; /* 1's complement */
1523 bytes[0] = 0x62;
1524 /* EVEX.X can be set by either REX or EVEX for different reasons */
1525 bytes[1] = (~(((ins->rex & 7) << 5) |
1526 (ins->evex_p[0] & (EVEX_P0X | EVEX_P0RP))) & 0xf0) |
1527 (ins->vex_cm & 3);
1528 bytes[2] = ((ins->rex & REX_W) << (7 - 3)) |
1529 ((~ins->vexreg & 15) << 3) |
1530 (1 << 2) | (ins->vex_wlp & 3);
1531 bytes[3] = ins->evex_p[2];
1532 out(offset, segment, &bytes, OUT_RAWDATA, 4, NO_SEG, NO_SEG);
1533 offset += 4;
1534 break;
1535
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001536 case4(0260):
1537 case 0270:
1538 codes += 2;
1539 if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B))) {
1540 bytes[0] = (ins->vex_cm >> 6) ? 0x8f : 0xc4;
1541 bytes[1] = (ins->vex_cm & 31) | ((~ins->rex & 7) << 5);
1542 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001543 ((~ins->vexreg & 15)<< 3) | (ins->vex_wlp & 07);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001544 out(offset, segment, &bytes, OUT_RAWDATA, 3, NO_SEG, NO_SEG);
1545 offset += 3;
1546 } else {
1547 bytes[0] = 0xc5;
1548 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001549 ((~ins->vexreg & 15) << 3) | (ins->vex_wlp & 07);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001550 out(offset, segment, &bytes, OUT_RAWDATA, 2, NO_SEG, NO_SEG);
1551 offset += 2;
1552 }
1553 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001554
H. Peter Anvine014f352012-02-25 22:35:19 -08001555 case 0271:
1556 case 0272:
1557 case 0273:
H. Peter Anvin8ea22002012-02-25 10:24:24 -08001558 break;
1559
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001560 case4(0274):
1561 {
1562 uint64_t uv, um;
1563 int s;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001564
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001565 if (ins->rex & REX_W)
1566 s = 64;
1567 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1568 s = 16;
1569 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1570 s = 32;
1571 else
1572 s = bits;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001573
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001574 um = (uint64_t)2 << (s-1);
1575 uv = opx->offset;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001576
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001577 if (uv > 127 && uv < (uint64_t)-128 &&
1578 (uv < um-128 || uv > um-1)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001579 /* If this wasn't explicitly byte-sized, warn as though we
1580 * had fallen through to the imm16/32/64 case.
1581 */
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001582 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001583 "%s value exceeds bounds",
1584 (opx->type & BITS8) ? "signed byte" :
1585 s == 16 ? "word" :
1586 s == 32 ? "dword" :
1587 "signed dword");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001588 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001589 if (opx->segment != NO_SEG) {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001590 data = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001591 out(offset, segment, &data, OUT_ADDRESS, 1,
1592 opx->segment, opx->wrt);
1593 } else {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001594 bytes[0] = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001595 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1596 NO_SEG);
1597 }
1598 offset += 1;
1599 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001600 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001601
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001602 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001603 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001604
H. Peter Anvine2c80182005-01-15 22:15:51 +00001605 case 0310:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001606 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001607 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001608 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001609 offset += 1;
1610 } else
1611 offset += 0;
1612 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001613
H. Peter Anvine2c80182005-01-15 22:15:51 +00001614 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001615 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001616 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001617 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001618 offset += 1;
1619 } else
1620 offset += 0;
1621 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001622
H. Peter Anvine2c80182005-01-15 22:15:51 +00001623 case 0312:
1624 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001625
Keith Kaniosb7a89542007-04-12 02:40:54 +00001626 case 0313:
1627 ins->rex = 0;
1628 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001629
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001630 case4(0314):
1631 break;
H. Peter Anvin23440102007-11-12 21:02:33 -08001632
H. Peter Anvine2c80182005-01-15 22:15:51 +00001633 case 0320:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001634 case 0321:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001635 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001636
H. Peter Anvine2c80182005-01-15 22:15:51 +00001637 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001638 case 0323:
1639 break;
1640
Keith Kaniosb7a89542007-04-12 02:40:54 +00001641 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001642 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001643 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001644
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001645 case 0325:
1646 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001647
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001648 case 0326:
1649 break;
1650
H. Peter Anvine2c80182005-01-15 22:15:51 +00001651 case 0330:
Cyrill Gorcunov83e69242013-03-03 14:34:31 +04001652 *bytes = *codes++ ^ get_cond_opcode(ins->condition);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001653 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001654 offset += 1;
1655 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001656
H. Peter Anvine2c80182005-01-15 22:15:51 +00001657 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001658 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001659
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001660 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001661 case 0333:
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001662 *bytes = c - 0332 + 0xF2;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001663 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001664 offset += 1;
1665 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001666
Keith Kanios48af1772007-08-17 07:37:52 +00001667 case 0334:
1668 if (ins->rex & REX_R) {
1669 *bytes = 0xF0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001670 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001671 offset += 1;
1672 }
1673 ins->rex &= ~(REX_L|REX_R);
1674 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001675
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001676 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001677 break;
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001678
H. Peter Anvin962e3052008-08-28 17:47:16 -07001679 case 0336:
1680 case 0337:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001681 break;
H. Peter Anvin962e3052008-08-28 17:47:16 -07001682
H. Peter Anvine2c80182005-01-15 22:15:51 +00001683 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001684 if (ins->oprs[0].segment != NO_SEG)
1685 errfunc(ERR_PANIC, "non-constant BSS size in pass two");
1686 else {
H. Peter Anvin428fd672007-11-15 10:25:52 -08001687 int64_t size = ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001688 if (size > 0)
1689 out(offset, segment, NULL,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001690 OUT_RESERVE, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001691 offset += size;
1692 }
1693 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001694
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001695 case 0341:
1696 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001697
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001698 case 0360:
1699 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001700
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001701 case 0361:
1702 bytes[0] = 0x66;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001703 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1704 offset += 1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001705 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001706
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001707 case 0364:
1708 case 0365:
1709 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001710
Keith Kanios48af1772007-08-17 07:37:52 +00001711 case 0366:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001712 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001713 *bytes = c - 0366 + 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001714 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001715 offset += 1;
1716 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001717
H. Peter Anvine2c80182005-01-15 22:15:51 +00001718 case 0370:
1719 case 0371:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001720 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001721
H. Peter Anvine2c80182005-01-15 22:15:51 +00001722 case 0373:
1723 *bytes = bits == 16 ? 3 : 5;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001724 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001725 offset += 1;
1726 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001727
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001728 case 0374:
1729 eat = EA_XMMVSIB;
1730 break;
1731
1732 case 0375:
1733 eat = EA_YMMVSIB;
1734 break;
1735
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001736 case 0376:
1737 eat = EA_ZMMVSIB;
1738 break;
1739
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001740 case4(0100):
1741 case4(0110):
1742 case4(0120):
1743 case4(0130):
1744 case4(0200):
1745 case4(0204):
1746 case4(0210):
1747 case4(0214):
1748 case4(0220):
1749 case4(0224):
1750 case4(0230):
1751 case4(0234):
1752 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001753 ea ea_data;
1754 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001755 opflags_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001756 uint8_t *p;
1757 int32_t s;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001758 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001759
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001760 if (c <= 0177) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001761 /* pick rfield from operand b (opx) */
1762 rflags = regflag(opx);
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001763 rfield = nasm_regvals[opx->basereg];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001764 } else {
1765 /* rfield is constant */
1766 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001767 rfield = c & 7;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001768 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001769
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001770 if (process_ea(opy, &ea_data, bits,
1771 rfield, rflags, ins) != eat)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001772 errfunc(ERR_NONFATAL, "invalid effective address");
Charles Crayne7e975552007-11-03 22:06:13 -07001773
H. Peter Anvine2c80182005-01-15 22:15:51 +00001774 p = bytes;
1775 *p++ = ea_data.modrm;
1776 if (ea_data.sib_present)
1777 *p++ = ea_data.sib;
1778
1779 s = p - bytes;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001780 out(offset, segment, bytes, OUT_RAWDATA, s, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001781
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001782 /*
1783 * Make sure the address gets the right offset in case
1784 * the line breaks in the .lst file (BR 1197827)
1785 */
1786 offset += s;
1787 s = 0;
1788
H. Peter Anvine2c80182005-01-15 22:15:51 +00001789 switch (ea_data.bytes) {
1790 case 0:
1791 break;
1792 case 1:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001793 case 2:
1794 case 4:
Victor van den Elzen352fe062008-12-10 13:04:58 +01001795 case 8:
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001796 /* use compressed displacement, if available */
1797 data = ea_data.disp8 ? ea_data.disp8 : opy->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001798 s += ea_data.bytes;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001799 if (ea_data.rip) {
1800 if (opy->segment == segment) {
1801 data -= insn_end;
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001802 if (overflow_signed(data, ea_data.bytes))
1803 warn_overflow(ERR_PASS2, ea_data.bytes);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001804 out(offset, segment, &data, OUT_ADDRESS,
1805 ea_data.bytes, NO_SEG, NO_SEG);
1806 } else {
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001807 /* overflow check in output/linker? */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001808 out(offset, segment, &data, OUT_REL4ADR,
1809 insn_end - offset, opy->segment, opy->wrt);
1810 }
1811 } else {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001812 if (overflow_general(data, ins->addr_size >> 3) ||
1813 signed_bits(data, ins->addr_size) !=
1814 signed_bits(data, ea_data.bytes * 8))
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001815 warn_overflow(ERR_PASS2, ea_data.bytes);
1816
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001817 out(offset, segment, &data, OUT_ADDRESS,
1818 ea_data.bytes, opy->segment, opy->wrt);
1819 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001820 break;
Victor van den Elzen352fe062008-12-10 13:04:58 +01001821 default:
1822 /* Impossible! */
1823 errfunc(ERR_PANIC,
1824 "Invalid amount of bytes (%d) for offset?!",
1825 ea_data.bytes);
1826 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001827 }
1828 offset += s;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001829 }
1830 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001831
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001832 default:
1833 errfunc(ERR_PANIC, "internal instruction table corrupt"
1834 ": instruction code \\%o (0x%02X) given", c, c);
1835 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001836 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001837 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001838}
1839
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001840static opflags_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001841{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001842 if (!is_register(o->basereg))
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001843 errfunc(ERR_PANIC, "invalid operand passed to regflag()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001844 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001845}
1846
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001847static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001848{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001849 if (!is_register(o->basereg))
H. Peter Anvine2c80182005-01-15 22:15:51 +00001850 errfunc(ERR_PANIC, "invalid operand passed to regval()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001851 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001852}
1853
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001854static int op_rexflags(const operand * o, int mask)
1855{
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001856 opflags_t flags;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001857 int val;
1858
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001859 if (!is_register(o->basereg))
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001860 errfunc(ERR_PANIC, "invalid operand passed to op_rexflags()");
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001861
H. Peter Anvina4835d42008-05-20 14:21:29 -07001862 flags = nasm_reg_flags[o->basereg];
1863 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001864
1865 return rexflags(val, flags, mask);
1866}
1867
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001868static int rexflags(int val, opflags_t flags, int mask)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001869{
1870 int rex = 0;
1871
1872 if (val >= 8)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001873 rex |= REX_B|REX_X|REX_R;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001874 if (flags & BITS64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001875 rex |= REX_W;
1876 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
1877 rex |= REX_H;
1878 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
1879 rex |= REX_P;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001880
1881 return rex & mask;
1882}
1883
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001884static int evexflags(int val, decoflags_t deco,
1885 int mask, uint8_t byte)
1886{
1887 int evex = 0;
1888
1889 switch(byte) {
1890 case 0:
1891 if (val >= 16)
1892 evex |= (EVEX_P0RP | EVEX_P0X);
1893 break;
1894 case 2:
1895 if (val >= 16)
1896 evex |= EVEX_P2VP;
1897 if (deco & Z)
1898 evex |= EVEX_P2Z;
1899 if (deco & OPMASK_MASK)
1900 evex |= deco & EVEX_P2AAA;
1901 break;
1902 }
1903 return evex & mask;
1904}
1905
1906static int op_evexflags(const operand * o, int mask, uint8_t byte)
1907{
1908 int val;
1909
1910 if (!is_register(o->basereg))
1911 errfunc(ERR_PANIC, "invalid operand passed to op_evexflags()");
1912
1913 val = nasm_regvals[o->basereg];
1914
1915 return evexflags(val, o->decoflags, mask, byte);
1916}
1917
H. Peter Anvin23595f52009-07-25 17:44:25 -07001918static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001919 insn *instruction,
1920 int32_t segment, int64_t offset, int bits)
H. Peter Anvin23595f52009-07-25 17:44:25 -07001921{
1922 const struct itemplate *temp;
1923 enum match_result m, merr;
H. Peter Anvina7643f42009-10-13 12:32:20 -07001924 opflags_t xsizeflags[MAX_OPERANDS];
H. Peter Anvina81655b2009-07-25 18:15:28 -07001925 bool opsizemissing = false;
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001926 int8_t broadcast = instruction->evex_brerop;
H. Peter Anvina81655b2009-07-25 18:15:28 -07001927 int i;
1928
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07001929 /* broadcasting uses a different data element size */
1930 for (i = 0; i < instruction->operands; i++)
1931 if (i == broadcast)
1932 xsizeflags[i] = instruction->oprs[i].decoflags & BRSIZE_MASK;
1933 else
1934 xsizeflags[i] = instruction->oprs[i].type & SIZE_MASK;
H. Peter Anvin23595f52009-07-25 17:44:25 -07001935
1936 merr = MERR_INVALOP;
1937
1938 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001939 temp->opcode != I_none; temp++) {
1940 m = matches(temp, instruction, bits);
1941 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001942 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001943 m = MOK_GOOD;
1944 else
1945 m = MERR_INVALOP;
1946 } else if (m == MERR_OPSIZEMISSING &&
1947 (temp->flags & IF_SMASK) != IF_SX) {
1948 /*
1949 * Missing operand size and a candidate for fuzzy matching...
1950 */
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08001951 for (i = 0; i < temp->operands; i++)
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07001952 if (i == broadcast)
1953 xsizeflags[i] |= temp->deco[i] & BRSIZE_MASK;
1954 else
1955 xsizeflags[i] |= temp->opd[i] & SIZE_MASK;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001956 opsizemissing = true;
1957 }
1958 if (m > merr)
1959 merr = m;
1960 if (merr == MOK_GOOD)
1961 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07001962 }
1963
1964 /* No match, but see if we can get a fuzzy operand size match... */
1965 if (!opsizemissing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001966 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07001967
1968 for (i = 0; i < instruction->operands; i++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001969 /*
1970 * We ignore extrinsic operand sizes on registers, so we should
1971 * never try to fuzzy-match on them. This also resolves the case
1972 * when we have e.g. "xmmrm128" in two different positions.
1973 */
1974 if (is_class(REGISTER, instruction->oprs[i].type))
1975 continue;
H. Peter Anvinff5d6562009-10-05 14:08:05 -07001976
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001977 /* This tests if xsizeflags[i] has more than one bit set */
1978 if ((xsizeflags[i] & (xsizeflags[i]-1)))
1979 goto done; /* No luck */
H. Peter Anvina81655b2009-07-25 18:15:28 -07001980
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07001981 if (i == broadcast)
1982 instruction->oprs[i].decoflags |= xsizeflags[i];
1983 else
1984 instruction->oprs[i].type |= xsizeflags[i]; /* Set the size */
H. Peter Anvina81655b2009-07-25 18:15:28 -07001985 }
1986
1987 /* Try matching again... */
1988 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001989 temp->opcode != I_none; temp++) {
1990 m = matches(temp, instruction, bits);
1991 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001992 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001993 m = MOK_GOOD;
1994 else
1995 m = MERR_INVALOP;
1996 }
1997 if (m > merr)
1998 merr = m;
1999 if (merr == MOK_GOOD)
2000 goto done;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002001 }
2002
H. Peter Anvina81655b2009-07-25 18:15:28 -07002003done:
H. Peter Anvin23595f52009-07-25 17:44:25 -07002004 *tempp = temp;
2005 return merr;
2006}
2007
H. Peter Anvin65289e82009-07-25 17:25:11 -07002008static enum match_result matches(const struct itemplate *itemp,
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002009 insn *instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002010{
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002011 opflags_t size[MAX_OPERANDS], asize;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002012 bool opsizemissing = false;
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002013 int i, oprs;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002014
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002015 /*
2016 * Check the opcode
2017 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002018 if (itemp->opcode != instruction->opcode)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002019 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002020
2021 /*
2022 * Count the operands
2023 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002024 if (itemp->operands != instruction->operands)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002025 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002026
2027 /*
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002028 * Is it legal?
2029 */
2030 if (!(optimizing > 0) && (itemp->flags & IF_OPT))
2031 return MERR_INVALOP;
2032
2033 /*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002034 * Check that no spurious colons or TOs are present
2035 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002036 for (i = 0; i < itemp->operands; i++)
2037 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002038 return MERR_INVALOP;
H. Peter Anvin70653092007-10-19 14:42:29 -07002039
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002040 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002041 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002042 */
H. Peter Anvin60926242009-07-26 16:25:38 -07002043 switch (itemp->flags & IF_SMASK) {
2044 case IF_SB:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002045 asize = BITS8;
2046 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002047 case IF_SW:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002048 asize = BITS16;
2049 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002050 case IF_SD:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002051 asize = BITS32;
2052 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002053 case IF_SQ:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002054 asize = BITS64;
2055 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002056 case IF_SO:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002057 asize = BITS128;
2058 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002059 case IF_SY:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002060 asize = BITS256;
2061 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002062 case IF_SZ:
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002063 asize = BITS512;
2064 break;
2065 case IF_SIZE:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002066 switch (bits) {
2067 case 16:
2068 asize = BITS16;
2069 break;
2070 case 32:
2071 asize = BITS32;
2072 break;
2073 case 64:
2074 asize = BITS64;
2075 break;
2076 default:
2077 asize = 0;
2078 break;
2079 }
2080 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002081 default:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002082 asize = 0;
2083 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002084 }
2085
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002086 if (itemp->flags & IF_ARMASK) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002087 /* S- flags only apply to a specific operand */
2088 i = ((itemp->flags & IF_ARMASK) >> IF_ARSHFT) - 1;
2089 memset(size, 0, sizeof size);
2090 size[i] = asize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002091 } else {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002092 /* S- flags apply to all operands */
2093 for (i = 0; i < MAX_OPERANDS; i++)
2094 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002095 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002096
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002097 /*
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002098 * Check that the operand flags all match up,
2099 * it's a bit tricky so lets be verbose:
2100 *
2101 * 1) Find out the size of operand. If instruction
2102 * doesn't have one specified -- we're trying to
2103 * guess it either from template (IF_S* flag) or
2104 * from code bits.
2105 *
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002106 * 2) If template operand do not match the instruction OR
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002107 * template has an operand size specified AND this size differ
2108 * from which instruction has (perhaps we got it from code bits)
2109 * we are:
2110 * a) Check that only size of instruction and operand is differ
2111 * other characteristics do match
2112 * b) Perhaps it's a register specified in instruction so
2113 * for such a case we just mark that operand as "size
2114 * missing" and this will turn on fuzzy operand size
2115 * logic facility (handled by a caller)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002116 */
2117 for (i = 0; i < itemp->operands; i++) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002118 opflags_t type = instruction->oprs[i].type;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002119 decoflags_t deco = instruction->oprs[i].decoflags;
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002120 if (!(type & SIZE_MASK))
2121 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002122
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002123 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
2124 (itemp->deco[i] & deco) != deco) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04002125 return MERR_INVALOP;
2126 } else if ((itemp->opd[i] & SIZE_MASK) &&
2127 (itemp->opd[i] & SIZE_MASK) != (type & SIZE_MASK)) {
2128 if (type & SIZE_MASK) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002129 /*
2130 * when broadcasting, the element size depends on
2131 * the instruction type. decorator flag should match.
2132 */
2133#define MATCH_BRSZ(bits) (((type & SIZE_MASK) == BITS##bits) && \
2134 ((itemp->deco[i] & BRSIZE_MASK) == BR_BITS##bits))
2135 if (!((deco & BRDCAST_MASK) &&
2136 (MATCH_BRSZ(32) || MATCH_BRSZ(64)))) {
2137 return MERR_INVALOP;
2138 }
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002139 } else if (!is_class(REGISTER, type)) {
2140 /*
2141 * Note: we don't honor extrinsic operand sizes for registers,
2142 * so "missing operand size" for a register should be
2143 * considered a wildcard match rather than an error.
2144 */
2145 opsizemissing = true;
2146 }
Jin Kyu Song7abc78d2013-08-28 19:15:25 -07002147 } else if (nasm_regvals[instruction->oprs[i].basereg] >= 16 &&
Jin Kyu Song66c61922013-08-26 20:28:43 -07002148 (itemp->flags & IF_INSMASK) != IF_AVX512) {
2149 return MERR_ENCMISMATCH;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002150 }
2151 }
2152
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002153 if (opsizemissing)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002154 return MERR_OPSIZEMISSING;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002155
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002156 /*
2157 * Check operand sizes
2158 */
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002159 if (itemp->flags & (IF_SM | IF_SM2)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002160 oprs = (itemp->flags & IF_SM2 ? 2 : itemp->operands);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002161 for (i = 0; i < oprs; i++) {
Cyrill Gorcunovbc31bee2009-11-01 23:16:01 +03002162 asize = itemp->opd[i] & SIZE_MASK;
2163 if (asize) {
2164 for (i = 0; i < oprs; i++)
2165 size[i] = asize;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002166 break;
2167 }
2168 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002169 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002170 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002171 }
2172
Keith Kaniosb7a89542007-04-12 02:40:54 +00002173 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002174 if (!(itemp->opd[i] & SIZE_MASK) &&
2175 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002176 return MERR_OPSIZEMISMATCH;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002177 }
2178
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002179 /*
2180 * Check template is okay at the set cpu level
2181 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002182 if (((itemp->flags & IF_PLEVEL) > cpu))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002183 return MERR_BADCPU;
H. Peter Anvin70653092007-10-19 14:42:29 -07002184
Keith Kaniosb7a89542007-04-12 02:40:54 +00002185 /*
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002186 * Verify the appropriate long mode flag.
Keith Kaniosb7a89542007-04-12 02:40:54 +00002187 */
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002188 if ((itemp->flags & (bits == 64 ? IF_NOLONG : IF_LONG)))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002189 return MERR_BADMODE;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002190
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002191 /*
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002192 * If we have a HLE prefix, look for the NOHLE flag
2193 */
2194 if ((itemp->flags & IF_NOHLE) &&
2195 (has_prefix(instruction, PPS_REP, P_XACQUIRE) ||
2196 has_prefix(instruction, PPS_REP, P_XRELEASE)))
2197 return MERR_BADHLE;
2198
2199 /*
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002200 * Check if special handling needed for Jumps
2201 */
H. Peter Anvin755f5212012-02-25 11:41:34 -08002202 if ((itemp->code[0] & ~1) == 0370)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002203 return MOK_JUMP;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002204
H. Peter Anvin60926242009-07-26 16:25:38 -07002205 return MOK_GOOD;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002206}
2207
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002208/*
2209 * Check if offset is a multiple of N with corresponding tuple type
2210 * if Disp8*N is available, compressed displacement is stored in compdisp
2211 */
2212static bool is_disp8n(operand *input, insn *ins, int8_t *compdisp)
2213{
2214 const uint8_t fv_n[2][2][VLMAX] = {{{16, 32, 64}, {4, 4, 4}},
2215 {{16, 32, 64}, {8, 8, 8}}};
2216 const uint8_t hv_n[2][VLMAX] = {{8, 16, 32}, {4, 4, 4}};
2217 const uint8_t dup_n[VLMAX] = {8, 32, 64};
2218
2219 bool evex_b = input->decoflags & BRDCAST_MASK;
2220 enum ttypes tuple = ins->evex_tuple;
2221 /* vex_wlp composed as [wwllpp] */
2222 enum vectlens vectlen = (ins->vex_wlp & 0x0c) >> 2;
2223 /* wig(=2) is treated as w0(=0) */
2224 bool evex_w = (ins->vex_wlp & 0x10) >> 4;
2225 int32_t off = input->offset;
2226 uint8_t n = 0;
2227 int32_t disp8;
2228
2229 switch(tuple) {
2230 case FV:
2231 n = fv_n[evex_w][evex_b][vectlen];
2232 break;
2233 case HV:
2234 n = hv_n[evex_b][vectlen];
2235 break;
2236
2237 case FVM:
2238 /* 16, 32, 64 for VL 128, 256, 512 respectively*/
2239 n = 1 << (vectlen + 4);
2240 break;
2241 case T1S8: /* N = 1 */
2242 case T1S16: /* N = 2 */
2243 n = tuple - T1S8 + 1;
2244 break;
2245 case T1S:
2246 /* N = 4 for 32bit, 8 for 64bit */
2247 n = evex_w ? 8 : 4;
2248 break;
2249 case T1F32:
2250 case T1F64:
2251 /* N = 4 for 32bit, 8 for 64bit */
2252 n = (tuple == T1F32 ? 4 : 8);
2253 break;
2254 case T2:
2255 case T4:
2256 case T8:
2257 if (vectlen + 7 <= (evex_w + 5) + (tuple - T2 + 1))
2258 n = 0;
2259 else
Jin Kyu Songd2d9c3e2013-08-26 20:28:41 -07002260 n = 1 << (tuple - T2 + evex_w + 3);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002261 break;
2262 case HVM:
2263 case QVM:
2264 case OVM:
2265 n = 1 << (OVM - tuple + vectlen + 1);
2266 break;
2267 case M128:
2268 n = 16;
2269 break;
2270 case DUP:
2271 n = dup_n[vectlen];
2272 break;
2273
2274 default:
2275 break;
2276 }
2277
2278 if (n && !(off & (n - 1))) {
2279 disp8 = off / n;
2280 /* if it fits in Disp8 */
2281 if (disp8 >= -128 && disp8 <= 127) {
2282 *compdisp = disp8;
2283 return true;
2284 }
2285 }
2286
2287 *compdisp = 0;
2288 return false;
2289}
2290
2291/*
2292 * Check if ModR/M.mod should/can be 01.
2293 * - EAF_BYTEOFFS is set
2294 * - offset can fit in a byte when EVEX is not used
2295 * - offset can be compressed when EVEX is used
2296 */
2297#define IS_MOD_01() (input->eaflags & EAF_BYTEOFFS || \
2298 (o >= -128 && o <= 127 && \
2299 seg == NO_SEG && !forw_ref && \
2300 !(input->eaflags & EAF_WORDOFFS) && \
2301 !(ins->rex & REX_EV)) || \
2302 (ins->rex & REX_EV && \
2303 is_disp8n(input, ins, &output->disp8)))
2304
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002305static enum ea_type process_ea(operand *input, ea *output, int bits,
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002306 int rfield, opflags_t rflags, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002307{
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002308 bool forw_ref = !!(input->opflags & OPFLAG_UNKNOWN);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002309 int addrbits = ins->addr_size;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002310
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002311 output->type = EA_SCALAR;
2312 output->rip = false;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002313
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002314 /* REX flags for the rfield operand */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002315 output->rex |= rexflags(rfield, rflags, REX_R | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002316 /* EVEX.R' flag for the REG operand */
2317 ins->evex_p[0] |= evexflags(rfield, 0, EVEX_P0RP, 0);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002318
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002319 if (is_class(REGISTER, input->type)) {
2320 /*
2321 * It's a direct register.
2322 */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002323 if (!is_register(input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002324 goto err;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002325
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002326 if (!is_reg_class(REG_EA, input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002327 goto err;
H. Peter Anvin70653092007-10-19 14:42:29 -07002328
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002329 /* broadcasting is not available with a direct register operand. */
2330 if (input->decoflags & BRDCAST_MASK) {
2331 nasm_error(ERR_NONFATAL, "Broadcasting not allowed from a register");
2332 goto err;
2333 }
2334
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002335 output->rex |= op_rexflags(input, REX_B | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002336 ins->evex_p[0] |= op_evexflags(input, EVEX_P0X, 0);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002337 output->sib_present = false; /* no SIB necessary */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002338 output->bytes = 0; /* no offset necessary either */
2339 output->modrm = GEN_MODRM(3, rfield, nasm_regvals[input->basereg]);
2340 } else {
2341 /*
2342 * It's a memory reference.
2343 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002344
2345 /* Embedded rounding or SAE is not available with a mem ref operand. */
2346 if (input->decoflags & (ER | SAE)) {
2347 nasm_error(ERR_NONFATAL,
2348 "Embedded rounding is available only with reg-reg op.");
2349 return -1;
2350 }
2351
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002352 if (input->basereg == -1 &&
2353 (input->indexreg == -1 || input->scale == 0)) {
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002354 /*
2355 * It's a pure offset.
2356 */
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002357 if (bits == 64 && ((input->type & IP_REL) == IP_REL) &&
2358 input->segment == NO_SEG) {
2359 nasm_error(ERR_WARNING | ERR_PASS1, "absolute address can not be RIP-relative");
2360 input->type &= ~IP_REL;
2361 input->type |= MEMORY;
2362 }
2363
2364 if (input->eaflags & EAF_BYTEOFFS ||
2365 (input->eaflags & EAF_WORDOFFS &&
2366 input->disp_size != (addrbits != 16 ? 32 : 16))) {
2367 nasm_error(ERR_WARNING | ERR_PASS1, "displacement size ignored on absolute address");
2368 }
2369
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002370 if (bits == 64 && (~input->type & IP_REL)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002371 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002372 output->sib = GEN_SIB(0, 4, 5);
2373 output->bytes = 4;
2374 output->modrm = GEN_MODRM(0, rfield, 4);
2375 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002376 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002377 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002378 output->bytes = (addrbits != 16 ? 4 : 2);
2379 output->modrm = GEN_MODRM(0, rfield, (addrbits != 16 ? 5 : 6));
2380 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002381 }
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002382 } else {
2383 /*
2384 * It's an indirection.
2385 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002386 int i = input->indexreg, b = input->basereg, s = input->scale;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002387 int32_t seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002388 int hb = input->hintbase, ht = input->hinttype;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002389 int t, it, bt; /* register numbers */
2390 opflags_t x, ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002391
H. Peter Anvine2c80182005-01-15 22:15:51 +00002392 if (s == 0)
2393 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002394
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002395 if (is_register(i)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002396 it = nasm_regvals[i];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002397 ix = nasm_reg_flags[i];
2398 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002399 it = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002400 ix = 0;
2401 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002402
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002403 if (is_register(b)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002404 bt = nasm_regvals[b];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002405 bx = nasm_reg_flags[b];
2406 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002407 bt = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002408 bx = 0;
2409 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002410
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002411 /* if either one are a vector register... */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002412 if ((ix|bx) & (XMMREG|YMMREG|ZMMREG) & ~REG_EA) {
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002413 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002414 int32_t o = input->offset;
2415 int mod, scale, index, base;
2416
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002417 /*
2418 * For a vector SIB, one has to be a vector and the other,
2419 * if present, a GPR. The vector must be the index operand.
2420 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002421 if (it == -1 || (bx & (XMMREG|YMMREG|ZMMREG) & ~REG_EA)) {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002422 if (s == 0)
2423 s = 1;
2424 else if (s != 1)
2425 goto err;
2426
2427 t = bt, bt = it, it = t;
2428 x = bx, bx = ix, ix = x;
2429 }
2430
2431 if (bt != -1) {
2432 if (REG_GPR & ~bx)
2433 goto err;
2434 if (!(REG64 & ~bx) || !(REG32 & ~bx))
2435 sok &= bx;
2436 else
2437 goto err;
2438 }
2439
2440 /*
2441 * While we're here, ensure the user didn't specify
2442 * WORD or QWORD
2443 */
2444 if (input->disp_size == 16 || input->disp_size == 64)
2445 goto err;
2446
2447 if (addrbits == 16 ||
2448 (addrbits == 32 && !(sok & BITS32)) ||
2449 (addrbits == 64 && !(sok & BITS64)))
2450 goto err;
2451
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002452 output->type = ((ix & ZMMREG & ~REG_EA) ? EA_ZMMVSIB
2453 : ((ix & YMMREG & ~REG_EA)
2454 ? EA_YMMVSIB : EA_XMMVSIB));
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002455
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002456 output->rex |= rexflags(it, ix, REX_X);
2457 output->rex |= rexflags(bt, bx, REX_B);
2458 ins->evex_p[2] |= evexflags(it, 0, EVEX_P2VP, 2);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002459
2460 index = it & 7; /* it is known to be != -1 */
2461
2462 switch (s) {
2463 case 1:
2464 scale = 0;
2465 break;
2466 case 2:
2467 scale = 1;
2468 break;
2469 case 4:
2470 scale = 2;
2471 break;
2472 case 8:
2473 scale = 3;
2474 break;
2475 default: /* then what the smeg is it? */
2476 goto err; /* panic */
2477 }
2478
2479 if (bt == -1) {
2480 base = 5;
2481 mod = 0;
2482 } else {
2483 base = (bt & 7);
2484 if (base != REG_NUM_EBP && o == 0 &&
2485 seg == NO_SEG && !forw_ref &&
2486 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
2487 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002488 else if (IS_MOD_01())
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002489 mod = 1;
2490 else
2491 mod = 2;
2492 }
2493
2494 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002495 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2496 output->modrm = GEN_MODRM(mod, rfield, 4);
2497 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002498 } else if ((ix|bx) & (BITS32|BITS64)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002499 /*
2500 * it must be a 32/64-bit memory reference. Firstly we have
2501 * to check that all registers involved are type E/Rxx.
2502 */
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002503 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002504 int32_t o = input->offset;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002505
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002506 if (it != -1) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002507 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2508 sok &= ix;
2509 else
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002510 goto err;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002511 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002512
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002513 if (bt != -1) {
2514 if (REG_GPR & ~bx)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002515 goto err; /* Invalid register */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002516 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002517 goto err; /* Invalid size */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002518 sok &= bx;
2519 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002520
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002521 /*
2522 * While we're here, ensure the user didn't specify
2523 * WORD or QWORD
2524 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002525 if (input->disp_size == 16 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002526 goto err;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002527
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002528 if (addrbits == 16 ||
2529 (addrbits == 32 && !(sok & BITS32)) ||
2530 (addrbits == 64 && !(sok & BITS64)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002531 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002532
Keith Kaniosb7a89542007-04-12 02:40:54 +00002533 /* now reorganize base/index */
2534 if (s == 1 && bt != it && bt != -1 && it != -1 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002535 ((hb == b && ht == EAH_NOTBASE) ||
2536 (hb == i && ht == EAH_MAKEBASE))) {
2537 /* swap if hints say so */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002538 t = bt, bt = it, it = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002539 x = bx, bx = ix, ix = x;
2540 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00002541 if (bt == it) /* convert EAX+2*EAX to 3*EAX */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002542 bt = -1, bx = 0, s++;
2543 if (bt == -1 && s == 1 && !(hb == it && ht == EAH_NOTBASE)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002544 /* make single reg base, unless hint */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002545 bt = it, bx = ix, it = -1, ix = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002546 }
2547 if (((s == 2 && it != REG_NUM_ESP && !(input->eaflags & EAF_TIMESTWO)) ||
2548 s == 3 || s == 5 || s == 9) && bt == -1)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002549 bt = it, bx = ix, s--; /* convert 3*EAX to EAX+2*EAX */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002550 if (it == -1 && (bt & 7) != REG_NUM_ESP &&
2551 (input->eaflags & EAF_TIMESTWO))
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002552 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002553 /* convert [NOSPLIT EAX] to sib format with 0x0 displacement */
Keith Kanios48af1772007-08-17 07:37:52 +00002554 if (s == 1 && it == REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002555 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002556 t = it, it = bt, bt = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002557 x = ix, ix = bx, bx = x;
2558 }
2559 if (it == REG_NUM_ESP ||
2560 (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002561 goto err; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002562
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002563 output->rex |= rexflags(it, ix, REX_X);
2564 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002565
Keith Kanios48af1772007-08-17 07:37:52 +00002566 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002567 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002568 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002569
Keith Kaniosb7a89542007-04-12 02:40:54 +00002570 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002571 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002572 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002573 } else {
2574 rm = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002575 if (rm != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002576 seg == NO_SEG && !forw_ref &&
2577 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002578 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002579 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002580 mod = 1;
2581 else
2582 mod = 2;
2583 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002584
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002585 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002586 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2587 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002588 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002589 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002590 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002591
Keith Kaniosb7a89542007-04-12 02:40:54 +00002592 if (it == -1)
2593 index = 4, s = 1;
2594 else
2595 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002596
H. Peter Anvine2c80182005-01-15 22:15:51 +00002597 switch (s) {
2598 case 1:
2599 scale = 0;
2600 break;
2601 case 2:
2602 scale = 1;
2603 break;
2604 case 4:
2605 scale = 2;
2606 break;
2607 case 8:
2608 scale = 3;
2609 break;
2610 default: /* then what the smeg is it? */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002611 goto err; /* panic */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002612 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002613
Keith Kaniosb7a89542007-04-12 02:40:54 +00002614 if (bt == -1) {
2615 base = 5;
2616 mod = 0;
2617 } else {
2618 base = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002619 if (base != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002620 seg == NO_SEG && !forw_ref &&
2621 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002622 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002623 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002624 mod = 1;
2625 else
2626 mod = 2;
2627 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002628
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002629 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002630 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2631 output->modrm = GEN_MODRM(mod, rfield, 4);
2632 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002633 }
2634 } else { /* it's 16-bit */
2635 int mod, rm;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002636 int16_t o = input->offset;
H. Peter Anvin70653092007-10-19 14:42:29 -07002637
Keith Kaniosb7a89542007-04-12 02:40:54 +00002638 /* check for 64-bit long mode */
2639 if (addrbits == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002640 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002641
H. Peter Anvine2c80182005-01-15 22:15:51 +00002642 /* check all registers are BX, BP, SI or DI */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002643 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI && b != R_DI) ||
2644 (i != -1 && i != R_BP && i != R_BX && i != R_SI && i != R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002645 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002646
Keith Kaniosb7a89542007-04-12 02:40:54 +00002647 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002648 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002649 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002650
H. Peter Anvine2c80182005-01-15 22:15:51 +00002651 if (s != 1 && i != -1)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002652 goto err; /* no can do, in 16-bit EA */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002653 if (b == -1 && i != -1) {
2654 int tmp = b;
2655 b = i;
2656 i = tmp;
2657 } /* swap */
2658 if ((b == R_SI || b == R_DI) && i != -1) {
2659 int tmp = b;
2660 b = i;
2661 i = tmp;
2662 }
2663 /* have BX/BP as base, SI/DI index */
2664 if (b == i)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002665 goto err; /* shouldn't ever happen, in theory */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002666 if (i != -1 && b != -1 &&
2667 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002668 goto err; /* invalid combinations */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002669 if (b == -1) /* pure offset: handled above */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002670 goto err; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002671
H. Peter Anvine2c80182005-01-15 22:15:51 +00002672 rm = -1;
2673 if (i != -1)
2674 switch (i * 256 + b) {
2675 case R_SI * 256 + R_BX:
2676 rm = 0;
2677 break;
2678 case R_DI * 256 + R_BX:
2679 rm = 1;
2680 break;
2681 case R_SI * 256 + R_BP:
2682 rm = 2;
2683 break;
2684 case R_DI * 256 + R_BP:
2685 rm = 3;
2686 break;
2687 } else
2688 switch (b) {
2689 case R_SI:
2690 rm = 4;
2691 break;
2692 case R_DI:
2693 rm = 5;
2694 break;
2695 case R_BP:
2696 rm = 6;
2697 break;
2698 case R_BX:
2699 rm = 7;
2700 break;
2701 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002702 if (rm == -1) /* can't happen, in theory */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002703 goto err; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002704
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002705 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
2706 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002707 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002708 else if (IS_MOD_01())
H. Peter Anvine2c80182005-01-15 22:15:51 +00002709 mod = 1;
2710 else
2711 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002712
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002713 output->sib_present = false; /* no SIB - it's 16-bit */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002714 output->bytes = mod; /* bytes of offset needed */
2715 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002716 }
2717 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002718 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002719
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002720 output->size = 1 + output->sib_present + output->bytes;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002721 return output->type;
2722
2723err:
2724 return output->type = EA_INVALID;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002725}
2726
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002727static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002728{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002729 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002730 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002731
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002732 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002733
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002734 switch (ins->prefixes[PPS_ASIZE]) {
2735 case P_A16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002736 valid &= 16;
2737 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002738 case P_A32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002739 valid &= 32;
2740 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002741 case P_A64:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002742 valid &= 64;
2743 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002744 case P_ASP:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002745 valid &= (addrbits == 32) ? 16 : 32;
2746 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002747 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002748 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002749 }
2750
2751 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002752 if (is_class(MEMORY, ins->oprs[j].type)) {
2753 opflags_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002754
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002755 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002756 if (!is_register(ins->oprs[j].indexreg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002757 i = 0;
2758 else
2759 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002760
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002761 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002762 if (!is_register(ins->oprs[j].basereg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002763 b = 0;
2764 else
2765 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002766
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002767 if (ins->oprs[j].scale == 0)
2768 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002769
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002770 if (!i && !b) {
2771 int ds = ins->oprs[j].disp_size;
2772 if ((addrbits != 64 && ds > 8) ||
2773 (addrbits == 64 && ds == 16))
2774 valid &= ds;
2775 } else {
2776 if (!(REG16 & ~b))
2777 valid &= 16;
2778 if (!(REG32 & ~b))
2779 valid &= 32;
2780 if (!(REG64 & ~b))
2781 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002782
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002783 if (!(REG16 & ~i))
2784 valid &= 16;
2785 if (!(REG32 & ~i))
2786 valid &= 32;
2787 if (!(REG64 & ~i))
2788 valid &= 64;
2789 }
2790 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002791 }
2792
2793 if (valid & addrbits) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002794 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002795 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002796 /* Add an address size prefix */
Cyrill Gorcunovd6851d42011-09-25 18:01:45 +04002797 ins->prefixes[PPS_ASIZE] = (addrbits == 32) ? P_A16 : P_A32;;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002798 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002799 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002800 /* Impossible... */
2801 errfunc(ERR_NONFATAL, "impossible combination of address sizes");
2802 ins->addr_size = addrbits; /* Error recovery */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002803 }
2804
2805 defdisp = ins->addr_size == 16 ? 16 : 32;
2806
2807 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002808 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2809 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp) != ins->addr_size) {
2810 /*
2811 * mem_offs sizes must match the address size; if not,
2812 * strip the MEM_OFFS bit and match only EA instructions
2813 */
2814 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2815 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002816 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002817}