blob: bf4314d12796be2a29d7efc17650d57fe51ae90b [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* assemble.c code generation for the Netwide Assembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * the actual codes (C syntax, i.e. octal):
9 * \0 - terminates the code. (Unless it's a literal of course.)
H. Peter Anvindcffe4b2008-10-10 22:10:31 -070010 * \1..\4 - that many literal bytes follow in the code stream
11 * \5 - add 4 to the primary operand number (b, low octdigit)
12 * \6 - add 4 to the secondary operand number (a, middle octdigit)
13 * \7 - add 4 to both the primary and the secondary operand number
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070014 * \10..\13 - a literal byte follows in the code stream, to be added
15 * to the register value of operand 0..3
16 * \14..\17 - a signed byte immediate operand, from operand 0..3
17 * \20..\23 - a byte immediate operand, from operand 0..3
18 * \24..\27 - an unsigned byte immediate operand, from operand 0..3
19 * \30..\33 - a word immediate operand, from operand 0..3
20 * \34..\37 - select between \3[0-3] and \4[0-3] depending on 16/32 bit
H. Peter Anvin3ba46772002-05-27 23:19:35 +000021 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070022 * \40..\43 - a long immediate operand, from operand 0..3
23 * \44..\47 - select between \3[0-3], \4[0-3] and \5[4-7]
H. Peter Anvinde4b89b2007-10-01 15:41:25 -070024 * depending on the address size of the instruction.
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070025 * \50..\53 - a byte relative operand, from operand 0..3
26 * \54..\57 - a qword immediate operand, from operand 0..3
27 * \60..\63 - a word relative operand, from operand 0..3
28 * \64..\67 - select between \6[0-3] and \7[0-3] depending on 16/32 bit
H. Peter Anvin17799b42002-05-21 03:31:21 +000029 * assembly mode or the operand-size override on the operand
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070030 * \70..\73 - a long relative operand, from operand 0..3
H. Peter Anvinc1377e92008-10-06 23:40:31 -070031 * \74..\77 - a word constant, from the _segment_ part of operand 0..3
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000032 * \1ab - a ModRM, calculated on EA in operand a, with the spare
33 * field the register value of operand b.
H. Peter Anvin7eb4a382007-09-17 15:49:30 -070034 * \140..\143 - an immediate word or signed byte for operand 0..3
H. Peter Anvina30cc072007-11-18 21:55:26 -080035 * \144..\147 - or 2 (s-field) into opcode byte if operand 0..3
36 * is a signed byte rather than a word. Opcode byte follows.
H. Peter Anvinc1377e92008-10-06 23:40:31 -070037 * \150..\153 - an immediate dword or signed byte for operand 0..3
H. Peter Anvina30cc072007-11-18 21:55:26 -080038 * \154..\157 - or 2 (s-field) into opcode byte if operand 0..3
H. Peter Anvin32cd4c22008-04-04 13:34:53 -070039 * is a signed byte rather than a dword. Opcode byte follows.
H. Peter Anvin401c07e2007-09-17 16:55:04 -070040 * \160..\163 - this instruction uses DREX rather than REX, with the
41 * OC0 field set to 0, and the dest field taken from
42 * operand 0..3.
43 * \164..\167 - this instruction uses DREX rather than REX, with the
44 * OC0 field set to 1, and the dest field taken from
45 * operand 0..3.
H. Peter Anvin401c07e2007-09-17 16:55:04 -070046 * \171 - placement of DREX suffix in the absence of an EA
H. Peter Anvind85d2502008-05-04 17:53:31 -070047 * \172\ab - the register number from operand a in bits 7..4, with
H. Peter Anvin52dc3532008-05-20 19:29:04 -070048 * the 4-bit immediate from operand b in bits 3..0.
H. Peter Anvind58656f2008-05-06 20:11:14 -070049 * \173\xab - the register number from operand a in bits 7..4, with
H. Peter Anvin52dc3532008-05-20 19:29:04 -070050 * the value b in bits 3..0.
51 * \174\a - the register number from operand a in bits 7..4, and
52 * an arbitrary value in bits 3..0 (assembled as zero.)
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000053 * \2ab - a ModRM, calculated on EA in operand a, with the spare
54 * field equal to digit b.
H. Peter Anvin32cd4c22008-04-04 13:34:53 -070055 * \250..\253 - same as \150..\153, except warn if the 64-bit operand
56 * is not equal to the truncated and sign-extended 32-bit
57 * operand; used for 32-bit immediates in 64-bit mode.
H. Peter Anvin588df782008-10-07 10:05:10 -070058 * \254..\257 - a signed 32-bit operand to be extended to 64 bits.
H. Peter Anvind85d2502008-05-04 17:53:31 -070059 * \260..\263 - this instruction uses VEX rather than REX, with the
60 * V field taken from operand 0..3.
61 * \270 - this instruction uses VEX rather than REX, with the
62 * V field set to 1111b.
63 *
64 * VEX prefixes are followed by the sequence:
H. Peter Anvinaaa088f2008-05-12 11:13:41 -070065 * \mm\wlp where mm is the M field; and wlp is:
66 * 00 0ww lpp
H. Peter Anvinbd420c72008-05-22 11:24:35 -070067 * [w0] ww = 0 for W = 0
68 * [w1] ww = 1 for W = 1
69 * [wx] ww = 2 for W don't care (always assembled as 0)
70 * [ww] ww = 3 for W used as REX.W
71 *
H. Peter Anvind85d2502008-05-04 17:53:31 -070072 *
H. Peter Anvinc1377e92008-10-06 23:40:31 -070073 * \274..\277 - a signed byte immediate operand, from operand 0..3,
74 * which is to be extended to the operand size.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000075 * \310 - indicates fixed 16-bit address size, i.e. optional 0x67.
76 * \311 - indicates fixed 32-bit address size, i.e. optional 0x67.
Keith Kanios48af1772007-08-17 07:37:52 +000077 * \312 - (disassembler only) marker on LOOP, LOOPxx instructions.
H. Peter Anvince2b3972007-05-30 22:21:11 +000078 * \313 - indicates fixed 64-bit address size, 0x67 invalid.
H. Peter Anvin23440102007-11-12 21:02:33 -080079 * \314 - (disassembler only) invalid with REX.B
80 * \315 - (disassembler only) invalid with REX.X
81 * \316 - (disassembler only) invalid with REX.R
82 * \317 - (disassembler only) invalid with REX.W
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000083 * \320 - indicates fixed 16-bit operand size, i.e. optional 0x66.
84 * \321 - indicates fixed 32-bit operand size, i.e. optional 0x66.
85 * \322 - indicates that this instruction is only valid when the
86 * operand size is the default (instruction to disassembler,
87 * generates no code in the assembler)
H. Peter Anvince2b3972007-05-30 22:21:11 +000088 * \323 - indicates fixed 64-bit operand size, REX on extensions only.
Keith Kaniosb7a89542007-04-12 02:40:54 +000089 * \324 - indicates 64-bit operand size requiring REX prefix.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000090 * \330 - a literal byte follows in the code stream, to be added
91 * to the condition code value of the instruction.
Keith Kanios48af1772007-08-17 07:37:52 +000092 * \331 - instruction not valid with REP prefix. Hint for
H. Peter Anvinef7468f2002-04-30 20:57:59 +000093 * disassembler only; for SSE instructions.
H. Peter Anvincb9b6902007-09-12 21:58:51 -070094 * \332 - REP prefix (0xF2 byte) used as opcode extension.
95 * \333 - REP prefix (0xF3 byte) used as opcode extension.
Keith Kanios48af1772007-08-17 07:37:52 +000096 * \334 - LOCK prefix used instead of REX.R
H. Peter Anvincb9b6902007-09-12 21:58:51 -070097 * \335 - disassemble a rep (0xF3 byte) prefix as repe not rep.
H. Peter Anvin962e3052008-08-28 17:47:16 -070098 * \336 - force a REP(E) prefix (0xF2) even if not specified.
99 * \337 - force a REPNE prefix (0xF3) even if not specified.
100 * \336-\337 are still listed as prefixes in the disassembler.
Keith Kaniosb7a89542007-04-12 02:40:54 +0000101 * \340 - reserve <operand 0> bytes of uninitialized storage.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000102 * Operand 0 had better be a segmentless constant.
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700103 * \344,\345 - the PUSH/POP (respectively) codes for CS, DS, ES, SS
104 * (POP is never used for CS) depending on operand 0
105 * \346,\347 - the second byte of PUSH/POP codes for FS, GS, depending
106 * on operand 0
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700107 * \360 - no SSE prefix (== \364\331)
108 * \361 - 66 SSE prefix (== \366\331)
109 * \362 - F2 SSE prefix (== \364\332)
110 * \363 - F3 SSE prefix (== \364\333)
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000111 * \364 - operand-size prefix (0x66) not permitted
112 * \365 - address-size prefix (0x67) not permitted
113 * \366 - operand-size prefix (0x66) used as opcode extension
114 * \367 - address-size prefix (0x67) used as opcode extension
H. Peter Anvin788e6c12002-04-30 21:02:01 +0000115 * \370,\371,\372 - match only if operand 0 meets byte jump criteria.
116 * 370 is used for Jcc, 371 is used for JMP.
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000117 * \373 - assemble 0x03 if bits==16, 0x05 if bits==32;
118 * used for conditional jump over longer jump
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000119 */
120
H. Peter Anvinfe501952007-10-02 21:53:51 -0700121#include "compiler.h"
122
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000123#include <stdio.h>
124#include <string.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +0000125#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000126
127#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000128#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000129#include "assemble.h"
130#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700131#include "tables.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000132
H. Peter Anvindfb91802008-05-20 11:43:53 -0700133/* Initialized to zero by the C standard */
134static const uint8_t const_zero_buf[256];
135
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000136typedef struct {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000137 int sib_present; /* is a SIB byte necessary? */
138 int bytes; /* # of bytes of offset needed */
139 int size; /* lazy - this is sib+bytes+1 */
140 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000141} ea;
142
Keith Kaniosb7a89542007-04-12 02:40:54 +0000143static uint32_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000144static efunc errfunc;
145static struct ofmt *outfmt;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000146static ListGen *list;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700148static int64_t calcsize(int32_t, int64_t, int, insn *, const uint8_t *);
H. Peter Anvin833caea2008-10-04 19:02:30 -0700149static void gencode(int32_t segment, int64_t offset, int bits,
150 insn * ins, const struct itemplate *temp,
151 int64_t insn_end);
H. Peter Anvin3360d792007-09-11 04:16:57 +0000152static int matches(const struct itemplate *, insn *, int bits);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000153static int32_t regflag(const operand *);
154static int32_t regval(const operand *);
155static int rexflags(int, int32_t, int);
156static int op_rexflags(const operand *, int);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700157static ea *process_ea(operand *, ea *, int, int, int, int32_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700158static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000159
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700160static int has_prefix(insn * ins, enum prefix_pos pos, enum prefixes prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000161{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700162 return ins->prefixes[pos] == prefix;
163}
164
165static void assert_no_prefix(insn * ins, enum prefix_pos pos)
166{
167 if (ins->prefixes[pos])
168 errfunc(ERR_NONFATAL, "invalid %s prefix",
169 prefix_name(ins->prefixes[pos]));
170}
171
172static const char *size_name(int size)
173{
174 switch (size) {
175 case 1:
176 return "byte";
177 case 2:
178 return "word";
179 case 4:
180 return "dword";
181 case 8:
182 return "qword";
183 case 10:
184 return "tword";
185 case 16:
186 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700187 case 32:
188 return "yword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700189 default:
190 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000191 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700192}
193
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700194static void warn_overflow(int size, const struct operand *o)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700195{
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700196 if (size < 8 && o->wrt == NO_SEG && o->segment == NO_SEG) {
Charles Craynedd462c82007-11-04 15:28:30 -0800197 int64_t lim = ((int64_t)1 << (size*8))-1;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700198 int64_t data = o->offset;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000199
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700200 if (data < ~lim || data > lim)
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700201 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700202 "%s data exceeds bounds", size_name(size));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700203 }
204}
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000205/*
206 * This routine wrappers the real output format's output routine,
207 * in order to pass a copy of the data off to the listing file
208 * generator at the same time.
209 */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800210static void out(int64_t offset, int32_t segto, const void *data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800211 enum out_type type, uint64_t size,
212 int32_t segment, int32_t wrt)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000213{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000214 static int32_t lineno = 0; /* static!!! */
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000215 static char *lnfname = NULL;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800216 uint8_t p[8];
H. Peter Anvineba20a72002-04-30 20:53:55 +0000217
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800218 if (type == OUT_ADDRESS && segment == NO_SEG && wrt == NO_SEG) {
219 /*
220 * This is a non-relocated address, and we're going to
221 * convert it into RAWDATA format.
222 */
223 uint8_t *q = p;
H. Peter Anvind1fb15c2007-11-13 09:37:59 -0800224
225 if (size > 8) {
226 errfunc(ERR_PANIC, "OUT_ADDRESS with size > 8");
227 return;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800228 }
H. Peter Anvind85d2502008-05-04 17:53:31 -0700229
H. Peter Anvind1fb15c2007-11-13 09:37:59 -0800230 WRITEADDR(q, *(int64_t *)data, size);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800231 data = p;
232 type = OUT_RAWDATA;
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000233 }
234
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800235 list->output(offset, data, type, size);
236
Frank Kotlerabebb082003-09-06 04:45:37 +0000237 /*
238 * this call to src_get determines when we call the
239 * debug-format-specific "linenum" function
240 * it updates lineno and lnfname to the current values
241 * returning 0 if "same as last time", -2 if lnfname
242 * changed, and the amount by which lineno changed,
243 * if it did. thus, these variables must be static
244 */
245
H. Peter Anvine2c80182005-01-15 22:15:51 +0000246 if (src_get(&lineno, &lnfname)) {
247 outfmt->current_dfmt->linenum(lnfname, lineno, segto);
H. Peter Anvince616072002-04-30 21:02:23 +0000248 }
H. Peter Anvineba20a72002-04-30 20:53:55 +0000249
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800250 outfmt->output(segto, data, type, size, segment, wrt);
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000251}
252
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700253static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700254 insn * ins, const uint8_t *code)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000255{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800256 int64_t isize;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000257 uint8_t c = code[0];
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000258
Charles Craynef1aefd82008-09-30 16:11:32 -0700259 if ((c != 0370 && c != 0371) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700260 return false;
261 if (!optimizing)
262 return false;
263 if (optimizing < 0 && c == 0371)
264 return false;
265
H. Peter Anvine2c80182005-01-15 22:15:51 +0000266 isize = calcsize(segment, offset, bits, ins, code);
267 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700268 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000269
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700270 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
271 return (isize >= -128 && isize <= 127); /* is it byte size? */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000273
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800274int64_t assemble(int32_t segment, int64_t offset, int bits, uint32_t cp,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000275 insn * instruction, struct ofmt *output, efunc error,
276 ListGen * listgen)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000277{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000278 const struct itemplate *temp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000279 int j;
280 int size_prob;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800281 int64_t insn_end;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000282 int32_t itimes;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800283 int64_t start = offset;
284 int64_t wsize = 0; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000285
H. Peter Anvine2c80182005-01-15 22:15:51 +0000286 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000287 cpu = cp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000288 outfmt = output; /* likewise */
289 list = listgen; /* and again */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000290
H. Peter Anvine2c80182005-01-15 22:15:51 +0000291 switch (instruction->opcode) {
292 case -1:
293 return 0;
294 case I_DB:
295 wsize = 1;
296 break;
297 case I_DW:
298 wsize = 2;
299 break;
300 case I_DD:
301 wsize = 4;
302 break;
303 case I_DQ:
304 wsize = 8;
305 break;
306 case I_DT:
307 wsize = 10;
308 break;
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700309 case I_DO:
310 wsize = 16;
311 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -0700312 case I_DY:
313 wsize = 32;
314 break;
H. Peter Anvin16b0a332007-09-12 20:27:41 -0700315 default:
316 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000317 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000318
H. Peter Anvineba20a72002-04-30 20:53:55 +0000319 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000321 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000322 if (t < 0)
323 errfunc(ERR_PANIC,
324 "instruction->times < 0 (%ld) in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000325
H. Peter Anvine2c80182005-01-15 22:15:51 +0000326 while (t--) { /* repeat TIMES times */
327 for (e = instruction->eops; e; e = e->next) {
328 if (e->type == EOT_DB_NUMBER) {
329 if (wsize == 1) {
330 if (e->segment != NO_SEG)
331 errfunc(ERR_NONFATAL,
332 "one-byte relocation attempted");
333 else {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000334 uint8_t out_byte = e->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000335 out(offset, segment, &out_byte,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800336 OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000337 }
Keith Kanios61ff53c2007-04-14 18:54:52 +0000338 } else if (wsize > 8) {
H. Peter Anvin3be5d852008-05-20 14:49:32 -0700339 errfunc(ERR_NONFATAL,
340 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000341 " instruction");
H. Peter Anvine2c80182005-01-15 22:15:51 +0000342 } else
343 out(offset, segment, &e->offset,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800344 OUT_ADDRESS, wsize, e->segment, e->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000345 offset += wsize;
H. Peter Anvin518df302008-06-14 16:53:48 -0700346 } else if (e->type == EOT_DB_STRING ||
347 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000348 int align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000349
H. Peter Anvine2c80182005-01-15 22:15:51 +0000350 out(offset, segment, e->stringval,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800351 OUT_RAWDATA, e->stringlen, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000352 align = e->stringlen % wsize;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000353
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 if (align) {
355 align = wsize - align;
H. Peter Anvindfb91802008-05-20 11:43:53 -0700356 out(offset, segment, const_zero_buf,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800357 OUT_RAWDATA, align, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000358 }
359 offset += e->stringlen + align;
360 }
361 }
362 if (t > 0 && t == instruction->times - 1) {
363 /*
364 * Dummy call to list->output to give the offset to the
365 * listing module.
366 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800367 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000368 list->uplevel(LIST_TIMES);
369 }
370 }
371 if (instruction->times > 1)
372 list->downlevel(LIST_TIMES);
373 return offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000374 }
375
H. Peter Anvine2c80182005-01-15 22:15:51 +0000376 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700377 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000378 FILE *fp;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000379
H. Peter Anvin418ca702008-05-30 10:42:30 -0700380 fp = fopen(fname, "rb");
381 if (!fp) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000382 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
383 fname);
H. Peter Anvin418ca702008-05-30 10:42:30 -0700384 } else if (fseek(fp, 0L, SEEK_END) < 0) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000385 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
386 fname);
H. Peter Anvin418ca702008-05-30 10:42:30 -0700387 } else {
H. Peter Anvin518df302008-06-14 16:53:48 -0700388 static char buf[4096];
389 size_t t = instruction->times;
390 size_t base = 0;
391 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000392
H. Peter Anvine2c80182005-01-15 22:15:51 +0000393 len = ftell(fp);
394 if (instruction->eops->next) {
395 base = instruction->eops->next->offset;
396 len -= base;
397 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700398 len > (size_t)instruction->eops->next->next->offset)
399 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000400 }
401 /*
402 * Dummy call to list->output to give the offset to the
403 * listing module.
404 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800405 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000406 list->uplevel(LIST_INCBIN);
407 while (t--) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700408 size_t l;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000409
H. Peter Anvine2c80182005-01-15 22:15:51 +0000410 fseek(fp, base, SEEK_SET);
411 l = len;
412 while (l > 0) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000413 int32_t m =
Charles Crayne192d5b52007-10-18 19:02:42 -0700414 fread(buf, 1, (l > (int32_t) sizeof(buf) ? (int32_t) sizeof(buf) : l),
H. Peter Anvine2c80182005-01-15 22:15:51 +0000415 fp);
416 if (!m) {
417 /*
418 * This shouldn't happen unless the file
419 * actually changes while we are reading
420 * it.
421 */
422 error(ERR_NONFATAL,
423 "`incbin': unexpected EOF while"
424 " reading file `%s'", fname);
425 t = 0; /* Try to exit cleanly */
426 break;
427 }
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800428 out(offset, segment, buf, OUT_RAWDATA, m,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000429 NO_SEG, NO_SEG);
430 l -= m;
431 }
432 }
433 list->downlevel(LIST_INCBIN);
434 if (instruction->times > 1) {
435 /*
436 * Dummy call to list->output to give the offset to the
437 * listing module.
438 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800439 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000440 list->uplevel(LIST_TIMES);
441 list->downlevel(LIST_TIMES);
442 }
443 fclose(fp);
444 return instruction->times * len;
445 }
446 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000447 }
448
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700449 /* Check to see if we need an address-size prefix */
450 add_asp(instruction, bits);
451
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700452 size_prob = false;
H. Peter Anvin70653092007-10-19 14:42:29 -0700453
454 for (temp = nasm_instructions[instruction->opcode]; temp->opcode != -1; temp++){
Keith Kaniosb7a89542007-04-12 02:40:54 +0000455 int m = matches(temp, instruction, bits);
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700456 if (m == 100 ||
457 (m == 99 && jmp_match(segment, offset, bits,
458 instruction, temp->code))) {
459 /* Matches! */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800460 int64_t insn_size = calcsize(segment, offset, bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -0700461 instruction, temp->code);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000462 itimes = instruction->times;
463 if (insn_size < 0) /* shouldn't be, on pass two */
464 error(ERR_PANIC, "errors made it through from pass one");
465 else
466 while (itimes--) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700467 for (j = 0; j < MAXPREFIX; j++) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000468 uint8_t c = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000469 switch (instruction->prefixes[j]) {
470 case P_LOCK:
471 c = 0xF0;
472 break;
473 case P_REPNE:
474 case P_REPNZ:
475 c = 0xF2;
476 break;
477 case P_REPE:
478 case P_REPZ:
479 case P_REP:
480 c = 0xF3;
481 break;
482 case R_CS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000483 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700484 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800485 "cs segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000486 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000487 c = 0x2E;
488 break;
489 case R_DS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000490 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700491 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800492 "ds segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000493 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000494 c = 0x3E;
495 break;
496 case R_ES:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000497 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700498 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800499 "es segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000500 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000501 c = 0x26;
502 break;
503 case R_FS:
504 c = 0x64;
505 break;
506 case R_GS:
507 c = 0x65;
508 break;
509 case R_SS:
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000510 if (bits == 64) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700511 error(ERR_WARNING | ERR_PASS2,
Charles Crayne1b851dc2007-11-05 21:49:49 -0800512 "ss segment base generated, but will be ignored in 64-bit mode");
Keith Kaniosfd5d9132007-04-16 15:46:46 +0000513 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000514 c = 0x36;
515 break;
516 case R_SEGR6:
517 case R_SEGR7:
518 error(ERR_NONFATAL,
519 "segr6 and segr7 cannot be used as prefixes");
520 break;
521 case P_A16:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000522 if (bits == 64) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000523 error(ERR_NONFATAL,
524 "16-bit addressing is not supported "
525 "in 64-bit mode");
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700526 } else if (bits != 16)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000527 c = 0x67;
528 break;
529 case P_A32:
530 if (bits != 32)
531 c = 0x67;
532 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700533 case P_A64:
534 if (bits != 64) {
535 error(ERR_NONFATAL,
536 "64-bit addressing is only supported "
537 "in 64-bit mode");
538 }
539 break;
540 case P_ASP:
541 c = 0x67;
542 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000543 case P_O16:
544 if (bits != 16)
545 c = 0x66;
546 break;
547 case P_O32:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000548 if (bits == 16)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000549 c = 0x66;
550 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700551 case P_O64:
552 /* REX.W */
553 break;
554 case P_OSP:
555 c = 0x66;
556 break;
557 case P_none:
558 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000559 default:
560 error(ERR_PANIC, "invalid instruction prefix");
561 }
562 if (c != 0) {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800563 out(offset, segment, &c, OUT_RAWDATA, 1,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000564 NO_SEG, NO_SEG);
565 offset++;
566 }
H. Peter Anvin70653092007-10-19 14:42:29 -0700567 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000568 insn_end = offset + insn_size;
H. Peter Anvin833caea2008-10-04 19:02:30 -0700569 gencode(segment, offset, bits, instruction,
570 temp, insn_end);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000571 offset += insn_size;
572 if (itimes > 0 && itimes == instruction->times - 1) {
573 /*
574 * Dummy call to list->output to give the offset to the
575 * listing module.
576 */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800577 list->output(offset, NULL, OUT_RAWDATA, 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000578 list->uplevel(LIST_TIMES);
579 }
580 }
581 if (instruction->times > 1)
582 list->downlevel(LIST_TIMES);
583 return offset - start;
584 } else if (m > 0 && m > size_prob) {
585 size_prob = m;
586 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000587 }
H. Peter Anvineba20a72002-04-30 20:53:55 +0000588
H. Peter Anvine2c80182005-01-15 22:15:51 +0000589 if (temp->opcode == -1) { /* didn't match any instruction */
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000590 switch (size_prob) {
591 case 1:
592 error(ERR_NONFATAL, "operation size not specified");
593 break;
594 case 2:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000595 error(ERR_NONFATAL, "mismatch in operand sizes");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000596 break;
597 case 3:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000598 error(ERR_NONFATAL, "no instruction for this cpu level");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000599 break;
600 case 4:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000601 error(ERR_NONFATAL, "instruction not supported in 64-bit mode");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000602 break;
603 default:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000604 error(ERR_NONFATAL,
605 "invalid combination of opcode and operands");
H. Peter Anvin34539fb2007-05-30 04:27:58 +0000606 break;
607 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000608 }
609 return 0;
610}
611
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800612int64_t insn_size(int32_t segment, int64_t offset, int bits, uint32_t cp,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000613 insn * instruction, efunc error)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000614{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000615 const struct itemplate *temp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000616
H. Peter Anvine2c80182005-01-15 22:15:51 +0000617 errfunc = error; /* to pass to other functions */
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000618 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000619
620 if (instruction->opcode == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000621 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000622
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700623 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
624 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
H. Peter Anvindfb91802008-05-20 11:43:53 -0700625 instruction->opcode == I_DT || instruction->opcode == I_DO ||
626 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000627 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000628 int32_t isize, osize, wsize = 0; /* placate gcc */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000629
H. Peter Anvine2c80182005-01-15 22:15:51 +0000630 isize = 0;
631 switch (instruction->opcode) {
632 case I_DB:
633 wsize = 1;
634 break;
635 case I_DW:
636 wsize = 2;
637 break;
638 case I_DD:
639 wsize = 4;
640 break;
641 case I_DQ:
642 wsize = 8;
643 break;
644 case I_DT:
645 wsize = 10;
646 break;
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700647 case I_DO:
648 wsize = 16;
649 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -0700650 case I_DY:
651 wsize = 32;
652 break;
H. Peter Anvin16b0a332007-09-12 20:27:41 -0700653 default:
654 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000655 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000656
H. Peter Anvine2c80182005-01-15 22:15:51 +0000657 for (e = instruction->eops; e; e = e->next) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000658 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000659
H. Peter Anvine2c80182005-01-15 22:15:51 +0000660 osize = 0;
661 if (e->type == EOT_DB_NUMBER)
662 osize = 1;
H. Peter Anvin518df302008-06-14 16:53:48 -0700663 else if (e->type == EOT_DB_STRING ||
664 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000665 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000666
H. Peter Anvine2c80182005-01-15 22:15:51 +0000667 align = (-osize) % wsize;
668 if (align < 0)
669 align += wsize;
670 isize += osize + align;
671 }
672 return isize * instruction->times;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000673 }
674
H. Peter Anvine2c80182005-01-15 22:15:51 +0000675 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700676 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000677 FILE *fp;
H. Peter Anvin518df302008-06-14 16:53:48 -0700678 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000679
H. Peter Anvin418ca702008-05-30 10:42:30 -0700680 fp = fopen(fname, "rb");
681 if (!fp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000682 error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
683 fname);
684 else if (fseek(fp, 0L, SEEK_END) < 0)
685 error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
686 fname);
687 else {
688 len = ftell(fp);
689 fclose(fp);
690 if (instruction->eops->next) {
691 len -= instruction->eops->next->offset;
692 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700693 len > (size_t)instruction->eops->next->next->offset) {
694 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000695 }
696 }
697 return instruction->times * len;
698 }
699 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000700 }
701
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700702 /* Check to see if we need an address-size prefix */
703 add_asp(instruction, bits);
704
Keith Kaniosb7a89542007-04-12 02:40:54 +0000705 for (temp = nasm_instructions[instruction->opcode]; temp->opcode != -1; temp++) {
706 int m = matches(temp, instruction, bits);
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700707 if (m == 100 ||
708 (m == 99 && jmp_match(segment, offset, bits,
709 instruction, temp->code))) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000710 /* we've matched an instruction. */
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800711 int64_t isize;
H. Peter Anvin3720f7b2008-05-12 11:00:50 -0700712 const uint8_t *codes = temp->code;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000713 int j;
714
715 isize = calcsize(segment, offset, bits, instruction, codes);
716 if (isize < 0)
717 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700718 for (j = 0; j < MAXPREFIX; j++) {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700719 switch (instruction->prefixes[j]) {
720 case P_A16:
721 if (bits != 16)
722 isize++;
723 break;
724 case P_A32:
725 if (bits != 32)
726 isize++;
727 break;
728 case P_O16:
729 if (bits != 16)
730 isize++;
731 break;
732 case P_O32:
733 if (bits == 16)
734 isize++;
735 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700736 case P_A64:
737 case P_O64:
738 case P_none:
739 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700740 default:
741 isize++;
742 break;
743 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000744 }
745 return isize * instruction->times;
746 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000747 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000748 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000749}
750
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700751static bool possible_sbyte(operand *o)
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000752{
H. Peter Anvinad6b8592008-10-07 09:56:38 -0700753 return o->wrt == NO_SEG && o->segment == NO_SEG &&
754 !(o->opflags & OPFLAG_FORWARD) &&
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -0700755 optimizing >= 0 && !(o->type & STRICT);
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000756}
757
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700758/* check that opn[op] is a signed byte of size 16 or 32 */
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700759static bool is_sbyte16(operand *o)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700760{
761 int16_t v;
762
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700763 if (!possible_sbyte(o))
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700764 return false;
765
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700766 v = o->offset;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700767 return v >= -128 && v <= 127;
768}
769
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700770static bool is_sbyte32(operand *o)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700771{
772 int32_t v;
773
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700774 if (!possible_sbyte(o))
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700775 return false;
776
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700777 v = o->offset;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700778 return v >= -128 && v <= 127;
779}
780
H. Peter Anvin507ae032008-10-09 15:37:10 -0700781/* Common construct */
782#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
783
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800784static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin9f817132008-10-06 19:11:07 -0700785 insn * ins, const uint8_t *codes)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000786{
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800787 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000788 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000789 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700790 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700791 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700792 uint8_t opex = 0;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000793
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700794 ins->rex = 0; /* Ensure REX is reset */
795
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700796 if (ins->prefixes[PPS_OSIZE] == P_O64)
797 ins->rex |= REX_W;
798
H. Peter Anvine2c80182005-01-15 22:15:51 +0000799 (void)segment; /* Don't warn that this parameter is unused */
800 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000801
H. Peter Anvin839eca22007-10-29 23:12:47 -0700802 while (*codes) {
803 c = *codes++;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700804 op1 = (c & 3) + ((opex & 1) << 2);
805 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
806 opx = &ins->oprs[op1];
807 opex = 0; /* For the next iteration */
808
H. Peter Anvin839eca22007-10-29 23:12:47 -0700809 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000810 case 01:
811 case 02:
812 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700813 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000814 codes += c, length += c;
815 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700816
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700817 case 05:
818 case 06:
819 case 07:
820 opex = c;
821 break;
822
H. Peter Anvin507ae032008-10-09 15:37:10 -0700823 case4(010):
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000824 ins->rex |=
H. Peter Anvin839eca22007-10-29 23:12:47 -0700825 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000826 codes++, length++;
827 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700828
829 case4(014):
830 case4(020):
831 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000832 length++;
833 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700834
835 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000836 length += 2;
837 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700838
839 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700840 if (opx->type & (BITS16 | BITS32 | BITS64))
841 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000842 else
843 length += (bits == 16) ? 2 : 4;
844 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700845
846 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000847 length += 4;
848 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700849
850 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700851 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000852 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700853
854 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000855 length++;
856 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700857
858 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +0000859 length += 8; /* MOV reg64/imm */
860 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700861
862 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000863 length += 2;
864 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700865
866 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700867 if (opx->type & (BITS16 | BITS32 | BITS64))
868 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000869 else
870 length += (bits == 16) ? 2 : 4;
871 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700872
873 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000874 length += 4;
875 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700876
877 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700878 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000879 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700880
881 case4(0140):
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700882 length += is_sbyte16(opx) ? 1 : 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000883 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700884
885 case4(0144):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800886 codes++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000887 length++;
888 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700889
890 case4(0150):
H. Peter Anvin1c3277b2008-07-19 21:38:56 -0700891 length += is_sbyte32(opx) ? 1 : 4;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700892 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700893
894 case4(0154):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800895 codes++;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700896 length++;
897 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700898
899 case4(0160):
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700900 length++;
901 ins->rex |= REX_D;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700902 ins->drexdst = regval(opx);
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700903 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700904
905 case4(0164):
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700906 length++;
907 ins->rex |= REX_D|REX_OC;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700908 ins->drexdst = regval(opx);
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700909 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700910
H. Peter Anvin401c07e2007-09-17 16:55:04 -0700911 case 0171:
912 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700913
H. Peter Anvind85d2502008-05-04 17:53:31 -0700914 case 0172:
H. Peter Anvind58656f2008-05-06 20:11:14 -0700915 case 0173:
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700916 case 0174:
H. Peter Anvind85d2502008-05-04 17:53:31 -0700917 codes++;
918 length++;
919 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700920
921 case4(0250):
H. Peter Anvinad6b8592008-10-07 09:56:38 -0700922 length += is_sbyte32(opx) ? 1 : 4;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -0700923 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700924
925 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -0700926 length += 4;
927 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700928
929 case4(0260):
H. Peter Anvind85d2502008-05-04 17:53:31 -0700930 ins->rex |= REX_V;
931 ins->drexdst = regval(opx);
932 ins->vex_m = *codes++;
933 ins->vex_wlp = *codes++;
934 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700935
H. Peter Anvind85d2502008-05-04 17:53:31 -0700936 case 0270:
H. Peter Anvind85d2502008-05-04 17:53:31 -0700937 ins->rex |= REX_V;
938 ins->drexdst = 0;
939 ins->vex_m = *codes++;
940 ins->vex_wlp = *codes++;
941 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700942
943 case4(0274):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700944 length++;
945 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700946
947 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000948 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700949
H. Peter Anvine2c80182005-01-15 22:15:51 +0000950 case 0310:
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700951 if (bits == 64)
952 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700953 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000954 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700955
H. Peter Anvine2c80182005-01-15 22:15:51 +0000956 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700957 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000958 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700959
H. Peter Anvine2c80182005-01-15 22:15:51 +0000960 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -0700961 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700962
Keith Kaniosb7a89542007-04-12 02:40:54 +0000963 case 0313:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700964 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
965 has_prefix(ins, PPS_ASIZE, P_A32))
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700966 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000967 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700968
969 case4(0314):
H. Peter Anvin23440102007-11-12 21:02:33 -0800970 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700971
H. Peter Anvine2c80182005-01-15 22:15:51 +0000972 case 0320:
Keith Kaniosb7a89542007-04-12 02:40:54 +0000973 length += (bits != 16);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000974 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700975
H. Peter Anvine2c80182005-01-15 22:15:51 +0000976 case 0321:
977 length += (bits == 16);
978 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700979
H. Peter Anvine2c80182005-01-15 22:15:51 +0000980 case 0322:
981 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700982
Keith Kaniosb7a89542007-04-12 02:40:54 +0000983 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000984 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000985 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700986
Keith Kaniosb7a89542007-04-12 02:40:54 +0000987 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000988 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +0000989 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700990
H. Peter Anvine2c80182005-01-15 22:15:51 +0000991 case 0330:
992 codes++, length++;
993 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700994
H. Peter Anvine2c80182005-01-15 22:15:51 +0000995 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000996 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700997
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700998 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000999 case 0333:
1000 length++;
1001 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001002
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001003 case 0334:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001004 ins->rex |= REX_L;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001005 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001006
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001007 case 0335:
1008 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001009
H. Peter Anvin962e3052008-08-28 17:47:16 -07001010 case 0336:
1011 if (!ins->prefixes[PPS_LREP])
1012 ins->prefixes[PPS_LREP] = P_REP;
1013 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001014
H. Peter Anvin962e3052008-08-28 17:47:16 -07001015 case 0337:
1016 if (!ins->prefixes[PPS_LREP])
1017 ins->prefixes[PPS_LREP] = P_REPNE;
1018 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001019
H. Peter Anvine2c80182005-01-15 22:15:51 +00001020 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001021 if (ins->oprs[0].segment != NO_SEG)
1022 errfunc(ERR_NONFATAL, "attempt to reserve non-constant"
1023 " quantity of BSS space");
1024 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001025 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001026 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001027
1028 case4(0344):
H. Peter Anvinff6e12d2008-10-08 21:17:32 -07001029 length++;
1030 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001031
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001032 case 0360:
1033 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001034
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001035 case 0361:
1036 case 0362:
1037 case 0363:
1038 length++;
1039 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001040
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001041 case 0364:
1042 case 0365:
1043 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001044
Keith Kanios48af1772007-08-17 07:37:52 +00001045 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001046 case 0367:
1047 length++;
1048 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001049
H. Peter Anvine2c80182005-01-15 22:15:51 +00001050 case 0370:
1051 case 0371:
1052 case 0372:
1053 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001054
H. Peter Anvine2c80182005-01-15 22:15:51 +00001055 case 0373:
1056 length++;
1057 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001058
1059 case4(0100):
1060 case4(0110):
1061 case4(0120):
1062 case4(0130):
1063 case4(0200):
1064 case4(0204):
1065 case4(0210):
1066 case4(0214):
1067 case4(0220):
1068 case4(0224):
1069 case4(0230):
1070 case4(0234):
1071 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001072 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001073 int rfield;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001074 int32_t rflags;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001075 struct operand *opy = &ins->oprs[op2];
1076
Keith Kaniosb7a89542007-04-12 02:40:54 +00001077 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001078
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001079 if (c <= 0177) {
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001080 /* pick rfield from operand b (opx) */
1081 rflags = regflag(opx);
1082 rfield = nasm_regvals[opx->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001083 } else {
1084 rflags = 0;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001085 rfield = c & 7;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001086 }
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001087 if (!process_ea(opy, &ea_data, bits,
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001088 ins->addr_size, rfield, rflags)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001089 errfunc(ERR_NONFATAL, "invalid effective address");
1090 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001091 } else {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001092 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001093 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001094 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001095 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001096 break;
1097
1098 default:
1099 errfunc(ERR_PANIC, "internal instruction table corrupt"
1100 ": instruction code 0x%02X given", c);
1101 break;
1102 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001103 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001104
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001105 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001106
H. Peter Anvind85d2502008-05-04 17:53:31 -07001107 if (ins->rex & REX_V) {
1108 int bad32 = REX_R|REX_W|REX_X|REX_B;
1109
1110 if (ins->rex & REX_H) {
1111 errfunc(ERR_NONFATAL, "cannot use high register in vex instruction");
1112 return -1;
1113 }
1114 switch (ins->vex_wlp & 030) {
1115 case 000:
H. Peter Anvinbd420c72008-05-22 11:24:35 -07001116 case 020:
H. Peter Anvind85d2502008-05-04 17:53:31 -07001117 ins->rex &= ~REX_W;
1118 break;
1119 case 010:
1120 ins->rex |= REX_W;
1121 bad32 &= ~REX_W;
1122 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -07001123 case 030:
H. Peter Anvind85d2502008-05-04 17:53:31 -07001124 /* Follow REX_W */
1125 break;
1126 }
1127
1128 if (bits != 64 && ((ins->rex & bad32) || ins->drexdst > 7)) {
1129 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1130 return -1;
1131 }
1132 if (ins->vex_m != 1 || (ins->rex & (REX_W|REX_R|REX_B)))
1133 length += 3;
1134 else
1135 length += 2;
1136 } else if (ins->rex & REX_D) {
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001137 if (ins->rex & REX_H) {
1138 errfunc(ERR_NONFATAL, "cannot use high register in drex instruction");
1139 return -1;
1140 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001141 if (bits != 64 && ((ins->rex & (REX_R|REX_W|REX_X|REX_B)) ||
H. Peter Anvincf5180a2007-09-17 17:25:27 -07001142 ins->drexdst > 7)) {
1143 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1144 return -1;
1145 }
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001146 length++;
1147 } else if (ins->rex & REX_REAL) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001148 if (ins->rex & REX_H) {
1149 errfunc(ERR_NONFATAL, "cannot use high register in rex instruction");
1150 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001151 } else if (bits == 64) {
1152 length++;
1153 } else if ((ins->rex & REX_L) &&
1154 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
1155 cpu >= IF_X86_64) {
1156 /* LOCK-as-REX.R */
1157 assert_no_prefix(ins, PPS_LREP);
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001158 length++;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001159 } else {
H. Peter Anvincf5180a2007-09-17 17:25:27 -07001160 errfunc(ERR_NONFATAL, "invalid operands in non-64-bit mode");
1161 return -1;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001162 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001163 }
1164
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001165 return length;
1166}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001167
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001168#define EMIT_REX() \
H. Peter Anvind85d2502008-05-04 17:53:31 -07001169 if (!(ins->rex & (REX_D|REX_V)) && (ins->rex & REX_REAL) && (bits == 64)) { \
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001170 ins->rex = (ins->rex & REX_REAL)|REX_P; \
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001171 out(offset, segment, &ins->rex, OUT_RAWDATA, 1, NO_SEG, NO_SEG); \
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001172 ins->rex = 0; \
1173 offset += 1; \
1174 }
1175
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001176static void gencode(int32_t segment, int64_t offset, int bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -07001177 insn * ins, const struct itemplate *temp,
1178 int64_t insn_end)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001179{
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001180 static char condval[] = { /* conditional opcodes */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001181 0x7, 0x3, 0x2, 0x6, 0x2, 0x4, 0xF, 0xD, 0xC, 0xE, 0x6, 0x2,
1182 0x3, 0x7, 0x3, 0x5, 0xE, 0xC, 0xD, 0xF, 0x1, 0xB, 0x9, 0x5,
1183 0x0, 0xA, 0xA, 0xB, 0x8, 0x4
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001184 };
Keith Kaniosb7a89542007-04-12 02:40:54 +00001185 uint8_t c;
1186 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001187 int64_t size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001188 int64_t data;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001189 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001190 struct operand *opx;
H. Peter Anvin833caea2008-10-04 19:02:30 -07001191 const uint8_t *codes = temp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001192 uint8_t opex = 0;
H. Peter Anvin70653092007-10-19 14:42:29 -07001193
H. Peter Anvin839eca22007-10-29 23:12:47 -07001194 while (*codes) {
1195 c = *codes++;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001196 op1 = (c & 3) + ((opex & 1) << 2);
1197 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1198 opx = &ins->oprs[op1];
1199 opex = 0; /* For the next iteration */
1200
H. Peter Anvin839eca22007-10-29 23:12:47 -07001201 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001202 case 01:
1203 case 02:
1204 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001205 case 04:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001206 EMIT_REX();
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001207 out(offset, segment, codes, OUT_RAWDATA, c, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001208 codes += c;
1209 offset += c;
1210 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001211
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001212 case 05:
1213 case 06:
1214 case 07:
1215 opex = c;
1216 break;
1217
H. Peter Anvin507ae032008-10-09 15:37:10 -07001218 case4(010):
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001219 EMIT_REX();
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001220 bytes[0] = *codes++ + (regval(opx) & 7);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001221 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001222 offset += 1;
1223 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001224
H. Peter Anvin507ae032008-10-09 15:37:10 -07001225 case4(014):
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001226 /* The test for BITS8 and SBYTE here is intended to avoid
1227 warning on optimizer actions due to SBYTE, while still
1228 warn on explicit BYTE directives. Also warn, obviously,
1229 if the optimizer isn't enabled. */
1230 if (((opx->type & BITS8) ||
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001231 !(opx->type & temp->opd[op1] & BYTENESS)) &&
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001232 (opx->offset < -128 || opx->offset > 127)) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001233 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001234 "signed byte value exceeds bounds");
H. Peter Anvin6c80ab62008-10-04 18:50:47 -07001235 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001236 if (opx->segment != NO_SEG) {
1237 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001238 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001239 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001240 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001241 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001242 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001243 NO_SEG);
1244 }
1245 offset += 1;
1246 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001247
H. Peter Anvin507ae032008-10-09 15:37:10 -07001248 case4(020):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001249 if (opx->offset < -256 || opx->offset > 255) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001250 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001251 "byte value exceeds bounds");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001252 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001253 if (opx->segment != NO_SEG) {
1254 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001255 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001256 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001257 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001258 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001259 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001260 NO_SEG);
1261 }
1262 offset += 1;
1263 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001264
H. Peter Anvin507ae032008-10-09 15:37:10 -07001265 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001266 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001267 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvin72c64372008-01-08 22:13:48 -08001268 "unsigned byte value exceeds bounds");
H. Peter Anvin839eca22007-10-29 23:12:47 -07001269 if (opx->segment != NO_SEG) {
1270 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001271 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001272 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001273 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001274 bytes[0] = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001275 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001276 NO_SEG);
1277 }
1278 offset += 1;
1279 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001280
H. Peter Anvin507ae032008-10-09 15:37:10 -07001281 case4(030):
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001282 warn_overflow(2, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001283 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001284 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001285 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001286 offset += 2;
1287 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001288
H. Peter Anvin507ae032008-10-09 15:37:10 -07001289 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001290 if (opx->type & (BITS16 | BITS32))
1291 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001292 else
1293 size = (bits == 16) ? 2 : 4;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001294 warn_overflow(size, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001295 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001296 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001297 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001298 offset += size;
1299 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001300
H. Peter Anvin507ae032008-10-09 15:37:10 -07001301 case4(040):
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001302 warn_overflow(4, opx);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001303 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001304 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001305 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001306 offset += 4;
1307 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001308
H. Peter Anvin507ae032008-10-09 15:37:10 -07001309 case4(044):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001310 data = opx->offset;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001311 size = ins->addr_size >> 3;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001312 warn_overflow(size, opx);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001313 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001314 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001315 offset += size;
1316 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001317
H. Peter Anvin507ae032008-10-09 15:37:10 -07001318 case4(050):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001319 if (opx->segment != segment)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001320 errfunc(ERR_NONFATAL,
1321 "short relative jump outside segment");
H. Peter Anvin839eca22007-10-29 23:12:47 -07001322 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001323 if (data > 127 || data < -128)
1324 errfunc(ERR_NONFATAL, "short jump is out of range");
1325 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001326 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001327 offset += 1;
1328 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001329
H. Peter Anvin507ae032008-10-09 15:37:10 -07001330 case4(054):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001331 data = (int64_t)opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001332 out(offset, segment, &data, OUT_ADDRESS, 8,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001333 opx->segment, opx->wrt);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001334 offset += 8;
1335 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001336
H. Peter Anvin507ae032008-10-09 15:37:10 -07001337 case4(060):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001338 if (opx->segment != segment) {
1339 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001340 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001341 OUT_REL2ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001342 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001343 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001344 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001345 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001346 OUT_ADDRESS, 2, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001347 }
1348 offset += 2;
1349 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001350
H. Peter Anvin507ae032008-10-09 15:37:10 -07001351 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001352 if (opx->type & (BITS16 | BITS32 | BITS64))
1353 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001354 else
1355 size = (bits == 16) ? 2 : 4;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001356 if (opx->segment != segment) {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001357 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001358 out(offset, segment, &data,
1359 size == 2 ? OUT_REL2ADR : OUT_REL4ADR,
1360 insn_end - offset, opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001361 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001362 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001363 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001364 OUT_ADDRESS, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001365 }
1366 offset += size;
1367 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001368
H. Peter Anvin507ae032008-10-09 15:37:10 -07001369 case4(070):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001370 if (opx->segment != segment) {
1371 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001372 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001373 OUT_REL4ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001374 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001375 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001376 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001377 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001378 OUT_ADDRESS, 4, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001379 }
1380 offset += 4;
1381 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001382
H. Peter Anvin507ae032008-10-09 15:37:10 -07001383 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001384 if (opx->segment == NO_SEG)
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001385 errfunc(ERR_NONFATAL, "value referenced by FAR is not"
1386 " relocatable");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001387 data = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001388 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001389 outfmt->segbase(1 + opx->segment),
1390 opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001391 offset += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001392 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001393
H. Peter Anvin507ae032008-10-09 15:37:10 -07001394 case4(0140):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001395 data = opx->offset;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001396 warn_overflow(2, opx);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001397 if (is_sbyte16(opx)) {
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001398 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001399 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001400 NO_SEG);
1401 offset++;
1402 } else {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001403 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001404 opx->segment, opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001405 offset += 2;
1406 }
1407 break;
1408
H. Peter Anvin507ae032008-10-09 15:37:10 -07001409 case4(0144):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001410 EMIT_REX();
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001411 bytes[0] = *codes++;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001412 if (is_sbyte16(opx))
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001413 bytes[0] |= 2; /* s-bit */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001414 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001415 offset++;
1416 break;
1417
H. Peter Anvin507ae032008-10-09 15:37:10 -07001418 case4(0150):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001419 data = opx->offset;
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001420 warn_overflow(4, opx);
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001421 if (is_sbyte32(opx)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001422 bytes[0] = data;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001423 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001424 NO_SEG);
1425 offset++;
1426 } else {
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001427 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001428 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001429 offset += 4;
1430 }
1431 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001432
H. Peter Anvin507ae032008-10-09 15:37:10 -07001433 case4(0154):
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001434 EMIT_REX();
H. Peter Anvine2c80182005-01-15 22:15:51 +00001435 bytes[0] = *codes++;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07001436 if (is_sbyte32(opx))
H. Peter Anvine2c80182005-01-15 22:15:51 +00001437 bytes[0] |= 2; /* s-bit */
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001438 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001439 offset++;
1440 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001441
H. Peter Anvin507ae032008-10-09 15:37:10 -07001442 case4(0160):
1443 case4(0164):
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001444 break;
1445
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001446 case 0171:
1447 bytes[0] =
1448 (ins->drexdst << 4) |
1449 (ins->rex & REX_OC ? 0x08 : 0) |
1450 (ins->rex & (REX_R|REX_X|REX_B));
1451 ins->rex = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001452 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001453 offset++;
1454 break;
1455
H. Peter Anvind85d2502008-05-04 17:53:31 -07001456 case 0172:
1457 c = *codes++;
1458 opx = &ins->oprs[c >> 3];
H. Peter Anvina4835d42008-05-20 14:21:29 -07001459 bytes[0] = nasm_regvals[opx->basereg] << 4;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001460 opx = &ins->oprs[c & 7];
1461 if (opx->segment != NO_SEG || opx->wrt != NO_SEG) {
1462 errfunc(ERR_NONFATAL,
1463 "non-absolute expression not permitted as argument %d",
1464 c & 7);
1465 } else {
1466 if (opx->offset & ~15) {
H. Peter Anvine9d7f1a2008-10-05 19:42:55 -07001467 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
H. Peter Anvind85d2502008-05-04 17:53:31 -07001468 "four-bit argument exceeds bounds");
1469 }
1470 bytes[0] |= opx->offset & 15;
1471 }
1472 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1473 offset++;
1474 break;
1475
H. Peter Anvind58656f2008-05-06 20:11:14 -07001476 case 0173:
1477 c = *codes++;
1478 opx = &ins->oprs[c >> 4];
H. Peter Anvina4835d42008-05-20 14:21:29 -07001479 bytes[0] = nasm_regvals[opx->basereg] << 4;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001480 bytes[0] |= c & 15;
1481 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1482 offset++;
1483 break;
1484
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001485 case 0174:
1486 c = *codes++;
1487 opx = &ins->oprs[c];
1488 bytes[0] = nasm_regvals[opx->basereg] << 4;
1489 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1490 offset++;
1491 break;
1492
H. Peter Anvin507ae032008-10-09 15:37:10 -07001493 case4(0250):
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001494 data = opx->offset;
H. Peter Anvinad6b8592008-10-07 09:56:38 -07001495 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1496 (int32_t)data != (int64_t)data) {
1497 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1498 "signed dword immediate exceeds bounds");
1499 }
1500 if (is_sbyte32(opx)) {
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001501 bytes[0] = data;
1502 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1503 NO_SEG);
1504 offset++;
1505 } else {
1506 out(offset, segment, &data, OUT_ADDRESS, 4,
1507 opx->segment, opx->wrt);
1508 offset += 4;
1509 }
1510 break;
1511
H. Peter Anvin507ae032008-10-09 15:37:10 -07001512 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -07001513 data = opx->offset;
1514 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1515 (int32_t)data != (int64_t)data) {
1516 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1517 "signed dword immediate exceeds bounds");
1518 }
1519 out(offset, segment, &data, OUT_ADDRESS, 4,
1520 opx->segment, opx->wrt);
1521 offset += 4;
1522 break;
1523
H. Peter Anvin507ae032008-10-09 15:37:10 -07001524 case4(0260):
H. Peter Anvind85d2502008-05-04 17:53:31 -07001525 case 0270:
1526 codes += 2;
1527 if (ins->vex_m != 1 || (ins->rex & (REX_W|REX_X|REX_B))) {
1528 bytes[0] = 0xc4;
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001529 bytes[1] = ins->vex_m | ((~ins->rex & 7) << 5);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001530 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001531 ((~ins->drexdst & 15)<< 3) | (ins->vex_wlp & 07);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001532 out(offset, segment, &bytes, OUT_RAWDATA, 3, NO_SEG, NO_SEG);
1533 offset += 3;
1534 } else {
1535 bytes[0] = 0xc5;
H. Peter Anvin4d2c38c2008-05-04 23:15:13 -07001536 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
1537 ((~ins->drexdst & 15) << 3) | (ins->vex_wlp & 07);
H. Peter Anvind85d2502008-05-04 17:53:31 -07001538 out(offset, segment, &bytes, OUT_RAWDATA, 2, NO_SEG, NO_SEG);
1539 offset += 2;
1540 }
1541 break;
1542
H. Peter Anvin507ae032008-10-09 15:37:10 -07001543 case4(0274):
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001544 {
1545 uint64_t uv, um;
1546 int s;
1547
1548 if (ins->rex & REX_W)
1549 s = 64;
1550 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1551 s = 16;
1552 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1553 s = 32;
1554 else
1555 s = bits;
1556
1557 um = (uint64_t)2 << (s-1);
1558 uv = opx->offset;
1559
1560 if (uv > 127 && uv < (uint64_t)-128 &&
1561 (uv < um-128 || uv > um-1)) {
1562 errfunc(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1563 "signed byte value exceeds bounds");
1564 }
1565 if (opx->segment != NO_SEG) {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001566 data = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001567 out(offset, segment, &data, OUT_ADDRESS, 1,
1568 opx->segment, opx->wrt);
1569 } else {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001570 bytes[0] = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001571 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1572 NO_SEG);
1573 }
1574 offset += 1;
1575 break;
1576 }
1577
H. Peter Anvin507ae032008-10-09 15:37:10 -07001578 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001579 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001580
H. Peter Anvine2c80182005-01-15 22:15:51 +00001581 case 0310:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001582 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001583 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001584 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001585 offset += 1;
1586 } else
1587 offset += 0;
1588 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001589
H. Peter Anvine2c80182005-01-15 22:15:51 +00001590 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001591 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001592 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001593 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001594 offset += 1;
1595 } else
1596 offset += 0;
1597 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001598
H. Peter Anvine2c80182005-01-15 22:15:51 +00001599 case 0312:
1600 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001601
Keith Kaniosb7a89542007-04-12 02:40:54 +00001602 case 0313:
1603 ins->rex = 0;
1604 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001605
H. Peter Anvin507ae032008-10-09 15:37:10 -07001606 case4(0314):
H. Peter Anvin23440102007-11-12 21:02:33 -08001607 break;
1608
H. Peter Anvine2c80182005-01-15 22:15:51 +00001609 case 0320:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001610 if (bits != 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001611 *bytes = 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001612 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001613 offset += 1;
1614 } else
1615 offset += 0;
1616 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001617
H. Peter Anvine2c80182005-01-15 22:15:51 +00001618 case 0321:
1619 if (bits == 16) {
1620 *bytes = 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001621 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001622 offset += 1;
1623 } else
1624 offset += 0;
1625 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001626
H. Peter Anvine2c80182005-01-15 22:15:51 +00001627 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001628 case 0323:
1629 break;
1630
Keith Kaniosb7a89542007-04-12 02:40:54 +00001631 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001632 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001633 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001634
H. Peter Anvine2c80182005-01-15 22:15:51 +00001635 case 0330:
1636 *bytes = *codes++ ^ condval[ins->condition];
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001637 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001638 offset += 1;
1639 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001640
H. Peter Anvine2c80182005-01-15 22:15:51 +00001641 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001642 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001643
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001644 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001645 case 0333:
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001646 *bytes = c - 0332 + 0xF2;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001647 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001648 offset += 1;
1649 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001650
Keith Kanios48af1772007-08-17 07:37:52 +00001651 case 0334:
1652 if (ins->rex & REX_R) {
1653 *bytes = 0xF0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001654 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001655 offset += 1;
1656 }
1657 ins->rex &= ~(REX_L|REX_R);
1658 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001659
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001660 case 0335:
1661 break;
1662
H. Peter Anvin962e3052008-08-28 17:47:16 -07001663 case 0336:
1664 case 0337:
1665 break;
1666
H. Peter Anvine2c80182005-01-15 22:15:51 +00001667 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001668 if (ins->oprs[0].segment != NO_SEG)
1669 errfunc(ERR_PANIC, "non-constant BSS size in pass two");
1670 else {
H. Peter Anvin428fd672007-11-15 10:25:52 -08001671 int64_t size = ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001672 if (size > 0)
1673 out(offset, segment, NULL,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001674 OUT_RESERVE, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001675 offset += size;
1676 }
1677 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001678
H. Peter Anvinff6e12d2008-10-08 21:17:32 -07001679 case 0344:
1680 case 0345:
1681 bytes[0] = c & 1;
1682 switch (ins->oprs[0].basereg) {
1683 case R_CS:
1684 bytes[0] += 0x0E;
1685 break;
1686 case R_DS:
1687 bytes[0] += 0x1E;
1688 break;
1689 case R_ES:
1690 bytes[0] += 0x06;
1691 break;
1692 case R_SS:
1693 bytes[0] += 0x16;
1694 break;
1695 default:
1696 errfunc(ERR_PANIC,
1697 "bizarre 8086 segment register received");
1698 }
1699 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1700 offset++;
1701 break;
1702
1703 case 0346:
1704 case 0347:
1705 bytes[0] = c & 1;
1706 switch (ins->oprs[0].basereg) {
1707 case R_FS:
1708 bytes[0] += 0xA0;
1709 break;
1710 case R_GS:
1711 bytes[0] += 0xA8;
1712 break;
1713 default:
1714 errfunc(ERR_PANIC,
1715 "bizarre 386 segment register received");
1716 }
1717 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1718 offset++;
1719 break;
1720
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001721 case 0360:
1722 break;
1723
1724 case 0361:
1725 bytes[0] = 0x66;
1726 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1727 offset += 1;
1728 break;
1729
1730 case 0362:
1731 case 0363:
1732 bytes[0] = c - 0362 + 0xf2;
1733 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1734 offset += 1;
1735 break;
1736
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001737 case 0364:
1738 case 0365:
1739 break;
1740
Keith Kanios48af1772007-08-17 07:37:52 +00001741 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001742 case 0367:
1743 *bytes = c - 0366 + 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001744 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001745 offset += 1;
1746 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001747
H. Peter Anvine2c80182005-01-15 22:15:51 +00001748 case 0370:
1749 case 0371:
1750 case 0372:
1751 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001752
H. Peter Anvine2c80182005-01-15 22:15:51 +00001753 case 0373:
1754 *bytes = bits == 16 ? 3 : 5;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001755 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001756 offset += 1;
1757 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001758
H. Peter Anvin507ae032008-10-09 15:37:10 -07001759 case4(0100):
1760 case4(0110):
1761 case4(0120):
1762 case4(0130):
1763 case4(0200):
1764 case4(0204):
1765 case4(0210):
1766 case4(0214):
1767 case4(0220):
1768 case4(0224):
1769 case4(0230):
1770 case4(0234):
1771 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001772 ea ea_data;
1773 int rfield;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001774 int32_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001775 uint8_t *p;
1776 int32_t s;
H. Peter Anvin9f817132008-10-06 19:11:07 -07001777 enum out_type type;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001778 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001779
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001780 if (c <= 0177) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001781 /* pick rfield from operand b (opx) */
1782 rflags = regflag(opx);
1783 rfield = nasm_regvals[opx->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001784 } else {
1785 /* rfield is constant */
1786 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001787 rfield = c & 7;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001788 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001789
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001790 if (!process_ea(opy, &ea_data, bits, ins->addr_size,
1791 rfield, rflags)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001792 errfunc(ERR_NONFATAL, "invalid effective address");
1793 }
H. Peter Anvin70653092007-10-19 14:42:29 -07001794
Charles Crayne7e975552007-11-03 22:06:13 -07001795
H. Peter Anvine2c80182005-01-15 22:15:51 +00001796 p = bytes;
1797 *p++ = ea_data.modrm;
1798 if (ea_data.sib_present)
1799 *p++ = ea_data.sib;
1800
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001801 /* DREX suffixes come between the SIB and the displacement */
1802 if (ins->rex & REX_D) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001803 *p++ = (ins->drexdst << 4) |
1804 (ins->rex & REX_OC ? 0x08 : 0) |
1805 (ins->rex & (REX_R|REX_X|REX_B));
H. Peter Anvin401c07e2007-09-17 16:55:04 -07001806 ins->rex = 0;
1807 }
1808
H. Peter Anvine2c80182005-01-15 22:15:51 +00001809 s = p - bytes;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001810 out(offset, segment, bytes, OUT_RAWDATA, s, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001811
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001812 /*
1813 * Make sure the address gets the right offset in case
1814 * the line breaks in the .lst file (BR 1197827)
1815 */
1816 offset += s;
1817 s = 0;
1818
H. Peter Anvine2c80182005-01-15 22:15:51 +00001819 switch (ea_data.bytes) {
1820 case 0:
1821 break;
1822 case 1:
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001823 if (opy->segment != NO_SEG) {
1824 data = opy->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001825 out(offset, segment, &data, OUT_ADDRESS, 1,
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001826 opy->segment, opy->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001827 } else {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001828 *bytes = opy->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001829 out(offset, segment, bytes, OUT_RAWDATA, 1,
H. Peter Anvine2c80182005-01-15 22:15:51 +00001830 NO_SEG, NO_SEG);
1831 }
1832 s++;
1833 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001834 case 8:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001835 case 2:
1836 case 4:
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001837 data = opy->offset;
1838 warn_overflow(ea_data.bytes, opy);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001839 s += ea_data.bytes;
H. Peter Anvin9f817132008-10-06 19:11:07 -07001840 if (ea_data.rip) {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001841 if (opy->segment == segment) {
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001842 data -= insn_end;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001843 out(offset, segment, &data, OUT_ADDRESS,
1844 ea_data.bytes, NO_SEG, NO_SEG);
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001845 } else {
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001846 out(offset, segment, &data, OUT_REL4ADR,
1847 insn_end - offset, opy->segment, opy->wrt);
H. Peter Anvine286c7e2008-10-22 11:15:00 -07001848 }
H. Peter Anvin9f817132008-10-06 19:11:07 -07001849 } else {
1850 type = OUT_ADDRESS;
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001851 out(offset, segment, &data, OUT_ADDRESS,
1852 ea_data.bytes, opy->segment, opy->wrt);
H. Peter Anvin9f817132008-10-06 19:11:07 -07001853 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001854 break;
1855 }
1856 offset += s;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001857 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001858 break;
1859
1860 default:
1861 errfunc(ERR_PANIC, "internal instruction table corrupt"
1862 ": instruction code 0x%02X given", c);
1863 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001864 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001865 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001866}
1867
H. Peter Anvin0ec60e62007-07-07 01:59:52 +00001868static int32_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001869{
1870 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1871 errfunc(ERR_PANIC, "invalid operand passed to regflag()");
1872 }
H. Peter Anvina4835d42008-05-20 14:21:29 -07001873 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001874}
1875
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001876static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001877{
H. Peter Anvine2c80182005-01-15 22:15:51 +00001878 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1879 errfunc(ERR_PANIC, "invalid operand passed to regval()");
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001880 }
H. Peter Anvina4835d42008-05-20 14:21:29 -07001881 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001882}
1883
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001884static int op_rexflags(const operand * o, int mask)
1885{
1886 int32_t flags;
1887 int val;
1888
1889 if (o->basereg < EXPR_REG_START || o->basereg >= REG_ENUM_LIMIT) {
1890 errfunc(ERR_PANIC, "invalid operand passed to op_rexflags()");
1891 }
1892
H. Peter Anvina4835d42008-05-20 14:21:29 -07001893 flags = nasm_reg_flags[o->basereg];
1894 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001895
1896 return rexflags(val, flags, mask);
1897}
1898
1899static int rexflags(int val, int32_t flags, int mask)
1900{
1901 int rex = 0;
1902
1903 if (val >= 8)
1904 rex |= REX_B|REX_X|REX_R;
1905 if (flags & BITS64)
1906 rex |= REX_W;
1907 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
1908 rex |= REX_H;
1909 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
1910 rex |= REX_P;
1911
1912 return rex & mask;
1913}
1914
H. Peter Anvin3360d792007-09-11 04:16:57 +00001915static int matches(const struct itemplate *itemp, insn * instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001916{
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001917 int i, size[MAX_OPERANDS], asize, oprs, ret;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001918
1919 ret = 100;
1920
1921 /*
1922 * Check the opcode
1923 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001924 if (itemp->opcode != instruction->opcode)
1925 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001926
1927 /*
1928 * Count the operands
1929 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001930 if (itemp->operands != instruction->operands)
1931 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001932
1933 /*
1934 * Check that no spurious colons or TOs are present
1935 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001936 for (i = 0; i < itemp->operands; i++)
1937 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
1938 return 0;
H. Peter Anvin70653092007-10-19 14:42:29 -07001939
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001940 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001941 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001942 */
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001943 if (itemp->flags & IF_ARMASK) {
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001944 memset(size, 0, sizeof size);
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001945
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001946 i = ((itemp->flags & IF_ARMASK) >> IF_ARSHFT) - 1;
1947
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001948 switch (itemp->flags & IF_SMASK) {
1949 case IF_SB:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001950 size[i] = BITS8;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001951 break;
1952 case IF_SW:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001953 size[i] = BITS16;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001954 break;
1955 case IF_SD:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001956 size[i] = BITS32;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001957 break;
1958 case IF_SQ:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001959 size[i] = BITS64;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001960 break;
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07001961 case IF_SO:
1962 size[i] = BITS128;
1963 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -07001964 case IF_SY:
1965 size[i] = BITS256;
1966 break;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07001967 case IF_SZ:
1968 switch (bits) {
1969 case 16:
1970 size[i] = BITS16;
1971 break;
1972 case 32:
1973 size[i] = BITS32;
1974 break;
1975 case 64:
1976 size[i] = BITS64;
1977 break;
1978 }
1979 break;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001980 default:
1981 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001982 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001983 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001984 asize = 0;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001985 switch (itemp->flags & IF_SMASK) {
1986 case IF_SB:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001987 asize = BITS8;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001988 break;
1989 case IF_SW:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001990 asize = BITS16;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001991 break;
1992 case IF_SD:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001993 asize = BITS32;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001994 break;
1995 case IF_SQ:
Keith Kaniosb7a89542007-04-12 02:40:54 +00001996 asize = BITS64;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001997 break;
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07001998 case IF_SO:
1999 asize = BITS128;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002000 break;
H. Peter Anvindfb91802008-05-20 11:43:53 -07002001 case IF_SY:
2002 asize = BITS256;
2003 break;
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002004 case IF_SZ:
2005 switch (bits) {
2006 case 16:
2007 asize = BITS16;
2008 break;
2009 case 32:
2010 asize = BITS32;
2011 break;
2012 case 64:
2013 asize = BITS64;
2014 break;
2015 }
H. Peter Anvin41c9f6f2007-09-18 13:01:32 -07002016 break;
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07002017 default:
2018 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002019 }
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07002020 for (i = 0; i < MAX_OPERANDS; i++)
2021 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002022 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002023
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002024 /*
2025 * Check that the operand flags all match up
2026 */
2027 for (i = 0; i < itemp->operands; i++) {
2028 int32_t type = instruction->oprs[i].type;
2029 if (!(type & SIZE_MASK))
2030 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002031
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002032 if (itemp->opd[i] & SAME_AS) {
2033 int j = itemp->opd[i] & ~SAME_AS;
2034 if (type != instruction->oprs[j].type ||
2035 instruction->oprs[i].basereg != instruction->oprs[j].basereg)
2036 return 0;
2037 } else if (itemp->opd[i] & ~type ||
2038 ((itemp->opd[i] & SIZE_MASK) &&
2039 ((itemp->opd[i] ^ type) & SIZE_MASK))) {
2040 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
2041 (type & SIZE_MASK))
2042 return 0;
2043 else
2044 return 1;
2045 }
2046 }
2047
2048 /*
2049 * Check operand sizes
2050 */
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002051 if (itemp->flags & (IF_SM | IF_SM2)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002052 oprs = (itemp->flags & IF_SM2 ? 2 : itemp->operands);
2053 asize = 0;
2054 for (i = 0; i < oprs; i++) {
2055 if ((asize = itemp->opd[i] & SIZE_MASK) != 0) {
2056 int j;
2057 for (j = 0; j < oprs; j++)
2058 size[j] = asize;
2059 break;
2060 }
2061 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002062 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002063 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002064 }
2065
Keith Kaniosb7a89542007-04-12 02:40:54 +00002066 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002067 if (!(itemp->opd[i] & SIZE_MASK) &&
2068 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002069 return 2;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002070 }
2071
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002072 /*
2073 * Check template is okay at the set cpu level
2074 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002075 if (((itemp->flags & IF_PLEVEL) > cpu))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002076 return 3;
H. Peter Anvin70653092007-10-19 14:42:29 -07002077
Keith Kaniosb7a89542007-04-12 02:40:54 +00002078 /*
2079 * Check if instruction is available in long mode
2080 */
2081 if ((itemp->flags & IF_NOLONG) && (bits == 64))
2082 return 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002083
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002084 /*
2085 * Check if special handling needed for Jumps
2086 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002087 if ((uint8_t)(itemp->code[0]) >= 0370)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002088 return 99;
2089
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002090 return ret;
2091}
2092
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002093static ea *process_ea(operand * input, ea * output, int bits,
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002094 int addrbits, int rfield, int32_t rflags)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002095{
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002096 bool forw_ref = !!(input->opflags & OPFLAG_FORWARD);
2097
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002098 output->rip = false;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002099
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002100 /* REX flags for the rfield operand */
2101 output->rex |= rexflags(rfield, rflags, REX_R|REX_P|REX_W|REX_H);
2102
Keith Kaniosb7a89542007-04-12 02:40:54 +00002103 if (!(REGISTER & ~input->type)) { /* register direct */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002104 int i;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002105 int32_t f;
2106
2107 if (input->basereg < EXPR_REG_START /* Verify as Register */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002108 || input->basereg >= REG_ENUM_LIMIT)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002109 return NULL;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002110 f = regflag(input);
H. Peter Anvina4835d42008-05-20 14:21:29 -07002111 i = nasm_regvals[input->basereg];
Keith Kaniosb7a89542007-04-12 02:40:54 +00002112
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002113 if (REG_EA & ~f)
2114 return NULL; /* Invalid EA register */
H. Peter Anvin70653092007-10-19 14:42:29 -07002115
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002116 output->rex |= op_rexflags(input, REX_B|REX_P|REX_W|REX_H);
2117
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002118 output->sib_present = false; /* no SIB necessary */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002119 output->bytes = 0; /* no offset necessary either */
2120 output->modrm = 0xC0 | ((rfield & 7) << 3) | (i & 7);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002121 } else { /* it's a memory reference */
2122 if (input->basereg == -1
2123 && (input->indexreg == -1 || input->scale == 0)) {
2124 /* it's a pure offset */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002125 if (bits == 64 && (~input->type & IP_REL)) {
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002126 int scale, index, base;
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002127 output->sib_present = true;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002128 scale = 0;
2129 index = 4;
2130 base = 5;
2131 output->sib = (scale << 6) | (index << 3) | base;
2132 output->bytes = 4;
2133 output->modrm = 4 | ((rfield & 7) << 3);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002134 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002135 } else {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002136 output->sib_present = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002137 output->bytes = (addrbits != 16 ? 4 : 2);
2138 output->modrm = (addrbits != 16 ? 5 : 6) | ((rfield & 7) << 3);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002139 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002140 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00002141 } else { /* it's an indirection */
2142 int i = input->indexreg, b = input->basereg, s = input->scale;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002143 int32_t o = input->offset, seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002144 int hb = input->hintbase, ht = input->hinttype;
2145 int t;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002146 int it, bt;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002147 int32_t ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002148
H. Peter Anvine2c80182005-01-15 22:15:51 +00002149 if (s == 0)
2150 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002151
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002152 if (i >= EXPR_REG_START && i < REG_ENUM_LIMIT) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002153 it = nasm_regvals[i];
2154 ix = nasm_reg_flags[i];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002155 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002156 it = -1;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002157 ix = 0;
2158 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002159
H. Peter Anvinb0c54622007-10-28 23:21:46 -07002160 if (b >= EXPR_REG_START && b < REG_ENUM_LIMIT) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002161 bt = nasm_regvals[b];
2162 bx = nasm_reg_flags[b];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002163 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002164 bt = -1;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002165 bx = 0;
2166 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002167
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002168 /* check for a 32/64-bit memory reference... */
2169 if ((ix|bx) & (BITS32|BITS64)) {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002170 /* it must be a 32/64-bit memory reference. Firstly we have
2171 * to check that all registers involved are type E/Rxx. */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002172 int32_t sok = BITS32|BITS64;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002173
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002174 if (it != -1) {
2175 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2176 sok &= ix;
2177 else
2178 return NULL;
2179 }
2180
2181 if (bt != -1) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002182 if (REG_GPR & ~bx)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002183 return NULL; /* Invalid register */
H. Peter Anvina57e8d42007-05-30 03:44:02 +00002184 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002185 return NULL; /* Invalid size */
H. Peter Anvinb0c54622007-10-28 23:21:46 -07002186 sok &= bx;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002187 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002188
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002189 /* While we're here, ensure the user didn't specify
2190 WORD or QWORD. */
2191 if (input->disp_size == 16 || input->disp_size == 64)
2192 return NULL;
2193
2194 if (addrbits == 16 ||
2195 (addrbits == 32 && !(sok & BITS32)) ||
2196 (addrbits == 64 && !(sok & BITS64)))
2197 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002198
Keith Kaniosb7a89542007-04-12 02:40:54 +00002199 /* now reorganize base/index */
2200 if (s == 1 && bt != it && bt != -1 && it != -1 &&
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002201 ((hb == b && ht == EAH_NOTBASE)
2202 || (hb == i && ht == EAH_MAKEBASE))) {
2203 /* swap if hints say so */
2204 t = bt, bt = it, it = t;
2205 t = bx, bx = ix, ix = t;
2206 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00002207 if (bt == it) /* convert EAX+2*EAX to 3*EAX */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002208 bt = -1, bx = 0, s++;
2209 if (bt == -1 && s == 1 && !(hb == it && ht == EAH_NOTBASE)) {
2210 /* make single reg base, unless hint */
2211 bt = it, bx = ix, it = -1, ix = 0;
2212 }
H. Peter Anvinf5843c62007-09-10 18:59:26 +00002213 if (((s == 2 && it != REG_NUM_ESP
H. Peter Anvine2c80182005-01-15 22:15:51 +00002214 && !(input->eaflags & EAF_TIMESTWO)) || s == 3
Keith Kaniosb7a89542007-04-12 02:40:54 +00002215 || s == 5 || s == 9) && bt == -1)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002216 bt = it, bx = ix, s--; /* convert 3*EAX to EAX+2*EAX */
Keith Kanios48af1772007-08-17 07:37:52 +00002217 if (it == -1 && (bt & 7) != REG_NUM_ESP
H. Peter Anvine2c80182005-01-15 22:15:51 +00002218 && (input->eaflags & EAF_TIMESTWO))
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002219 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002220 /* convert [NOSPLIT EAX] to sib format with 0x0 displacement */
Keith Kanios48af1772007-08-17 07:37:52 +00002221 if (s == 1 && it == REG_NUM_ESP) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002222 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002223 t = it, it = bt, bt = t;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002224 t = ix, ix = bx, bx = t;
2225 }
Keith Kanios48af1772007-08-17 07:37:52 +00002226 if (it == REG_NUM_ESP
Keith Kaniosb7a89542007-04-12 02:40:54 +00002227 || (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002228 return NULL; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002229
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002230 output->rex |= rexflags(it, ix, REX_X);
2231 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002232
Keith Kanios48af1772007-08-17 07:37:52 +00002233 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002234 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002235 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002236
Keith Kaniosb7a89542007-04-12 02:40:54 +00002237 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002238 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002239 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002240 } else {
2241 rm = (bt & 7);
Keith Kanios48af1772007-08-17 07:37:52 +00002242 if (rm != REG_NUM_EBP && o == 0 &&
Keith Kaniosb7a89542007-04-12 02:40:54 +00002243 seg == NO_SEG && !forw_ref &&
2244 !(input->eaflags &
2245 (EAF_BYTEOFFS | EAF_WORDOFFS)))
2246 mod = 0;
2247 else if (input->eaflags & EAF_BYTEOFFS ||
2248 (o >= -128 && o <= 127 && seg == NO_SEG
2249 && !forw_ref
2250 && !(input->eaflags & EAF_WORDOFFS)))
2251 mod = 1;
2252 else
2253 mod = 2;
2254 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002255
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002256 output->sib_present = false;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002257 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2258 output->modrm = (mod << 6) | ((rfield & 7) << 3) | rm;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002259 } else {
2260 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002261 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002262
Keith Kaniosb7a89542007-04-12 02:40:54 +00002263 if (it == -1)
2264 index = 4, s = 1;
2265 else
2266 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002267
H. Peter Anvine2c80182005-01-15 22:15:51 +00002268 switch (s) {
2269 case 1:
2270 scale = 0;
2271 break;
2272 case 2:
2273 scale = 1;
2274 break;
2275 case 4:
2276 scale = 2;
2277 break;
2278 case 8:
2279 scale = 3;
2280 break;
2281 default: /* then what the smeg is it? */
2282 return NULL; /* panic */
2283 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002284
Keith Kaniosb7a89542007-04-12 02:40:54 +00002285 if (bt == -1) {
2286 base = 5;
2287 mod = 0;
2288 } else {
2289 base = (bt & 7);
Keith Kanios48af1772007-08-17 07:37:52 +00002290 if (base != REG_NUM_EBP && o == 0 &&
H. Peter Anvine2c80182005-01-15 22:15:51 +00002291 seg == NO_SEG && !forw_ref &&
2292 !(input->eaflags &
Keith Kaniosb7a89542007-04-12 02:40:54 +00002293 (EAF_BYTEOFFS | EAF_WORDOFFS)))
2294 mod = 0;
2295 else if (input->eaflags & EAF_BYTEOFFS ||
2296 (o >= -128 && o <= 127 && seg == NO_SEG
2297 && !forw_ref
2298 && !(input->eaflags & EAF_WORDOFFS)))
2299 mod = 1;
2300 else
2301 mod = 2;
2302 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002303
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002304 output->sib_present = true;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002305 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2306 output->modrm = (mod << 6) | ((rfield & 7) << 3) | 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002307 output->sib = (scale << 6) | (index << 3) | base;
2308 }
2309 } else { /* it's 16-bit */
2310 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002311
Keith Kaniosb7a89542007-04-12 02:40:54 +00002312 /* check for 64-bit long mode */
2313 if (addrbits == 64)
2314 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002315
H. Peter Anvine2c80182005-01-15 22:15:51 +00002316 /* check all registers are BX, BP, SI or DI */
2317 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI
2318 && b != R_DI) || (i != -1 && i != R_BP && i != R_BX
2319 && i != R_SI && i != R_DI))
2320 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002321
Keith Kaniosb7a89542007-04-12 02:40:54 +00002322 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002323 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00002324 return NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002325
H. Peter Anvine2c80182005-01-15 22:15:51 +00002326 if (s != 1 && i != -1)
2327 return NULL; /* no can do, in 16-bit EA */
2328 if (b == -1 && i != -1) {
2329 int tmp = b;
2330 b = i;
2331 i = tmp;
2332 } /* swap */
2333 if ((b == R_SI || b == R_DI) && i != -1) {
2334 int tmp = b;
2335 b = i;
2336 i = tmp;
2337 }
2338 /* have BX/BP as base, SI/DI index */
2339 if (b == i)
2340 return NULL; /* shouldn't ever happen, in theory */
2341 if (i != -1 && b != -1 &&
2342 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
2343 return NULL; /* invalid combinations */
2344 if (b == -1) /* pure offset: handled above */
2345 return NULL; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002346
H. Peter Anvine2c80182005-01-15 22:15:51 +00002347 rm = -1;
2348 if (i != -1)
2349 switch (i * 256 + b) {
2350 case R_SI * 256 + R_BX:
2351 rm = 0;
2352 break;
2353 case R_DI * 256 + R_BX:
2354 rm = 1;
2355 break;
2356 case R_SI * 256 + R_BP:
2357 rm = 2;
2358 break;
2359 case R_DI * 256 + R_BP:
2360 rm = 3;
2361 break;
2362 } else
2363 switch (b) {
2364 case R_SI:
2365 rm = 4;
2366 break;
2367 case R_DI:
2368 rm = 5;
2369 break;
2370 case R_BP:
2371 rm = 6;
2372 break;
2373 case R_BX:
2374 rm = 7;
2375 break;
2376 }
2377 if (rm == -1) /* can't happen, in theory */
2378 return NULL; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002379
H. Peter Anvine2c80182005-01-15 22:15:51 +00002380 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
2381 !(input->eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
2382 mod = 0;
2383 else if (input->eaflags & EAF_BYTEOFFS ||
2384 (o >= -128 && o <= 127 && seg == NO_SEG
2385 && !forw_ref
2386 && !(input->eaflags & EAF_WORDOFFS)))
2387 mod = 1;
2388 else
2389 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002390
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002391 output->sib_present = false; /* no SIB - it's 16-bit */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002392 output->bytes = mod; /* bytes of offset needed */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002393 output->modrm = (mod << 6) | ((rfield & 7) << 3) | rm;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002394 }
2395 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002396 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002397
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002398 output->size = 1 + output->sib_present + output->bytes;
2399 return output;
2400}
2401
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002402static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002403{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002404 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002405 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002406
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002407 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002408
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002409 switch (ins->prefixes[PPS_ASIZE]) {
2410 case P_A16:
2411 valid &= 16;
2412 break;
2413 case P_A32:
2414 valid &= 32;
2415 break;
2416 case P_A64:
2417 valid &= 64;
2418 break;
2419 case P_ASP:
2420 valid &= (addrbits == 32) ? 16 : 32;
2421 break;
2422 default:
2423 break;
2424 }
2425
2426 for (j = 0; j < ins->operands; j++) {
2427 if (!(MEMORY & ~ins->oprs[j].type)) {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002428 int32_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002429
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002430 /* Verify as Register */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002431 if (ins->oprs[j].indexreg < EXPR_REG_START
2432 || ins->oprs[j].indexreg >= REG_ENUM_LIMIT)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002433 i = 0;
2434 else
H. Peter Anvina4835d42008-05-20 14:21:29 -07002435 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002436
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002437 /* Verify as Register */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002438 if (ins->oprs[j].basereg < EXPR_REG_START
2439 || ins->oprs[j].basereg >= REG_ENUM_LIMIT)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002440 b = 0;
2441 else
H. Peter Anvina4835d42008-05-20 14:21:29 -07002442 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002443
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002444 if (ins->oprs[j].scale == 0)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002445 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002446
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002447 if (!i && !b) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002448 int ds = ins->oprs[j].disp_size;
2449 if ((addrbits != 64 && ds > 8) ||
2450 (addrbits == 64 && ds == 16))
2451 valid &= ds;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002452 } else {
2453 if (!(REG16 & ~b))
2454 valid &= 16;
2455 if (!(REG32 & ~b))
2456 valid &= 32;
2457 if (!(REG64 & ~b))
2458 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002459
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002460 if (!(REG16 & ~i))
2461 valid &= 16;
2462 if (!(REG32 & ~i))
2463 valid &= 32;
2464 if (!(REG64 & ~i))
2465 valid &= 64;
2466 }
2467 }
2468 }
2469
2470 if (valid & addrbits) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002471 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002472 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002473 /* Add an address size prefix */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002474 enum prefixes pref = (addrbits == 32) ? P_A16 : P_A32;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002475 ins->prefixes[PPS_ASIZE] = pref;
2476 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002477 } else {
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002478 /* Impossible... */
2479 errfunc(ERR_NONFATAL, "impossible combination of address sizes");
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002480 ins->addr_size = addrbits; /* Error recovery */
2481 }
2482
2483 defdisp = ins->addr_size == 16 ? 16 : 32;
2484
2485 for (j = 0; j < ins->operands; j++) {
2486 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2487 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp)
2488 != ins->addr_size) {
2489 /* mem_offs sizes must match the address size; if not,
2490 strip the MEM_OFFS bit and match only EA instructions */
2491 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2492 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002493 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002494}