blob: 0d6ca4116f3dca7fe3170e53809e5e300193cca0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
Ulf Hanssonef289982014-03-17 13:56:32 +010016#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000018#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/err.h>
22#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040023#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010024#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010026#include <linux/mmc/card.h>
Ulf Hanssond2762092014-03-17 13:56:19 +010027#include <linux/mmc/slot-gpio.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000028#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000029#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020030#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010031#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010032#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010033#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000034#include <linux/dmaengine.h>
35#include <linux/dma-mapping.h>
36#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010037#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053038#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010039#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Russell King7b09cda2005-07-01 12:02:59 +010041#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010043#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45#include "mmci.h"
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010046#include "mmci_qcom_dml.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRIVER_NAME "mmci-pl18x"
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static unsigned int fmax = 515633;
51
Rabin Vincent4956e102010-07-21 12:54:40 +010052/**
53 * struct variant_data - MMCI variant-specific quirks
54 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010055 * @clkreg_enable: enable value for MMCICLOCK register
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010056 * @clkreg_8bit_bus_enable: enable value for 8 bit bus
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010057 * @clkreg_neg_edge_enable: enable value for inverted data/cmd output
Rabin Vincent08458ef2010-07-21 12:55:59 +010058 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010059 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
60 * is asserted (likewise for RX)
61 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
62 * is asserted (likewise for RX)
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010063 * @data_cmd_enable: enable value for data commands.
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010064 * @st_sdio: enable ST specific SDIO logic
Linus Walleijb70a67f2010-12-06 09:24:14 +010065 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010066 * @datactrl_mask_ddrmode: ddr mode mask in datactrl register.
Philippe Langlais1784b152011-03-25 08:51:52 +010067 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010068 * @blksz_datactrl4: true if Block size is at b4..b16 position in datactrl
69 * register
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010070 * @datactrl_mask_sdio: SDIO enable mask in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010071 * @pwrreg_powerup: power up value for MMCIPOWER register
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010072 * @f_max: maximum clk frequency supported by the controller.
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010073 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010074 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010075 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010076 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +010077 * @explicit_mclk_control: enable explicit mclk control in driver.
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +010078 * @qcom_fifo: enables qcom specific fifo pio read logic.
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +010079 * @qcom_dml: enables qcom specific dma glue for dma transfers.
Ulf Hansson78782892014-06-13 13:21:38 +020080 * @reversed_irq_handling: handle data irq before cmd irq.
Rabin Vincent4956e102010-07-21 12:54:40 +010081 */
82struct variant_data {
83 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010084 unsigned int clkreg_enable;
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +010085 unsigned int clkreg_8bit_bus_enable;
Srinivas Kandagatlae8740642014-06-02 10:09:30 +010086 unsigned int clkreg_neg_edge_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010087 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010088 unsigned int fifosize;
89 unsigned int fifohalfsize;
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +010090 unsigned int data_cmd_enable;
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +010091 unsigned int datactrl_mask_ddrmode;
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +010092 unsigned int datactrl_mask_sdio;
Srinivas Kandagatlac7354132014-08-22 05:55:16 +010093 bool st_sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010094 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010095 bool blksz_datactrl16;
Srinivas Kandagatlaff783232014-06-02 10:09:06 +010096 bool blksz_datactrl4;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010097 u32 pwrreg_powerup;
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +010098 u32 f_max;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010099 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100100 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +0100101 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +0100102 bool pwrreg_nopower;
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100103 bool explicit_mclk_control;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +0100104 bool qcom_fifo;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100105 bool qcom_dml;
Ulf Hansson78782892014-06-13 13:21:38 +0200106 bool reversed_irq_handling;
Rabin Vincent4956e102010-07-21 12:54:40 +0100107};
108
109static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100110 .fifosize = 16 * 4,
111 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100112 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100113 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100114 .f_max = 100000000,
Ulf Hansson78782892014-06-13 13:21:38 +0200115 .reversed_irq_handling = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100116};
117
Pawel Moll768fbc12011-03-11 17:18:07 +0000118static struct variant_data variant_arm_extended_fifo = {
119 .fifosize = 128 * 4,
120 .fifohalfsize = 64 * 4,
121 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100122 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100123 .f_max = 100000000,
Pawel Moll768fbc12011-03-11 17:18:07 +0000124};
125
Pawel Moll3a372982013-01-24 14:12:45 +0100126static struct variant_data variant_arm_extended_fifo_hwfc = {
127 .fifosize = 128 * 4,
128 .fifohalfsize = 64 * 4,
129 .clkreg_enable = MCI_ARM_HWFCEN,
130 .datalength_bits = 16,
131 .pwrreg_powerup = MCI_PWR_UP,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100132 .f_max = 100000000,
Pawel Moll3a372982013-01-24 14:12:45 +0100133};
134
Rabin Vincent4956e102010-07-21 12:54:40 +0100135static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100136 .fifosize = 16 * 4,
137 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100138 .clkreg_enable = MCI_ST_U300_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100139 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100140 .datalength_bits = 16,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100141 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100142 .st_sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100143 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100144 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100145 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100146 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100147 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100148};
149
Linus Walleij34fd4212012-04-10 17:43:59 +0100150static struct variant_data variant_nomadik = {
151 .fifosize = 16 * 4,
152 .fifohalfsize = 8 * 4,
153 .clkreg = MCI_CLK_ENABLE,
Linus Walleijf5abc762016-01-04 02:22:08 +0100154 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Linus Walleij34fd4212012-04-10 17:43:59 +0100155 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100156 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100157 .st_sdio = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100158 .st_clkdiv = true,
159 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100160 .f_max = 100000000,
Linus Walleij34fd4212012-04-10 17:43:59 +0100161 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100162 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100163 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100164};
165
Rabin Vincent4956e102010-07-21 12:54:40 +0100166static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100167 .fifosize = 30 * 4,
168 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100169 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100170 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100171 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100172 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100173 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100174 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100175 .st_sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100176 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100177 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100178 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100179 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100180 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100181 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100182 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100183};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100184
Philippe Langlais1784b152011-03-25 08:51:52 +0100185static struct variant_data variant_ux500v2 = {
186 .fifosize = 30 * 4,
187 .fifohalfsize = 8 * 4,
188 .clkreg = MCI_CLK_ENABLE,
189 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100190 .clkreg_8bit_bus_enable = MCI_ST_8BIT_BUS,
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100191 .clkreg_neg_edge_enable = MCI_ST_UX500_NEG_EDGE,
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100192 .datactrl_mask_ddrmode = MCI_ST_DPSM_DDRMODE,
Philippe Langlais1784b152011-03-25 08:51:52 +0100193 .datalength_bits = 24,
Srinivas Kandagatla5df014d2014-08-22 05:54:55 +0100194 .datactrl_mask_sdio = MCI_ST_DPSM_SDIOEN,
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100195 .st_sdio = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100196 .st_clkdiv = true,
197 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100198 .pwrreg_powerup = MCI_PWR_ON,
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +0100199 .f_max = 100000000,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100200 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100201 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100202 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100203 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100204};
205
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100206static struct variant_data variant_qcom = {
207 .fifosize = 16 * 4,
208 .fifohalfsize = 8 * 4,
209 .clkreg = MCI_CLK_ENABLE,
210 .clkreg_enable = MCI_QCOM_CLK_FLOWENA |
211 MCI_QCOM_CLK_SELECT_IN_FBCLK,
212 .clkreg_8bit_bus_enable = MCI_QCOM_CLK_WIDEBUS_8,
213 .datactrl_mask_ddrmode = MCI_QCOM_CLK_SELECT_IN_DDR_MODE,
214 .data_cmd_enable = MCI_QCOM_CSPM_DATCMD,
215 .blksz_datactrl4 = true,
216 .datalength_bits = 24,
217 .pwrreg_powerup = MCI_PWR_UP,
218 .f_max = 208000000,
219 .explicit_mclk_control = true,
220 .qcom_fifo = true,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100221 .qcom_dml = true,
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +0100222};
223
Ulf Hansson01259622013-05-15 20:53:22 +0100224static int mmci_card_busy(struct mmc_host *mmc)
225{
226 struct mmci_host *host = mmc_priv(mmc);
227 unsigned long flags;
228 int busy = 0;
229
230 pm_runtime_get_sync(mmc_dev(mmc));
231
232 spin_lock_irqsave(&host->lock, flags);
233 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
234 busy = 1;
235 spin_unlock_irqrestore(&host->lock, flags);
236
237 pm_runtime_mark_last_busy(mmc_dev(mmc));
238 pm_runtime_put_autosuspend(mmc_dev(mmc));
239
240 return busy;
241}
242
Linus Walleija6a64642009-09-14 12:56:14 +0100243/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100244 * Validate mmc prerequisites
245 */
246static int mmci_validate_data(struct mmci_host *host,
247 struct mmc_data *data)
248{
249 if (!data)
250 return 0;
251
252 if (!is_power_of_2(data->blksz)) {
253 dev_err(mmc_dev(host->mmc),
254 "unsupported block size (%d bytes)\n", data->blksz);
255 return -EINVAL;
256 }
257
258 return 0;
259}
260
Ulf Hanssonf829c042013-09-04 09:01:15 +0100261static void mmci_reg_delay(struct mmci_host *host)
262{
263 /*
264 * According to the spec, at least three feedback clock cycles
265 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
266 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
267 * Worst delay time during card init is at 100 kHz => 30 us.
268 * Worst delay time when up and running is at 25 MHz => 120 ns.
269 */
270 if (host->cclk < 25000000)
271 udelay(30);
272 else
273 ndelay(120);
274}
275
Ulf Hansson653a7612013-01-21 21:29:34 +0100276/*
Linus Walleija6a64642009-09-14 12:56:14 +0100277 * This must be called with host->lock held
278 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100279static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
280{
281 if (host->clk_reg != clk) {
282 host->clk_reg = clk;
283 writel(clk, host->base + MMCICLOCK);
284 }
285}
286
287/*
288 * This must be called with host->lock held
289 */
290static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
291{
292 if (host->pwr_reg != pwr) {
293 host->pwr_reg = pwr;
294 writel(pwr, host->base + MMCIPOWER);
295 }
296}
297
298/*
299 * This must be called with host->lock held
300 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100301static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
302{
Ulf Hansson01259622013-05-15 20:53:22 +0100303 /* Keep ST Micro busy mode if enabled */
304 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
305
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100306 if (host->datactrl_reg != datactrl) {
307 host->datactrl_reg = datactrl;
308 writel(datactrl, host->base + MMCIDATACTRL);
309 }
310}
311
312/*
313 * This must be called with host->lock held
314 */
Linus Walleija6a64642009-09-14 12:56:14 +0100315static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
316{
Rabin Vincent4956e102010-07-21 12:54:40 +0100317 struct variant_data *variant = host->variant;
318 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100319
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100320 /* Make sure cclk reflects the current calculated clock */
321 host->cclk = 0;
322
Linus Walleija6a64642009-09-14 12:56:14 +0100323 if (desired) {
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +0100324 if (variant->explicit_mclk_control) {
325 host->cclk = host->mclk;
326 } else if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100327 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100328 if (variant->st_clkdiv)
329 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100330 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100331 } else if (variant->st_clkdiv) {
332 /*
333 * DB8500 TRM says f = mclk / (clkdiv + 2)
334 * => clkdiv = (mclk / f) - 2
335 * Round the divider up so we don't exceed the max
336 * frequency
337 */
338 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
339 if (clk >= 256)
340 clk = 255;
341 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100342 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100343 /*
344 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
345 * => clkdiv = mclk / (2 * f) - 1
346 */
Linus Walleija6a64642009-09-14 12:56:14 +0100347 clk = host->mclk / (2 * desired) - 1;
348 if (clk >= 256)
349 clk = 255;
350 host->cclk = host->mclk / (2 * (clk + 1));
351 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100352
353 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100354 clk |= MCI_CLK_ENABLE;
355 /* This hasn't proven to be worthwhile */
356 /* clk |= MCI_CLK_PWRSAVE; */
357 }
358
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100359 /* Set actual clock for debug */
360 host->mmc->actual_clock = host->cclk;
361
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100362 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100363 clk |= MCI_4BIT_BUS;
364 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
Srinivas Kandagatlae1412d82014-06-02 10:09:23 +0100365 clk |= variant->clkreg_8bit_bus_enable;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100366
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900367 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
368 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae8740642014-06-02 10:09:30 +0100369 clk |= variant->clkreg_neg_edge_enable;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100370
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100371 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100372}
373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374static void
375mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
376{
377 writel(0, host->base + MMCICOMMAND);
378
Russell Kinge47c2222007-01-08 16:42:51 +0000379 BUG_ON(host->data);
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 host->mrq = NULL;
382 host->cmd = NULL;
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100385
386 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
387 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
Linus Walleij2686b4b2010-10-19 12:39:48 +0100390static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
391{
392 void __iomem *base = host->base;
393
394 if (host->singleirq) {
395 unsigned int mask0 = readl(base + MMCIMASK0);
396
397 mask0 &= ~MCI_IRQ1MASK;
398 mask0 |= mask;
399
400 writel(mask0, base + MMCIMASK0);
401 }
402
403 writel(mask, base + MMCIMASK1);
404}
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406static void mmci_stop_data(struct mmci_host *host)
407{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100408 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100409 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 host->data = NULL;
411}
412
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100413static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
414{
415 unsigned int flags = SG_MITER_ATOMIC;
416
417 if (data->flags & MMC_DATA_READ)
418 flags |= SG_MITER_TO_SG;
419 else
420 flags |= SG_MITER_FROM_SG;
421
422 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
423}
424
Russell Kingc8ebae32011-01-11 19:35:53 +0000425/*
426 * All the DMA operation mode stuff goes inside this ifdef.
427 * This assumes that you have a generic DMA device interface,
428 * no custom DMA interfaces are supported.
429 */
430#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500431static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000432{
Russell Kingc8ebae32011-01-11 19:35:53 +0000433 const char *rxname, *txname;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100434 struct variant_data *variant = host->variant;
Russell Kingc8ebae32011-01-11 19:35:53 +0000435
Lee Jones1fd83f02013-05-03 12:51:17 +0100436 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
437 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000438
Per Forlin58c7ccb2011-07-01 18:55:24 +0200439 /* initialize pre request cookie */
440 host->next_data.cookie = 1;
441
Russell Kingc8ebae32011-01-11 19:35:53 +0000442 /*
443 * If only an RX channel is specified, the driver will
444 * attempt to use it bidirectionally, however if it is
445 * is specified but cannot be located, DMA will be disabled.
446 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100447 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000448 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000449
450 if (host->dma_rx_channel)
451 rxname = dma_chan_name(host->dma_rx_channel);
452 else
453 rxname = "none";
454
455 if (host->dma_tx_channel)
456 txname = dma_chan_name(host->dma_tx_channel);
457 else
458 txname = "none";
459
460 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
461 rxname, txname);
462
463 /*
464 * Limit the maximum segment size in any SG entry according to
465 * the parameters of the DMA engine device.
466 */
467 if (host->dma_tx_channel) {
468 struct device *dev = host->dma_tx_channel->device->dev;
469 unsigned int max_seg_size = dma_get_max_seg_size(dev);
470
471 if (max_seg_size < host->mmc->max_seg_size)
472 host->mmc->max_seg_size = max_seg_size;
473 }
474 if (host->dma_rx_channel) {
475 struct device *dev = host->dma_rx_channel->device->dev;
476 unsigned int max_seg_size = dma_get_max_seg_size(dev);
477
478 if (max_seg_size < host->mmc->max_seg_size)
479 host->mmc->max_seg_size = max_seg_size;
480 }
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100481
482 if (variant->qcom_dml && host->dma_rx_channel && host->dma_tx_channel)
483 if (dml_hw_init(host, host->mmc->parent->of_node))
484 variant->qcom_dml = false;
Russell Kingc8ebae32011-01-11 19:35:53 +0000485}
486
487/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500488 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000489 * so it can be discarded.
490 */
491static inline void mmci_dma_release(struct mmci_host *host)
492{
Russell Kingc8ebae32011-01-11 19:35:53 +0000493 if (host->dma_rx_channel)
494 dma_release_channel(host->dma_rx_channel);
Ulf Hansson8c3a05b2014-05-20 06:45:54 +0200495 if (host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000496 dma_release_channel(host->dma_tx_channel);
497 host->dma_rx_channel = host->dma_tx_channel = NULL;
498}
499
Ulf Hansson653a7612013-01-21 21:29:34 +0100500static void mmci_dma_data_error(struct mmci_host *host)
501{
502 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
503 dmaengine_terminate_all(host->dma_current);
504 host->dma_current = NULL;
505 host->dma_desc_current = NULL;
506 host->data->host_cookie = 0;
507}
508
Russell Kingc8ebae32011-01-11 19:35:53 +0000509static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
510{
Ulf Hansson653a7612013-01-21 21:29:34 +0100511 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000512 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100513
514 if (data->flags & MMC_DATA_READ) {
515 dir = DMA_FROM_DEVICE;
516 chan = host->dma_rx_channel;
517 } else {
518 dir = DMA_TO_DEVICE;
519 chan = host->dma_tx_channel;
520 }
521
522 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
523}
524
525static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
526{
Russell Kingc8ebae32011-01-11 19:35:53 +0000527 u32 status;
528 int i;
529
530 /* Wait up to 1ms for the DMA to complete */
531 for (i = 0; ; i++) {
532 status = readl(host->base + MMCISTATUS);
533 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
534 break;
535 udelay(10);
536 }
537
538 /*
539 * Check to see whether we still have some data left in the FIFO -
540 * this catches DMA controllers which are unable to monitor the
541 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
542 * contiguous buffers. On TX, we'll get a FIFO underrun error.
543 */
544 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100545 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000546 if (!data->error)
547 data->error = -EIO;
548 }
549
Per Forlin58c7ccb2011-07-01 18:55:24 +0200550 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100551 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000552
553 /*
554 * Use of DMA with scatter-gather is impossible.
555 * Give up with DMA and switch back to PIO mode.
556 */
557 if (status & MCI_RXDATAAVLBLMASK) {
558 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
559 mmci_dma_release(host);
560 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100561
562 host->dma_current = NULL;
563 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000564}
565
Ulf Hansson653a7612013-01-21 21:29:34 +0100566/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
567static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
568 struct dma_chan **dma_chan,
569 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000570{
571 struct variant_data *variant = host->variant;
572 struct dma_slave_config conf = {
573 .src_addr = host->phybase + MMCIFIFO,
574 .dst_addr = host->phybase + MMCIFIFO,
575 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
576 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
577 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
578 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530579 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000580 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000581 struct dma_chan *chan;
582 struct dma_device *device;
583 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530584 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000585 int nr_sg;
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100586 unsigned long flags = DMA_CTRL_ACK;
Russell Kingc8ebae32011-01-11 19:35:53 +0000587
Russell Kingc8ebae32011-01-11 19:35:53 +0000588 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530589 conf.direction = DMA_DEV_TO_MEM;
590 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000591 chan = host->dma_rx_channel;
592 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530593 conf.direction = DMA_MEM_TO_DEV;
594 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000595 chan = host->dma_tx_channel;
596 }
597
598 /* If there's no DMA channel, fall back to PIO */
599 if (!chan)
600 return -EINVAL;
601
602 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200603 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000604 return -EINVAL;
605
606 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530607 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000608 if (nr_sg == 0)
609 return -EINVAL;
610
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100611 if (host->variant->qcom_dml)
612 flags |= DMA_PREP_INTERRUPT;
613
Russell Kingc8ebae32011-01-11 19:35:53 +0000614 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500615 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100616 conf.direction, flags);
Russell Kingc8ebae32011-01-11 19:35:53 +0000617 if (!desc)
618 goto unmap_exit;
619
Ulf Hansson653a7612013-01-21 21:29:34 +0100620 *dma_chan = chan;
621 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000622
Per Forlin58c7ccb2011-07-01 18:55:24 +0200623 return 0;
624
625 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530626 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200627 return -ENOMEM;
628}
629
Ulf Hansson653a7612013-01-21 21:29:34 +0100630static inline int mmci_dma_prep_data(struct mmci_host *host,
631 struct mmc_data *data)
632{
633 /* Check if next job is already prepared. */
634 if (host->dma_current && host->dma_desc_current)
635 return 0;
636
637 /* No job were prepared thus do it now. */
638 return __mmci_dma_prep_data(host, data, &host->dma_current,
639 &host->dma_desc_current);
640}
641
642static inline int mmci_dma_prep_next(struct mmci_host *host,
643 struct mmc_data *data)
644{
645 struct mmci_host_next *nd = &host->next_data;
646 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
647}
648
Per Forlin58c7ccb2011-07-01 18:55:24 +0200649static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
650{
651 int ret;
652 struct mmc_data *data = host->data;
653
Ulf Hansson653a7612013-01-21 21:29:34 +0100654 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200655 if (ret)
656 return ret;
657
658 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000659 dev_vdbg(mmc_dev(host->mmc),
660 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
661 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200662 dmaengine_submit(host->dma_desc_current);
663 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000664
Srinivas Kandagatla9cb15142014-07-29 03:50:30 +0100665 if (host->variant->qcom_dml)
666 dml_start_xfer(host, data);
667
Russell Kingc8ebae32011-01-11 19:35:53 +0000668 datactrl |= MCI_DPSM_DMAENABLE;
669
670 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100671 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000672
673 /*
674 * Let the MMCI say when the data is ended and it's time
675 * to fire next DMA request. When that happens, MMCI will
676 * call mmci_data_end()
677 */
678 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
679 host->base + MMCIMASK0);
680 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000681}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200682
683static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
684{
685 struct mmci_host_next *next = &host->next_data;
686
Ulf Hansson653a7612013-01-21 21:29:34 +0100687 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
688 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200689
690 host->dma_desc_current = next->dma_desc;
691 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200692 next->dma_desc = NULL;
693 next->dma_chan = NULL;
694}
695
696static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
697 bool is_first_req)
698{
699 struct mmci_host *host = mmc_priv(mmc);
700 struct mmc_data *data = mrq->data;
701 struct mmci_host_next *nd = &host->next_data;
702
703 if (!data)
704 return;
705
Ulf Hansson653a7612013-01-21 21:29:34 +0100706 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200707
Ulf Hansson653a7612013-01-21 21:29:34 +0100708 if (mmci_validate_data(host, data))
709 return;
710
711 if (!mmci_dma_prep_next(host, data))
712 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200713}
714
715static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
716 int err)
717{
718 struct mmci_host *host = mmc_priv(mmc);
719 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200720
Ulf Hansson653a7612013-01-21 21:29:34 +0100721 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200722 return;
723
Ulf Hansson653a7612013-01-21 21:29:34 +0100724 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200725
Ulf Hansson653a7612013-01-21 21:29:34 +0100726 if (err) {
727 struct mmci_host_next *next = &host->next_data;
728 struct dma_chan *chan;
729 if (data->flags & MMC_DATA_READ)
730 chan = host->dma_rx_channel;
731 else
732 chan = host->dma_tx_channel;
733 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200734
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100735 if (host->dma_desc_current == next->dma_desc)
736 host->dma_desc_current = NULL;
737
738 if (host->dma_current == next->dma_chan)
739 host->dma_current = NULL;
740
Ulf Hansson653a7612013-01-21 21:29:34 +0100741 next->dma_desc = NULL;
742 next->dma_chan = NULL;
Srinivas Kandagatlab5c16a62014-10-08 12:25:17 +0100743 data->host_cookie = 0;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200744 }
745}
746
Russell Kingc8ebae32011-01-11 19:35:53 +0000747#else
748/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200749static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
750{
751}
Russell Kingc8ebae32011-01-11 19:35:53 +0000752static inline void mmci_dma_setup(struct mmci_host *host)
753{
754}
755
756static inline void mmci_dma_release(struct mmci_host *host)
757{
758}
759
760static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
761{
762}
763
Ulf Hansson653a7612013-01-21 21:29:34 +0100764static inline void mmci_dma_finalize(struct mmci_host *host,
765 struct mmc_data *data)
766{
767}
768
Russell Kingc8ebae32011-01-11 19:35:53 +0000769static inline void mmci_dma_data_error(struct mmci_host *host)
770{
771}
772
773static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
774{
775 return -ENOSYS;
776}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200777
778#define mmci_pre_request NULL
779#define mmci_post_request NULL
780
Russell Kingc8ebae32011-01-11 19:35:53 +0000781#endif
782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
784{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100785 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100787 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100789 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Linus Walleij64de0282010-02-19 01:09:10 +0100791 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
792 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100795 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000796 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
Russell King7b09cda2005-07-01 12:02:59 +0100798 clks = (unsigned long long)data->timeout_ns * host->cclk;
Srinivas Kandagatlac4a35762014-06-02 10:08:39 +0100799 do_div(clks, NSEC_PER_SEC);
Russell King7b09cda2005-07-01 12:02:59 +0100800
801 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
803 base = host->base;
804 writel(timeout, base + MMCIDATATIMER);
805 writel(host->size, base + MMCIDATALENGTH);
806
Russell King3bc87f22006-08-27 13:51:28 +0100807 blksz_bits = ffs(data->blksz) - 1;
808 BUG_ON(1 << blksz_bits != data->blksz);
809
Philippe Langlais1784b152011-03-25 08:51:52 +0100810 if (variant->blksz_datactrl16)
811 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
Srinivas Kandagatlaff783232014-06-02 10:09:06 +0100812 else if (variant->blksz_datactrl4)
813 datactrl = MCI_DPSM_ENABLE | (data->blksz << 4);
Philippe Langlais1784b152011-03-25 08:51:52 +0100814 else
815 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000816
817 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000819
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100820 if (host->mmc->card && mmc_card_sdio(host->mmc->card)) {
821 u32 clk;
Ulf Hansson7258db72011-12-13 17:05:28 +0100822
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100823 datactrl |= variant->datactrl_mask_sdio;
Ulf Hansson06c1a122012-10-12 14:01:50 +0100824
Srinivas Kandagatlac7354132014-08-22 05:55:16 +0100825 /*
826 * The ST Micro variant for SDIO small write transfers
827 * needs to have clock H/W flow control disabled,
828 * otherwise the transfer will not start. The threshold
829 * depends on the rate of MCLK.
830 */
831 if (variant->st_sdio && data->flags & MMC_DATA_WRITE &&
832 (host->size < 8 ||
833 (host->size <= 8 && host->mclk > 50000000)))
834 clk = host->clk_reg & ~variant->clkreg_enable;
835 else
836 clk = host->clk_reg | variant->clkreg_enable;
837
838 mmci_write_clkreg(host, clk);
839 }
Ulf Hansson06c1a122012-10-12 14:01:50 +0100840
Seungwon Jeon6dad6c92014-03-14 21:12:13 +0900841 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50 ||
842 host->mmc->ios.timing == MMC_TIMING_MMC_DDR52)
Srinivas Kandagatlae17dca22014-06-02 10:09:15 +0100843 datactrl |= variant->datactrl_mask_ddrmode;
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100844
Russell Kingc8ebae32011-01-11 19:35:53 +0000845 /*
846 * Attempt to use DMA operation mode, if this
847 * should fail, fall back to PIO mode
848 */
849 if (!mmci_dma_start_data(host, datactrl))
850 return;
851
852 /* IRQ mode, map the SG list for CPU reading/writing */
853 mmci_init_sg(host, data);
854
855 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000857
858 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000859 * If we have less than the fifo 'half-full' threshold to
860 * transfer, trigger a PIO interrupt as soon as any data
861 * is available.
Russell King0425a142006-02-16 16:48:31 +0000862 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000863 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000864 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 } else {
866 /*
867 * We don't actually need to include "FIFO empty" here
868 * since its implicit in "FIFO half empty".
869 */
870 irqmask = MCI_TXFIFOHALFEMPTYMASK;
871 }
872
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100873 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100875 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876}
877
878static void
879mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
880{
881 void __iomem *base = host->base;
882
Linus Walleij64de0282010-02-19 01:09:10 +0100883 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 cmd->opcode, cmd->arg, cmd->flags);
885
886 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
887 writel(0, base + MMCICOMMAND);
Srinivas Kandagatla6adb2a82014-06-02 10:08:57 +0100888 mmci_reg_delay(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 }
890
891 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000892 if (cmd->flags & MMC_RSP_PRESENT) {
893 if (cmd->flags & MMC_RSP_136)
894 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 }
897 if (/*interrupt*/0)
898 c |= MCI_CPSM_INTERRUPT;
899
Srinivas Kandagatlaae7b0062014-06-02 10:09:39 +0100900 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC)
901 c |= host->variant->data_cmd_enable;
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 host->cmd = cmd;
904
905 writel(cmd->arg, base + MMCIARGUMENT);
906 writel(c, base + MMCICOMMAND);
907}
908
909static void
910mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
911 unsigned int status)
912{
Ulf Hansson1cb9da52014-06-12 14:42:23 +0200913 /* Make sure we have data to handle */
914 if (!data)
915 return;
916
Linus Walleijf20f8f212010-10-19 13:41:24 +0100917 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100918 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
919 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100920 u32 remain, success;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100921
Russell Kingc8ebae32011-01-11 19:35:53 +0000922 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100923 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000924 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100925 mmci_dma_unmap(host, data);
926 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000927
Russell Kingc8afc9d2011-02-04 09:19:46 +0000928 /*
929 * Calculate how far we are into the transfer. Note that
930 * the data counter gives the number of bytes transferred
931 * on the MMC bus, not on the host side. On reads, this
932 * can be as much as a FIFO-worth of data ahead. This
933 * matters for FIFO overruns only.
934 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100935 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100936 success = data->blksz * data->blocks - remain;
937
Russell Kingc8afc9d2011-02-04 09:19:46 +0000938 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
939 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100940 if (status & MCI_DATACRCFAIL) {
941 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000942 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200943 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100944 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200945 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100946 } else if (status & MCI_STARTBITERR) {
947 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000948 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200949 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000950 } else if (status & MCI_RXOVERRUN) {
951 if (success > host->variant->fifosize)
952 success -= host->variant->fifosize;
953 else
954 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100955 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100956 }
Russell King51d43752011-01-27 10:56:52 +0000957 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 }
Linus Walleijf20f8f212010-10-19 13:41:24 +0100959
Linus Walleij8cb28152011-01-24 15:22:13 +0100960 if (status & MCI_DATABLOCKEND)
961 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f212010-10-19 13:41:24 +0100962
Russell Kingccff9b52011-01-30 21:03:50 +0000963 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000964 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100965 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 mmci_stop_data(host);
967
Linus Walleij8cb28152011-01-24 15:22:13 +0100968 if (!data->error)
969 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000970 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f212010-10-19 13:41:24 +0100971
Ulf Hansson024629c2013-05-13 15:40:56 +0100972 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 mmci_request_end(host, data->mrq);
974 } else {
975 mmci_start_command(host, data->stop, 0);
976 }
977 }
978}
979
980static void
981mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
982 unsigned int status)
983{
984 void __iomem *base = host->base;
Ulf Hanssonad82bfe2014-06-12 15:01:57 +0200985 bool sbc, busy_resp;
986
987 if (!cmd)
988 return;
989
990 sbc = (cmd == host->mrq->sbc);
991 busy_resp = host->variant->busy_detect && (cmd->flags & MMC_RSP_BUSY);
992
993 if (!((status|host->busy_status) & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|
994 MCI_CMDSENT|MCI_CMDRESPEND)))
995 return;
Ulf Hansson8d94b542014-01-13 16:49:31 +0100996
997 /* Check if we need to wait for busy completion. */
998 if (host->busy_status && (status & MCI_ST_CARDBUSY))
999 return;
1000
1001 /* Enable busy completion if needed and supported. */
1002 if (!host->busy_status && busy_resp &&
1003 !(status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT)) &&
1004 (readl(base + MMCISTATUS) & MCI_ST_CARDBUSY)) {
1005 writel(readl(base + MMCIMASK0) | MCI_ST_BUSYEND,
1006 base + MMCIMASK0);
1007 host->busy_status = status & (MCI_CMDSENT|MCI_CMDRESPEND);
1008 return;
1009 }
1010
1011 /* At busy completion, mask the IRQ and complete the request. */
1012 if (host->busy_status) {
1013 writel(readl(base + MMCIMASK0) & ~MCI_ST_BUSYEND,
1014 base + MMCIMASK0);
1015 host->busy_status = 0;
1016 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018 host->cmd = NULL;
1019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001021 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001023 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +00001024 } else {
1025 cmd->resp[0] = readl(base + MMCIRESPONSE0);
1026 cmd->resp[1] = readl(base + MMCIRESPONSE1);
1027 cmd->resp[2] = readl(base + MMCIRESPONSE2);
1028 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 }
1030
Ulf Hansson024629c2013-05-13 15:40:56 +01001031 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001032 if (host->data) {
1033 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +01001034 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001035 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +01001036 mmci_dma_unmap(host, host->data);
1037 }
Russell Kinge47c2222007-01-08 16:42:51 +00001038 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +01001039 }
Ulf Hansson024629c2013-05-13 15:40:56 +01001040 mmci_request_end(host, host->mrq);
1041 } else if (sbc) {
1042 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
1044 mmci_start_data(host, cmd->data);
1045 }
1046}
1047
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001048static int mmci_get_rx_fifocnt(struct mmci_host *host, u32 status, int remain)
1049{
1050 return remain - (readl(host->base + MMCIFIFOCNT) << 2);
1051}
1052
1053static int mmci_qcom_get_rx_fifocnt(struct mmci_host *host, u32 status, int r)
1054{
1055 /*
1056 * on qcom SDCC4 only 8 words are used in each burst so only 8 addresses
1057 * from the fifo range should be used
1058 */
1059 if (status & MCI_RXFIFOHALFFULL)
1060 return host->variant->fifohalfsize;
1061 else if (status & MCI_RXDATAAVLBL)
1062 return 4;
1063
1064 return 0;
1065}
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
1068{
1069 void __iomem *base = host->base;
1070 char *ptr = buffer;
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001071 u32 status = readl(host->base + MMCISTATUS);
Linus Walleij26eed9a2008-04-26 23:39:44 +01001072 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 do {
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001075 int count = host->get_rx_fifocnt(host, status, host_remain);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 if (count > remain)
1078 count = remain;
1079
1080 if (count <= 0)
1081 break;
1082
Ulf Hansson393e5e22011-12-13 17:08:04 +01001083 /*
1084 * SDIO especially may want to send something that is
1085 * not divisible by 4 (as opposed to card sectors
1086 * etc). Therefore make sure to always read the last bytes
1087 * while only doing full 32-bit reads towards the FIFO.
1088 */
1089 if (unlikely(count & 0x3)) {
1090 if (count < 4) {
1091 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001092 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001093 memcpy(ptr, buf, count);
1094 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001095 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001096 count &= ~0x3;
1097 }
1098 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001099 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +01001100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 ptr += count;
1103 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +01001104 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
1106 if (remain == 0)
1107 break;
1108
1109 status = readl(base + MMCISTATUS);
1110 } while (status & MCI_RXDATAAVLBL);
1111
1112 return ptr - buffer;
1113}
1114
1115static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1116{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001117 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 void __iomem *base = host->base;
1119 char *ptr = buffer;
1120
1121 do {
1122 unsigned int count, maxcnt;
1123
Rabin Vincent8301bb62010-08-09 12:57:30 +01001124 maxcnt = status & MCI_TXFIFOEMPTY ?
1125 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 count = min(remain, maxcnt);
1127
Linus Walleij34177802010-10-19 12:43:58 +01001128 /*
Linus Walleij34177802010-10-19 12:43:58 +01001129 * SDIO especially may want to send something that is
1130 * not divisible by 4 (as opposed to card sectors
1131 * etc), and the FIFO only accept full 32-bit writes.
1132 * So compensate by adding +3 on the count, a single
1133 * byte become a 32bit write, 7 bytes will be two
1134 * 32bit writes etc.
1135 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001136 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137
1138 ptr += count;
1139 remain -= count;
1140
1141 if (remain == 0)
1142 break;
1143
1144 status = readl(base + MMCISTATUS);
1145 } while (status & MCI_TXFIFOHALFEMPTY);
1146
1147 return ptr - buffer;
1148}
1149
1150/*
1151 * PIO data transfer IRQ handler.
1152 */
David Howells7d12e782006-10-05 14:55:46 +01001153static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154{
1155 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001156 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001157 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001159 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 u32 status;
1161
1162 status = readl(base + MMCISTATUS);
1163
Linus Walleij64de0282010-02-19 01:09:10 +01001164 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001166 local_irq_save(flags);
1167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 unsigned int remain, len;
1170 char *buffer;
1171
1172 /*
1173 * For write, we only need to test the half-empty flag
1174 * here - if the FIFO is completely empty, then by
1175 * definition it is more than half empty.
1176 *
1177 * For read, check for data available.
1178 */
1179 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1180 break;
1181
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001182 if (!sg_miter_next(sg_miter))
1183 break;
1184
1185 buffer = sg_miter->addr;
1186 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
1188 len = 0;
1189 if (status & MCI_RXACTIVE)
1190 len = mmci_pio_read(host, buffer, remain);
1191 if (status & MCI_TXACTIVE)
1192 len = mmci_pio_write(host, buffer, remain, status);
1193
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001194 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 host->size -= len;
1197 remain -= len;
1198
1199 if (remain)
1200 break;
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 status = readl(base + MMCISTATUS);
1203 } while (1);
1204
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001205 sg_miter_stop(sg_miter);
1206
1207 local_irq_restore(flags);
1208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001210 * If we have less than the fifo 'half-full' threshold to transfer,
1211 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001213 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001214 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 /*
1217 * If we run out of data, disable the data IRQs; this
1218 * prevents a race where the FIFO becomes empty before
1219 * the chip itself has disabled the data path, and
1220 * stops us racing with our data end IRQ.
1221 */
1222 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001223 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1225 }
1226
1227 return IRQ_HANDLED;
1228}
1229
1230/*
1231 * Handle completion of command and data transfers.
1232 */
David Howells7d12e782006-10-05 14:55:46 +01001233static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234{
1235 struct mmci_host *host = dev_id;
1236 u32 status;
1237 int ret = 0;
1238
1239 spin_lock(&host->lock);
1240
1241 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001243
1244 if (host->singleirq) {
1245 if (status & readl(host->base + MMCIMASK1))
1246 mmci_pio_irq(irq, dev_id);
1247
1248 status &= ~MCI_IRQ1MASK;
1249 }
1250
Ulf Hansson8d94b542014-01-13 16:49:31 +01001251 /*
1252 * We intentionally clear the MCI_ST_CARDBUSY IRQ here (if it's
1253 * enabled) since the HW seems to be triggering the IRQ on both
1254 * edges while monitoring DAT0 for busy completion.
1255 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 status &= readl(host->base + MMCIMASK0);
1257 writel(status, host->base + MMCICLEAR);
1258
Linus Walleij64de0282010-02-19 01:09:10 +01001259 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Ulf Hansson78782892014-06-13 13:21:38 +02001261 if (host->variant->reversed_irq_handling) {
1262 mmci_data_irq(host, host->data, status);
1263 mmci_cmd_irq(host, host->cmd, status);
1264 } else {
1265 mmci_cmd_irq(host, host->cmd, status);
1266 mmci_data_irq(host, host->data, status);
1267 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Ulf Hansson8d94b542014-01-13 16:49:31 +01001269 /* Don't poll for busy completion in irq context. */
1270 if (host->busy_status)
1271 status &= ~MCI_ST_CARDBUSY;
1272
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 ret = 1;
1274 } while (status);
1275
1276 spin_unlock(&host->lock);
1277
1278 return IRQ_RETVAL(ret);
1279}
1280
1281static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1282{
1283 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001284 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285
1286 WARN_ON(host->mrq != NULL);
1287
Ulf Hansson653a7612013-01-21 21:29:34 +01001288 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1289 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001290 mmc_request_done(mmc, mrq);
1291 return;
1292 }
1293
Russell King1c3be362011-08-14 09:17:05 +01001294 pm_runtime_get_sync(mmc_dev(mmc));
1295
Linus Walleij9e943022008-10-24 21:17:50 +01001296 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297
1298 host->mrq = mrq;
1299
Per Forlin58c7ccb2011-07-01 18:55:24 +02001300 if (mrq->data)
1301 mmci_get_next_data(host, mrq->data);
1302
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1304 mmci_start_data(host, mrq->data);
1305
Ulf Hansson024629c2013-05-13 15:40:56 +01001306 if (mrq->sbc)
1307 mmci_start_command(host, mrq->sbc, 0);
1308 else
1309 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310
Linus Walleij9e943022008-10-24 21:17:50 +01001311 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312}
1313
1314static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1315{
1316 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001317 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001318 u32 pwr = 0;
1319 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001320 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001322 pm_runtime_get_sync(mmc_dev(mmc));
1323
Ulf Hanssonbc521812011-12-13 16:57:55 +01001324 if (host->plat->ios_handler &&
1325 host->plat->ios_handler(mmc_dev(mmc), ios))
1326 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 switch (ios->power_mode) {
1329 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001330 if (!IS_ERR(mmc->supply.vmmc))
1331 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001332
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001333 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001334 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001335 host->vqmmc_enabled = false;
1336 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001337
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 break;
1339 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001340 if (!IS_ERR(mmc->supply.vmmc))
1341 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1342
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001343 /*
1344 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1345 * and instead uses MCI_PWR_ON so apply whatever value is
1346 * configured in the variant data.
1347 */
1348 pwr |= variant->pwrreg_powerup;
1349
1350 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001352 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001353 ret = regulator_enable(mmc->supply.vqmmc);
1354 if (ret < 0)
1355 dev_err(mmc_dev(mmc),
1356 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001357 else
1358 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001359 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 pwr |= MCI_PWR_ON;
1362 break;
1363 }
1364
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001365 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1366 /*
1367 * The ST Micro variant has some additional bits
1368 * indicating signal direction for the signals in
1369 * the SD/MMC bus and feedback-clock usage.
1370 */
Ulf Hansson4593df22014-03-21 10:13:05 +01001371 pwr |= host->pwr_reg_add;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001372
1373 if (ios->bus_width == MMC_BUS_WIDTH_4)
1374 pwr &= ~MCI_ST_DATA74DIREN;
1375 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1376 pwr &= (~MCI_ST_DATA74DIREN &
1377 ~MCI_ST_DATA31DIREN &
1378 ~MCI_ST_DATA2DIREN);
1379 }
1380
Linus Walleijcc30d602009-01-04 15:18:54 +01001381 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001382 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001383 pwr |= MCI_ROD;
1384 else {
1385 /*
1386 * The ST Micro variant use the ROD bit for something
1387 * else and only has OD (Open Drain).
1388 */
1389 pwr |= MCI_OD;
1390 }
1391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001393 /*
1394 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1395 * gating the clock, the MCI_PWR_ON bit is cleared.
1396 */
1397 if (!ios->clock && variant->pwrreg_clkgate)
1398 pwr &= ~MCI_PWR_ON;
1399
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001400 if (host->variant->explicit_mclk_control &&
1401 ios->clock != host->clock_cache) {
1402 ret = clk_set_rate(host->clk, ios->clock);
1403 if (ret < 0)
1404 dev_err(mmc_dev(host->mmc),
1405 "Error setting clock rate (%d)\n", ret);
1406 else
1407 host->mclk = clk_get_rate(host->clk);
1408 }
1409 host->clock_cache = ios->clock;
1410
Linus Walleija6a64642009-09-14 12:56:14 +01001411 spin_lock_irqsave(&host->lock, flags);
1412
1413 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001414 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001415 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001416
1417 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001418
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001419 pm_runtime_mark_last_busy(mmc_dev(mmc));
1420 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421}
1422
Russell King89001442009-07-09 15:16:07 +01001423static int mmci_get_cd(struct mmc_host *mmc)
1424{
1425 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001426 struct mmci_platform_data *plat = host->plat;
Ulf Hanssond2762092014-03-17 13:56:19 +01001427 unsigned int status = mmc_gpio_get_cd(mmc);
Russell King89001442009-07-09 15:16:07 +01001428
Ulf Hanssond2762092014-03-17 13:56:19 +01001429 if (status == -ENOSYS) {
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001430 if (!plat->status)
1431 return 1; /* Assume always present */
1432
Rabin Vincent29719442010-08-09 12:54:43 +01001433 status = plat->status(mmc_dev(host->mmc));
Ulf Hanssond2762092014-03-17 13:56:19 +01001434 }
Russell King74bc8092010-07-29 15:58:59 +01001435 return status;
Russell King89001442009-07-09 15:16:07 +01001436}
1437
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001438static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1439{
1440 int ret = 0;
1441
1442 if (!IS_ERR(mmc->supply.vqmmc)) {
1443
1444 pm_runtime_get_sync(mmc_dev(mmc));
1445
1446 switch (ios->signal_voltage) {
1447 case MMC_SIGNAL_VOLTAGE_330:
1448 ret = regulator_set_voltage(mmc->supply.vqmmc,
1449 2700000, 3600000);
1450 break;
1451 case MMC_SIGNAL_VOLTAGE_180:
1452 ret = regulator_set_voltage(mmc->supply.vqmmc,
1453 1700000, 1950000);
1454 break;
1455 case MMC_SIGNAL_VOLTAGE_120:
1456 ret = regulator_set_voltage(mmc->supply.vqmmc,
1457 1100000, 1300000);
1458 break;
1459 }
1460
1461 if (ret)
1462 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1463
1464 pm_runtime_mark_last_busy(mmc_dev(mmc));
1465 pm_runtime_put_autosuspend(mmc_dev(mmc));
1466 }
1467
1468 return ret;
1469}
1470
Ulf Hansson01259622013-05-15 20:53:22 +01001471static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001473 .pre_req = mmci_pre_request,
1474 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 .set_ios = mmci_set_ios,
Ulf Hanssond2762092014-03-17 13:56:19 +01001476 .get_ro = mmc_gpio_get_ro,
Russell King89001442009-07-09 15:16:07 +01001477 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001478 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479};
1480
Ulf Hansson78f87df2014-03-17 15:53:07 +01001481static int mmci_of_parse(struct device_node *np, struct mmc_host *mmc)
1482{
Ulf Hansson4593df22014-03-21 10:13:05 +01001483 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson78f87df2014-03-17 15:53:07 +01001484 int ret = mmc_of_parse(mmc);
Lee Jones000bc9d2012-04-16 10:18:43 +01001485
Ulf Hansson78f87df2014-03-17 15:53:07 +01001486 if (ret)
1487 return ret;
Lee Jones000bc9d2012-04-16 10:18:43 +01001488
Ulf Hansson4593df22014-03-21 10:13:05 +01001489 if (of_get_property(np, "st,sig-dir-dat0", NULL))
1490 host->pwr_reg_add |= MCI_ST_DATA0DIREN;
1491 if (of_get_property(np, "st,sig-dir-dat2", NULL))
1492 host->pwr_reg_add |= MCI_ST_DATA2DIREN;
1493 if (of_get_property(np, "st,sig-dir-dat31", NULL))
1494 host->pwr_reg_add |= MCI_ST_DATA31DIREN;
1495 if (of_get_property(np, "st,sig-dir-dat74", NULL))
1496 host->pwr_reg_add |= MCI_ST_DATA74DIREN;
1497 if (of_get_property(np, "st,sig-dir-cmd", NULL))
1498 host->pwr_reg_add |= MCI_ST_CMDDIREN;
1499 if (of_get_property(np, "st,sig-pin-fbclk", NULL))
1500 host->pwr_reg_add |= MCI_ST_FBCLKEN;
1501
Lee Jones000bc9d2012-04-16 10:18:43 +01001502 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001503 mmc->caps |= MMC_CAP_MMC_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001504 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
Ulf Hansson78f87df2014-03-17 15:53:07 +01001505 mmc->caps |= MMC_CAP_SD_HIGHSPEED;
Lee Jones000bc9d2012-04-16 10:18:43 +01001506
Ulf Hansson78f87df2014-03-17 15:53:07 +01001507 return 0;
Lee Jones000bc9d2012-04-16 10:18:43 +01001508}
Lee Jones000bc9d2012-04-16 10:18:43 +01001509
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001510static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001511 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001513 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001514 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001515 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 struct mmci_host *host;
1517 struct mmc_host *mmc;
1518 int ret;
1519
Lee Jones000bc9d2012-04-16 10:18:43 +01001520 /* Must have platform data or Device Tree. */
1521 if (!plat && !np) {
1522 dev_err(&dev->dev, "No plat data or DT found\n");
1523 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 }
1525
Lee Jonesb9b52912012-06-12 10:49:51 +01001526 if (!plat) {
1527 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1528 if (!plat)
1529 return -ENOMEM;
1530 }
1531
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
Ulf Hanssonef289982014-03-17 13:56:32 +01001533 if (!mmc)
1534 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
Ulf Hansson78f87df2014-03-17 15:53:07 +01001536 ret = mmci_of_parse(np, mmc);
1537 if (ret)
1538 goto host_free;
1539
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301541 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001542
1543 host->hw_designer = amba_manf(dev);
1544 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001545 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1546 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001547
Ulf Hansson665ba562013-05-13 15:39:17 +01001548 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 if (IS_ERR(host->clk)) {
1550 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 goto host_free;
1552 }
1553
Julia Lawallac940932012-08-26 16:00:59 +00001554 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001556 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
Srinivas Kandagatla9c34b732014-06-02 10:10:04 +01001558 if (variant->qcom_fifo)
1559 host->get_rx_fifocnt = mmci_qcom_get_rx_fifocnt;
1560 else
1561 host->get_rx_fifocnt = mmci_get_rx_fifocnt;
1562
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001564 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001566 /*
1567 * According to the spec, mclk is max 100 MHz,
1568 * so we try to adjust the clock down to this,
1569 * (if possible).
1570 */
Srinivas Kandagatladc6500b2014-06-02 10:09:47 +01001571 if (host->mclk > variant->f_max) {
1572 ret = clk_set_rate(host->clk, variant->f_max);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001573 if (ret < 0)
1574 goto clk_disable;
1575 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001576 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1577 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001578 }
Ulf Hanssonef289982014-03-17 13:56:32 +01001579
Russell Kingc8ebae32011-01-11 19:35:53 +00001580 host->phybase = dev->res.start;
Ulf Hanssonef289982014-03-17 13:56:32 +01001581 host->base = devm_ioremap_resource(&dev->dev, &dev->res);
1582 if (IS_ERR(host->base)) {
1583 ret = PTR_ERR(host->base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 goto clk_disable;
1585 }
1586
Linus Walleij7f294e42011-07-08 09:57:15 +01001587 /*
1588 * The ARM and ST versions of the block have slightly different
1589 * clock divider equations which means that the minimum divider
1590 * differs too.
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001591 * on Qualcomm like controllers get the nearest minimum clock to 100Khz
Linus Walleij7f294e42011-07-08 09:57:15 +01001592 */
1593 if (variant->st_clkdiv)
1594 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001595 else if (variant->explicit_mclk_control)
1596 mmc->f_min = clk_round_rate(host->clk, 100000);
Linus Walleij7f294e42011-07-08 09:57:15 +01001597 else
1598 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001599 /*
Ulf Hansson78f87df2014-03-17 15:53:07 +01001600 * If no maximum operating frequency is supplied, fall back to use
1601 * the module parameter, which has a (low) default value in case it
1602 * is not specified. Either value must not exceed the clock rate into
Ulf Hansson5080a082014-03-21 10:46:39 +01001603 * the block, of course.
Linus Walleij808d97c2010-04-08 07:39:38 +01001604 */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001605 if (mmc->f_max)
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001606 mmc->f_max = variant->explicit_mclk_control ?
1607 min(variant->f_max, mmc->f_max) :
1608 min(host->mclk, mmc->f_max);
Linus Walleij808d97c2010-04-08 07:39:38 +01001609 else
Srinivas Kandagatla3f4e6f72014-06-02 10:09:55 +01001610 mmc->f_max = variant->explicit_mclk_control ?
1611 fmax : min(host->mclk, fmax);
1612
1613
Linus Walleij64de0282010-02-19 01:09:10 +01001614 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1615
Ulf Hansson599c1d52013-01-07 16:22:50 +01001616 /* Get regulators and the supported OCR mask */
Bjorn Andersson9369c972015-03-24 18:39:49 -07001617 ret = mmc_regulator_get_supply(mmc);
1618 if (ret == -EPROBE_DEFER)
1619 goto clk_disable;
1620
Ulf Hansson599c1d52013-01-07 16:22:50 +01001621 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001622 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001623 else if (plat->ocr_mask)
1624 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1625
Ulf Hansson78f87df2014-03-17 15:53:07 +01001626 /* DT takes precedence over platform data. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001627 if (!np) {
1628 if (!plat->cd_invert)
1629 mmc->caps2 |= MMC_CAP2_CD_ACTIVE_HIGH;
1630 mmc->caps2 |= MMC_CAP2_RO_ACTIVE_HIGH;
1631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
Ulf Hansson9dd8a8b2014-03-19 13:54:18 +01001633 /* We support these capabilities. */
1634 mmc->caps |= MMC_CAP_CMD23;
1635
Ulf Hansson8d94b542014-01-13 16:49:31 +01001636 if (variant->busy_detect) {
1637 mmci_ops.card_busy = mmci_card_busy;
1638 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1639 mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1640 mmc->max_busy_timeout = 0;
1641 }
1642
1643 mmc->ops = &mmci_ops;
1644
Ulf Hansson70be2082013-01-07 15:35:06 +01001645 /* We support these PM capabilities. */
Ulf Hansson78f87df2014-03-17 15:53:07 +01001646 mmc->pm_caps |= MMC_PM_KEEP_POWER;
Ulf Hansson70be2082013-01-07 15:35:06 +01001647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 /*
1649 * We can do SGIO
1650 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001651 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
1653 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001654 * Since only a certain number of bits are valid in the data length
1655 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1656 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001658 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
1660 /*
1661 * Set the maximum segment size. Since we aren't doing DMA
1662 * (yet) we are only limited by the data length register.
1663 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001664 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001666 /*
1667 * Block size can be up to 2048 bytes, but must be a power of two.
1668 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001669 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001670
Pierre Ossman55db8902006-11-21 17:55:45 +01001671 /*
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001672 * Limit the number of blocks transferred so that we don't overflow
1673 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001674 */
Will Deacon8f7f6b7e2012-02-24 11:25:21 +00001675 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 spin_lock_init(&host->lock);
1678
1679 writel(0, host->base + MMCIMASK0);
1680 writel(0, host->base + MMCIMASK1);
1681 writel(0xfff, host->base + MMCICLEAR);
1682
Linus Walleijce437aa2014-08-27 15:13:54 +02001683 /*
1684 * If:
1685 * - not using DT but using a descriptor table, or
1686 * - using a table of descriptors ALONGSIDE DT, or
1687 * look up these descriptors named "cd" and "wp" right here, fail
1688 * silently of these do not exist and proceed to try platform data
1689 */
1690 if (!np) {
Linus Walleij89168b42014-10-02 09:08:46 +02001691 ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001692 if (ret < 0) {
1693 if (ret == -EPROBE_DEFER)
1694 goto clk_disable;
1695 else if (gpio_is_valid(plat->gpio_cd)) {
1696 ret = mmc_gpio_request_cd(mmc, plat->gpio_cd, 0);
1697 if (ret)
1698 goto clk_disable;
1699 }
1700 }
1701
Linus Walleij89168b42014-10-02 09:08:46 +02001702 ret = mmc_gpiod_request_ro(mmc, "wp", 0, false, 0, NULL);
Linus Walleijce437aa2014-08-27 15:13:54 +02001703 if (ret < 0) {
1704 if (ret == -EPROBE_DEFER)
1705 goto clk_disable;
1706 else if (gpio_is_valid(plat->gpio_wp)) {
1707 ret = mmc_gpio_request_ro(mmc, plat->gpio_wp);
1708 if (ret)
1709 goto clk_disable;
1710 }
1711 }
Russell King89001442009-07-09 15:16:07 +01001712 }
1713
Ulf Hanssonef289982014-03-17 13:56:32 +01001714 ret = devm_request_irq(&dev->dev, dev->irq[0], mmci_irq, IRQF_SHARED,
1715 DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001717 goto clk_disable;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Russell Kingdfb85182012-05-03 11:33:15 +01001719 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001720 host->singleirq = true;
1721 else {
Ulf Hanssonef289982014-03-17 13:56:32 +01001722 ret = devm_request_irq(&dev->dev, dev->irq[1], mmci_pio_irq,
1723 IRQF_SHARED, DRIVER_NAME " (pio)", host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001724 if (ret)
Ulf Hanssonef289982014-03-17 13:56:32 +01001725 goto clk_disable;
Linus Walleij2686b4b2010-10-19 12:39:48 +01001726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727
Linus Walleij8cb28152011-01-24 15:22:13 +01001728 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
1730 amba_set_drvdata(dev, mmc);
1731
Russell Kingc8ebae32011-01-11 19:35:53 +00001732 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1733 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1734 amba_rev(dev), (unsigned long long)dev->res.start,
1735 dev->irq[0], dev->irq[1]);
1736
1737 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001739 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1740 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001741
Russell King8c11a942010-12-28 19:40:40 +00001742 mmc_add_host(mmc);
1743
Ulf Hansson6f2d3c82014-12-11 14:35:55 +01001744 pm_runtime_put(&dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745 return 0;
1746
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001748 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 host_free:
1750 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return ret;
1752}
1753
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001754static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755{
1756 struct mmc_host *mmc = amba_get_drvdata(dev);
1757
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 if (mmc) {
1759 struct mmci_host *host = mmc_priv(mmc);
1760
Russell King1c3be362011-08-14 09:17:05 +01001761 /*
1762 * Undo pm_runtime_put() in probe. We use the _sync
1763 * version here so that we can access the primecell.
1764 */
1765 pm_runtime_get_sync(&dev->dev);
1766
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 mmc_remove_host(mmc);
1768
1769 writel(0, host->base + MMCIMASK0);
1770 writel(0, host->base + MMCIMASK1);
1771
1772 writel(0, host->base + MMCICOMMAND);
1773 writel(0, host->base + MMCIDATACTRL);
1774
Russell Kingc8ebae32011-01-11 19:35:53 +00001775 mmci_dma_release(host);
Julia Lawallac940932012-08-26 16:00:59 +00001776 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777 mmc_free_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 }
1779
1780 return 0;
1781}
1782
Ulf Hansson571dce42014-01-23 00:38:00 +01001783#ifdef CONFIG_PM
Ulf Hansson1ff44432013-09-04 09:05:17 +01001784static void mmci_save(struct mmci_host *host)
1785{
1786 unsigned long flags;
1787
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001788 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001789
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001790 writel(0, host->base + MMCIMASK0);
1791 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001792 writel(0, host->base + MMCIDATACTRL);
1793 writel(0, host->base + MMCIPOWER);
1794 writel(0, host->base + MMCICLOCK);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001795 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001796 mmci_reg_delay(host);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001797
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001798 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001799}
1800
1801static void mmci_restore(struct mmci_host *host)
1802{
1803 unsigned long flags;
1804
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001805 spin_lock_irqsave(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001806
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001807 if (host->variant->pwrreg_nopower) {
Ulf Hansson1ff44432013-09-04 09:05:17 +01001808 writel(host->clk_reg, host->base + MMCICLOCK);
1809 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1810 writel(host->pwr_reg, host->base + MMCIPOWER);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001811 }
Ulf Hansson42dcc89a2014-01-23 00:19:38 +01001812 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1813 mmci_reg_delay(host);
1814
1815 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001816}
1817
Ulf Hansson82592932013-01-09 11:15:26 +01001818static int mmci_runtime_suspend(struct device *dev)
1819{
1820 struct amba_device *adev = to_amba_device(dev);
1821 struct mmc_host *mmc = amba_get_drvdata(adev);
1822
1823 if (mmc) {
1824 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001825 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001826 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001827 clk_disable_unprepare(host->clk);
1828 }
1829
1830 return 0;
1831}
1832
1833static int mmci_runtime_resume(struct device *dev)
1834{
1835 struct amba_device *adev = to_amba_device(dev);
1836 struct mmc_host *mmc = amba_get_drvdata(adev);
1837
1838 if (mmc) {
1839 struct mmci_host *host = mmc_priv(mmc);
1840 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001841 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001842 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001843 }
1844
1845 return 0;
1846}
1847#endif
1848
Ulf Hansson48fa7002011-12-13 16:59:34 +01001849static const struct dev_pm_ops mmci_dev_pm_ops = {
Ulf Hanssonf3737fa2014-01-23 01:11:33 +01001850 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1851 pm_runtime_force_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01001852 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001853};
1854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855static struct amba_id mmci_ids[] = {
1856 {
1857 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001858 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001859 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 },
1861 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001862 .id = 0x01041180,
1863 .mask = 0xff0fffff,
1864 .data = &variant_arm_extended_fifo,
1865 },
1866 {
Pawel Moll3a372982013-01-24 14:12:45 +01001867 .id = 0x02041180,
1868 .mask = 0xff0fffff,
1869 .data = &variant_arm_extended_fifo_hwfc,
1870 },
1871 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 .id = 0x00041181,
1873 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001874 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001876 /* ST Micro variants */
1877 {
1878 .id = 0x00180180,
1879 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001880 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001881 },
1882 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001883 .id = 0x10180180,
1884 .mask = 0xf0ffffff,
1885 .data = &variant_nomadik,
1886 },
1887 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001888 .id = 0x00280180,
1889 .mask = 0x00ffffff,
Linus Walleij0bcb7ef2016-01-04 02:21:55 +01001890 .data = &variant_nomadik,
Rabin Vincent4956e102010-07-21 12:54:40 +01001891 },
1892 {
1893 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001894 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001895 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001896 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001897 {
1898 .id = 0x10480180,
1899 .mask = 0xf0ffffff,
1900 .data = &variant_ux500v2,
1901 },
Srinivas Kandagatla55b604a2014-06-02 10:10:13 +01001902 /* Qualcomm variants */
1903 {
1904 .id = 0x00051180,
1905 .mask = 0x000fffff,
1906 .data = &variant_qcom,
1907 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908 { 0, 0 },
1909};
1910
Dave Martin9f998352011-10-05 15:15:21 +01001911MODULE_DEVICE_TABLE(amba, mmci_ids);
1912
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913static struct amba_driver mmci_driver = {
1914 .drv = {
1915 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001916 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 },
1918 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001919 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 .id_table = mmci_ids,
1921};
1922
viresh kumar9e5ed092012-03-15 10:40:38 +01001923module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925module_param(fmax, uint, 0444);
1926
1927MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1928MODULE_LICENSE("GPL");