blob: 9742d9f49a7cfdb6343155060ff3226f2b7f55d6 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Andrew F. Davisbb5cdf82017-12-05 14:29:31 -06002 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 * Author: Rob Clark <rob@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Laurent Pinchart69a12262015-03-05 21:38:16 +020018#include <drm/drm_atomic.h>
19#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020020#include <drm/drm_crtc.h>
21#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050022#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010023#include <drm/drm_plane_helper.h>
Peter Ujfalusia7631c42017-11-30 14:12:37 +020024#include <linux/math64.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020025
26#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060027
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +020028#define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
29
30struct omap_crtc_state {
31 /* Must be first. */
32 struct drm_crtc_state base;
33 /* Shadow values for legacy userspace support. */
34 unsigned int rotation;
35 unsigned int zpos;
36};
37
Rob Clarkcd5351f2011-11-12 12:09:40 -060038#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
39
40struct omap_crtc {
41 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060042
Rob Clarkbb5c2d92012-01-16 12:51:16 -060043 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060044 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060045
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030046 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060047
Tomi Valkeinena36af732015-02-26 15:20:24 +020048 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030049
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030050 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051 bool pending;
52 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030053 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060054};
55
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020056/* -----------------------------------------------------------------------------
57 * Helper Functions
58 */
59
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030060struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020061{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030063 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020064}
65
66enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
67{
68 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
69 return omap_crtc->channel;
70}
71
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030072static bool omap_crtc_is_pending(struct drm_crtc *crtc)
73{
74 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
75 unsigned long flags;
76 bool pending;
77
78 spin_lock_irqsave(&crtc->dev->event_lock, flags);
79 pending = omap_crtc->pending;
80 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
81
82 return pending;
83}
84
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030085int omap_crtc_wait_pending(struct drm_crtc *crtc)
86{
87 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
88
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020089 /*
90 * Timeout is set to a "sufficiently" high value, which should cover
91 * a single frame refresh even on slower displays.
92 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030093 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030094 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020095 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030096}
97
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020098/* -----------------------------------------------------------------------------
99 * DSS Manager Functions
100 */
101
Rob Clarkf5f94542012-12-04 13:59:12 -0600102/*
103 * Manager-ops, callbacks from output when they need to configure
104 * the upstream part of the video pipe.
105 *
106 * Most of these we can ignore until we add support for command-mode
107 * panels.. for video-mode the crtc-helpers already do an adequate
108 * job of sequencing the setup of the video pipe in the proper order
109 */
110
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300111/* ovl-mgr-id -> crtc */
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300112static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300113
Rob Clarkf5f94542012-12-04 13:59:12 -0600114/* we can probably ignore these until we support command-mode panels: */
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200115static int omap_crtc_dss_connect(struct omap_drm_private *priv,
116 enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300117 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300118{
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200119 const struct dispc_ops *dispc_ops = priv->dispc_ops;
120 struct dispc_device *dispc = priv->dispc;
121
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200122 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300123 return -EINVAL;
124
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200125 if (!(dispc_ops->mgr_get_supported_outputs(dispc, channel) & dst->id))
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300126 return -EINVAL;
127
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200128 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200129 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300130
131 return 0;
132}
133
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200134static void omap_crtc_dss_disconnect(struct omap_drm_private *priv,
135 enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300136 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300137{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200138 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200139 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300140}
141
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200142static void omap_crtc_dss_start_update(struct omap_drm_private *priv,
143 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600144{
145}
146
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300147/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200148static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
149{
150 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200151 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200152 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
153 enum omap_channel channel = omap_crtc->channel;
154 struct omap_irq_wait *wait;
155 u32 framedone_irq, vsync_irq;
156 int ret;
157
Laurent Pinchart03af8152016-04-18 03:09:48 +0300158 if (WARN_ON(omap_crtc->enabled == enable))
159 return;
160
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300161 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200162 priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300163 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200164 return;
165 }
166
Tomi Valkeinenef422282015-02-26 15:20:25 +0200167 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
168 /*
169 * Digit output produces some sync lost interrupts during the
170 * first frame when enabling, so we need to ignore those.
171 */
172 omap_crtc->ignore_digit_sync_lost = true;
173 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200174
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200175 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(priv->dispc,
176 channel);
177 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200178
179 if (enable) {
180 wait = omap_irq_wait_init(dev, vsync_irq, 1);
181 } else {
182 /*
183 * When we disable the digit output, we need to wait for
184 * FRAMEDONE to know that DISPC has finished with the output.
185 *
186 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
187 * that case we need to use vsync interrupt, and wait for both
188 * even and odd frames.
189 */
190
191 if (framedone_irq)
192 wait = omap_irq_wait_init(dev, framedone_irq, 1);
193 else
194 wait = omap_irq_wait_init(dev, vsync_irq, 2);
195 }
196
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200197 priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300198 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200199
200 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
201 if (ret) {
202 dev_err(dev->dev, "%s: timeout waiting for %s\n",
203 omap_crtc->name, enable ? "enable" : "disable");
204 }
205
Tomi Valkeinenef422282015-02-26 15:20:25 +0200206 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
207 omap_crtc->ignore_digit_sync_lost = false;
208 /* make sure the irq handler sees the value above */
209 mb();
210 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200211}
212
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300213
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200214static int omap_crtc_dss_enable(struct omap_drm_private *priv,
215 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600216{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200217 struct drm_crtc *crtc = priv->channels[channel]->crtc;
218 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300219
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200220 priv->dispc_ops->mgr_set_timings(priv->dispc, omap_crtc->channel,
221 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200222 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300223
Rob Clarkf5f94542012-12-04 13:59:12 -0600224 return 0;
225}
226
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200227static void omap_crtc_dss_disable(struct omap_drm_private *priv,
228 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600229{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200230 struct drm_crtc *crtc = priv->channels[channel]->crtc;
231 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300232
Laurent Pinchart8472b572015-01-15 00:45:17 +0200233 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600234}
235
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200236static void omap_crtc_dss_set_timings(struct omap_drm_private *priv,
237 enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300238 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600239{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200240 struct drm_crtc *crtc = priv->channels[channel]->crtc;
241 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
242
Rob Clarkf5f94542012-12-04 13:59:12 -0600243 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300244 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600245}
246
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200247static void omap_crtc_dss_set_lcd_config(struct omap_drm_private *priv,
248 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600249 const struct dss_lcd_mgr_config *config)
250{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200251 struct drm_crtc *crtc = priv->channels[channel]->crtc;
252 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200253
Rob Clarkf5f94542012-12-04 13:59:12 -0600254 DBG("%s", omap_crtc->name);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200255 priv->dispc_ops->mgr_set_lcd_config(priv->dispc, omap_crtc->channel,
256 config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600257}
258
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200259static int omap_crtc_dss_register_framedone(
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200260 struct omap_drm_private *priv, enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600261 void (*handler)(void *), void *data)
262{
263 return 0;
264}
265
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200266static void omap_crtc_dss_unregister_framedone(
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200267 struct omap_drm_private *priv, enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600268 void (*handler)(void *), void *data)
269{
270}
271
272static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200273 .connect = omap_crtc_dss_connect,
274 .disconnect = omap_crtc_dss_disconnect,
275 .start_update = omap_crtc_dss_start_update,
276 .enable = omap_crtc_dss_enable,
277 .disable = omap_crtc_dss_disable,
278 .set_timings = omap_crtc_dss_set_timings,
279 .set_lcd_config = omap_crtc_dss_set_lcd_config,
280 .register_framedone_handler = omap_crtc_dss_register_framedone,
281 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600282};
283
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200284/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200285 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200286 */
287
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200288void omap_crtc_error_irq(struct drm_crtc *crtc, u32 irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200289{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300290 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200291
292 if (omap_crtc->ignore_digit_sync_lost) {
293 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
294 if (!irqstatus)
295 return;
296 }
297
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200298 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200299}
300
Laurent Pinchart14389a32016-04-19 01:43:03 +0300301void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200302{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300303 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200304 struct drm_device *dev = omap_crtc->base.dev;
305 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300306 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200307
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300308 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300309 /*
310 * If the dispc is busy we're racing the flush operation. Try again on
311 * the next vblank interrupt.
312 */
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200313 if (priv->dispc_ops->mgr_go_busy(priv->dispc, omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300314 spin_unlock(&crtc->dev->event_lock);
315 return;
316 }
317
318 /* Send the vblank event if one has been requested. */
319 if (omap_crtc->event) {
320 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
321 omap_crtc->event = NULL;
322 }
323
324 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300325 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300326 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300327
Laurent Pinchart14389a32016-04-19 01:43:03 +0300328 if (pending)
329 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200330
Laurent Pinchart14389a32016-04-19 01:43:03 +0300331 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300332 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300333
334 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200335}
336
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300337static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
338{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200339 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300340 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
341 struct omap_overlay_manager_info info;
342
343 memset(&info, 0, sizeof(info));
344
345 info.default_color = 0x000000;
346 info.trans_enabled = false;
347 info.partial_alpha_enabled = false;
348 info.cpr_enable = false;
349
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200350 priv->dispc_ops->mgr_setup(priv->dispc, omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300351}
352
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200353/* -----------------------------------------------------------------------------
354 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600355 */
356
Rob Clarkcd5351f2011-11-12 12:09:40 -0600357static void omap_crtc_destroy(struct drm_crtc *crtc)
358{
359 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600360
361 DBG("%s", omap_crtc->name);
362
Rob Clarkcd5351f2011-11-12 12:09:40 -0600363 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600364
Rob Clarkcd5351f2011-11-12 12:09:40 -0600365 kfree(omap_crtc);
366}
367
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300368static void omap_crtc_arm_event(struct drm_crtc *crtc)
369{
370 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
371
372 WARN_ON(omap_crtc->pending);
373 omap_crtc->pending = true;
374
375 if (crtc->state->event) {
376 omap_crtc->event = crtc->state->event;
377 crtc->state->event = NULL;
378 }
379}
380
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300381static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
382 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200383{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200384 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300385 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200386
387 DBG("%s", omap_crtc->name);
388
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300389 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300390 drm_crtc_vblank_on(crtc);
391 ret = drm_crtc_vblank_get(crtc);
392 WARN_ON(ret != 0);
393
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300394 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300395 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200396}
397
Laurent Pinchart64581712017-06-30 12:36:45 +0300398static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
399 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200400{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200401 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200402
403 DBG("%s", omap_crtc->name);
404
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300405 spin_lock_irq(&crtc->dev->event_lock);
406 if (crtc->state->event) {
407 drm_crtc_send_vblank_event(crtc, crtc->state->event);
408 crtc->state->event = NULL;
409 }
410 spin_unlock_irq(&crtc->dev->event_lock);
411
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200412 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200413}
414
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200415static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc,
416 const struct drm_display_mode *mode)
417{
418 struct omap_drm_private *priv = crtc->dev->dev_private;
419
420 /* Check for bandwidth limit */
421 if (priv->max_bandwidth) {
422 /*
423 * Estimation for the bandwidth need of a given mode with one
424 * full screen plane:
425 * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal))
426 * ^^ Refresh rate ^^
427 *
428 * The interlaced mode is taken into account by using the
429 * pixelclock in the calculation.
430 *
431 * The equation is rearranged for 64bit arithmetic.
432 */
433 uint64_t bandwidth = mode->clock * 1000;
434 unsigned int bpp = 4;
435
436 bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
437 bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
438
439 /*
440 * Reject modes which would need more bandwidth if used with one
441 * full resolution plane (most common use case).
442 */
443 if (priv->max_bandwidth < bandwidth)
444 return MODE_BAD;
445 }
446
447 return MODE_OK;
448}
449
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200450static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600451{
452 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200453 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200454 struct omap_drm_private *priv = crtc->dev->dev_private;
455 const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
456 DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
457 DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
458 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600459
460 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200461 omap_crtc->name, mode->base.id, mode->name,
462 mode->vrefresh, mode->clock,
463 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
464 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
465 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600466
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300467 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200468
469 /*
470 * HACK: This fixes the vm flags.
471 * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
472 * and they get lost when converting back and forth between
473 * struct drm_display_mode and struct videomode. The hack below
474 * goes and fetches the missing flags from the panel drivers.
475 *
476 * Correct solution would be to use DRM's bus-flags, but that's not
477 * easily possible before the omapdrm's panel/encoder driver model
478 * has been changed to the DRM model.
479 */
480
Laurent Pinchart2ee76792018-03-05 15:02:22 +0200481 for (i = 0; i < priv->num_pipes; ++i) {
482 struct drm_encoder *encoder = priv->pipes[i].encoder;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200483
484 if (encoder->crtc == crtc) {
485 struct omap_dss_device *dssdev;
486
487 dssdev = omap_encoder_get_dssdev(encoder);
488
489 if (dssdev) {
490 struct videomode vm = {0};
491
492 dssdev->driver->get_timings(dssdev, &vm);
493
494 omap_crtc->vm.flags |= vm.flags & flags_mask;
495 }
496
497 break;
498 }
499 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600500}
501
Jyri Sarha492a4262016-06-07 15:09:17 +0300502static int omap_crtc_atomic_check(struct drm_crtc *crtc,
503 struct drm_crtc_state *state)
504{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200505 struct drm_plane_state *pri_state;
506
Jyri Sarha492a4262016-06-07 15:09:17 +0300507 if (state->color_mgmt_changed && state->gamma_lut) {
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200508 unsigned int length = state->gamma_lut->length /
Jyri Sarha492a4262016-06-07 15:09:17 +0300509 sizeof(struct drm_color_lut);
510
511 if (length < 2)
512 return -EINVAL;
513 }
514
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200515 pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
516 if (pri_state) {
517 struct omap_crtc_state *omap_crtc_state =
518 to_omap_crtc_state(state);
519
520 /* Mirror new values for zpos and rotation in omap_crtc_state */
521 omap_crtc_state->zpos = pri_state->zpos;
522 omap_crtc_state->rotation = pri_state->rotation;
523 }
524
Jyri Sarha492a4262016-06-07 15:09:17 +0300525 return 0;
526}
527
Daniel Vetterc201d002015-08-06 14:09:35 +0200528static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300529 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200530{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200531}
532
Daniel Vetterc201d002015-08-06 14:09:35 +0200533static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300534 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200535{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200536 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300537 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300538 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300539
Jyri Sarha492a4262016-06-07 15:09:17 +0300540 if (crtc->state->color_mgmt_changed) {
541 struct drm_color_lut *lut = NULL;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200542 unsigned int length = 0;
Jyri Sarha492a4262016-06-07 15:09:17 +0300543
544 if (crtc->state->gamma_lut) {
545 lut = (struct drm_color_lut *)
546 crtc->state->gamma_lut->data;
547 length = crtc->state->gamma_lut->length /
548 sizeof(*lut);
549 }
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200550 priv->dispc_ops->mgr_set_gamma(priv->dispc, omap_crtc->channel,
551 lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300552 }
553
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300554 omap_crtc_write_crtc_properties(crtc);
555
Jyri Sarhae025d382017-01-27 12:04:54 +0200556 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300557 if (!omap_crtc->enabled)
558 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300559
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300560 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300561
Laurent Pinchart14389a32016-04-19 01:43:03 +0300562 ret = drm_crtc_vblank_get(crtc);
563 WARN_ON(ret != 0);
564
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300565 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200566 priv->dispc_ops->mgr_go(priv->dispc, omap_crtc->channel);
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300567 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300568 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200569}
570
Laurent Pinchartafc34932015-03-06 18:35:16 +0200571static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
572 struct drm_crtc_state *state,
573 struct drm_property *property,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200574 u64 val)
Rob Clark3c810c62012-08-15 15:18:01 -0500575{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200576 struct omap_drm_private *priv = crtc->dev->dev_private;
577 struct drm_plane_state *plane_state;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200578
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200579 /*
580 * Delegate property set to the primary plane. Get the plane state and
581 * set the property directly, the shadow copy will be assigned in the
582 * omap_crtc_atomic_check callback. This way updates to plane state will
583 * always be mirrored in the crtc state correctly.
584 */
585 plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
586 if (IS_ERR(plane_state))
587 return PTR_ERR(plane_state);
Laurent Pinchartafc34932015-03-06 18:35:16 +0200588
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200589 if (property == crtc->primary->rotation_property)
590 plane_state->rotation = val;
591 else if (property == priv->zorder_prop)
592 plane_state->zpos = val;
593 else
594 return -EINVAL;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200595
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200596 return 0;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200597}
598
599static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
600 const struct drm_crtc_state *state,
601 struct drm_property *property,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200602 u64 *val)
Laurent Pinchartafc34932015-03-06 18:35:16 +0200603{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200604 struct omap_drm_private *priv = crtc->dev->dev_private;
605 struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200606
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200607 if (property == crtc->primary->rotation_property)
608 *val = omap_state->rotation;
609 else if (property == priv->zorder_prop)
610 *val = omap_state->zpos;
611 else
612 return -EINVAL;
613
614 return 0;
615}
616
617static void omap_crtc_reset(struct drm_crtc *crtc)
618{
619 if (crtc->state)
620 __drm_atomic_helper_crtc_destroy_state(crtc->state);
621
622 kfree(crtc->state);
623 crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
624
625 if (crtc->state)
626 crtc->state->crtc = crtc;
627}
628
629static struct drm_crtc_state *
630omap_crtc_duplicate_state(struct drm_crtc *crtc)
631{
632 struct omap_crtc_state *state, *current_state;
633
634 if (WARN_ON(!crtc->state))
635 return NULL;
636
637 current_state = to_omap_crtc_state(crtc->state);
638
639 state = kmalloc(sizeof(*state), GFP_KERNEL);
Dan Carpenter24196722017-08-11 23:16:06 +0300640 if (!state)
641 return NULL;
642
643 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200644
645 state->zpos = current_state->zpos;
646 state->rotation = current_state->rotation;
647
648 return &state->base;
Rob Clark3c810c62012-08-15 15:18:01 -0500649}
650
Rob Clarkcd5351f2011-11-12 12:09:40 -0600651static const struct drm_crtc_funcs omap_crtc_funcs = {
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200652 .reset = omap_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200653 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600654 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200655 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300656 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200657 .atomic_duplicate_state = omap_crtc_duplicate_state,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200658 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200659 .atomic_set_property = omap_crtc_atomic_set_property,
660 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200661 .enable_vblank = omap_irq_enable_vblank,
662 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600663};
664
665static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200666 .mode_set_nofb = omap_crtc_mode_set_nofb,
Jyri Sarha492a4262016-06-07 15:09:17 +0300667 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200668 .atomic_begin = omap_crtc_atomic_begin,
669 .atomic_flush = omap_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300670 .atomic_enable = omap_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300671 .atomic_disable = omap_crtc_atomic_disable,
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200672 .mode_valid = omap_crtc_mode_valid,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600673};
674
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200675/* -----------------------------------------------------------------------------
676 * Init and Cleanup
677 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300678
Rob Clarkf5f94542012-12-04 13:59:12 -0600679static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200680 [OMAP_DSS_CHANNEL_LCD] = "lcd",
681 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
682 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
683 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600684};
685
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200686void omap_crtc_pre_init(struct omap_drm_private *priv)
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300687{
Laurent Pinchart845417b2018-03-02 03:05:10 +0200688 dss_install_mgr_ops(priv->dss, &mgr_ops, priv);
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300689}
690
Laurent Pinchart845417b2018-03-02 03:05:10 +0200691void omap_crtc_pre_uninit(struct omap_drm_private *priv)
Archit Taneja3a01ab22014-01-02 14:49:51 +0530692{
Laurent Pinchart845417b2018-03-02 03:05:10 +0200693 dss_uninstall_mgr_ops(priv->dss);
Archit Taneja3a01ab22014-01-02 14:49:51 +0530694}
695
Rob Clarkcd5351f2011-11-12 12:09:40 -0600696/* initialize crtc */
697struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Laurent Pinchart00b30e72018-03-06 23:37:25 +0200698 struct omap_drm_pipeline *pipe,
699 struct drm_plane *plane)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600700{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200701 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600702 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600703 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200704 enum omap_channel channel;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200705 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600706
Laurent Pinchart00b30e72018-03-06 23:37:25 +0200707 channel = pipe->output->dispc_channel;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200708
Rob Clarkf5f94542012-12-04 13:59:12 -0600709 DBG("%s", channel_names[channel]);
710
711 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800712 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200713 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600714
Rob Clarkcd5351f2011-11-12 12:09:40 -0600715 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600716
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300717 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600718
Archit Taneja0d8f3712013-03-26 19:15:19 +0530719 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530720 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530721
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200722 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200723 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200724 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200725 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
Laurent Pinchart00b30e72018-03-06 23:37:25 +0200726 __func__, pipe->display->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200727 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200728 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200729 }
730
Rob Clarkcd5351f2011-11-12 12:09:40 -0600731 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
732
Jyri Sarha492a4262016-06-07 15:09:17 +0300733 /* The dispc API adapts to what ever size, but the HW supports
734 * 256 element gamma table for LCDs and 1024 element table for
735 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
736 * tables so lets use that. Size of HW gamma table can be
737 * extracted with dispc_mgr_gamma_size(). If it returns 0
738 * gamma table is not supprted.
739 */
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200740 if (priv->dispc_ops->mgr_gamma_size(priv->dispc, channel)) {
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200741 unsigned int gamma_lut_size = 256;
Jyri Sarha492a4262016-06-07 15:09:17 +0300742
743 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
744 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
745 }
746
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200747 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500748
Rob Clarkcd5351f2011-11-12 12:09:40 -0600749 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600750}