blob: da11a9508b7783bc2e999b3a46e2da5add225358 [file] [log] [blame]
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001/*
2 * linux/drivers/clocksource/arm_arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Marc Zyngierf005bd72016-08-01 10:54:15 +010011
12#define pr_fmt(fmt) "arm_arch_timer: " fmt
13
Mark Rutland8a4da6e2012-11-12 14:33:44 +000014#include <linux/init.h>
15#include <linux/kernel.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/cpu.h>
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +010019#include <linux/cpu_pm.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000020#include <linux/clockchips.h>
Richard Cochran7c8f1e72015-01-06 14:26:13 +010021#include <linux/clocksource.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000022#include <linux/interrupt.h>
23#include <linux/of_irq.h>
Stephen Boyd22006992013-07-18 16:59:32 -070024#include <linux/of_address.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000025#include <linux/io.h>
Stephen Boyd22006992013-07-18 16:59:32 -070026#include <linux/slab.h>
Ingo Molnare6017572017-02-01 16:36:40 +010027#include <linux/sched/clock.h>
Stephen Boyd65cd4f62013-07-18 16:21:18 -070028#include <linux/sched_clock.h>
Hanjun Guob09ca1e2015-03-24 14:02:50 +000029#include <linux/acpi.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000030
31#include <asm/arch_timer.h>
Marc Zyngier82668912013-01-10 11:13:07 +000032#include <asm/virt.h>
Mark Rutland8a4da6e2012-11-12 14:33:44 +000033
34#include <clocksource/arm_arch_timer.h>
35
Fu Weided24012017-01-18 21:25:25 +080036#undef pr_fmt
37#define pr_fmt(fmt) "arch_timer: " fmt
38
Stephen Boyd22006992013-07-18 16:59:32 -070039#define CNTTIDR 0x08
40#define CNTTIDR_VIRT(n) (BIT(1) << ((n) * 4))
41
Robin Murphye392d602016-02-01 12:00:48 +000042#define CNTACR(n) (0x40 + ((n) * 4))
43#define CNTACR_RPCT BIT(0)
44#define CNTACR_RVCT BIT(1)
45#define CNTACR_RFRQ BIT(2)
46#define CNTACR_RVOFF BIT(3)
47#define CNTACR_RWVT BIT(4)
48#define CNTACR_RWPT BIT(5)
49
Stephen Boyd22006992013-07-18 16:59:32 -070050#define CNTVCT_LO 0x08
51#define CNTVCT_HI 0x0c
52#define CNTFRQ 0x10
53#define CNTP_TVAL 0x28
54#define CNTP_CTL 0x2c
55#define CNTV_TVAL 0x38
56#define CNTV_CTL 0x3c
57
Stephen Boyd22006992013-07-18 16:59:32 -070058static unsigned arch_timers_present __initdata;
59
60static void __iomem *arch_counter_base;
61
62struct arch_timer {
63 void __iomem *base;
64 struct clock_event_device evt;
65};
66
67#define to_arch_timer(e) container_of(e, struct arch_timer, evt)
68
Mark Rutland8a4da6e2012-11-12 14:33:44 +000069static u32 arch_timer_rate;
Fu Weiee34f1e2017-01-18 21:25:27 +080070static int arch_timer_ppi[ARCH_TIMER_MAX_TIMER_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +000071
72static struct clock_event_device __percpu *arch_timer_evt;
73
Fu Weiee34f1e2017-01-18 21:25:27 +080074static enum arch_timer_ppi_nr arch_timer_uses_ppi = ARCH_TIMER_VIRT_PPI;
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +010075static bool arch_timer_c3stop;
Stephen Boyd22006992013-07-18 16:59:32 -070076static bool arch_timer_mem_use_virtual;
Brian Norrisd8ec7592016-10-04 11:12:09 -070077static bool arch_counter_suspend_stop;
Marc Zyngiera86bd132017-02-01 12:07:15 +000078static bool vdso_default = true;
Mark Rutland8a4da6e2012-11-12 14:33:44 +000079
Julien Thierryec5c8e422017-10-13 14:32:55 +010080static cpumask_t evtstrm_available = CPU_MASK_NONE;
Will Deacon46fd5c62016-06-27 17:30:13 +010081static bool evtstrm_enable = IS_ENABLED(CONFIG_ARM_ARCH_TIMER_EVTSTREAM);
82
83static int __init early_evtstrm_cfg(char *buf)
84{
85 return strtobool(buf, &evtstrm_enable);
86}
87early_param("clocksource.arm_arch_timer.evtstrm", early_evtstrm_cfg);
88
Mark Rutland8a4da6e2012-11-12 14:33:44 +000089/*
90 * Architected system timer support.
91 */
92
Marc Zyngierf4e00a12017-01-20 18:28:32 +000093static __always_inline
94void arch_timer_reg_write(int access, enum arch_timer_reg reg, u32 val,
95 struct clock_event_device *clk)
96{
97 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
98 struct arch_timer *timer = to_arch_timer(clk);
99 switch (reg) {
100 case ARCH_TIMER_REG_CTRL:
101 writel_relaxed(val, timer->base + CNTP_CTL);
102 break;
103 case ARCH_TIMER_REG_TVAL:
104 writel_relaxed(val, timer->base + CNTP_TVAL);
105 break;
106 }
107 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
108 struct arch_timer *timer = to_arch_timer(clk);
109 switch (reg) {
110 case ARCH_TIMER_REG_CTRL:
111 writel_relaxed(val, timer->base + CNTV_CTL);
112 break;
113 case ARCH_TIMER_REG_TVAL:
114 writel_relaxed(val, timer->base + CNTV_TVAL);
115 break;
116 }
117 } else {
118 arch_timer_reg_write_cp15(access, reg, val);
119 }
120}
121
122static __always_inline
123u32 arch_timer_reg_read(int access, enum arch_timer_reg reg,
124 struct clock_event_device *clk)
125{
126 u32 val;
127
128 if (access == ARCH_TIMER_MEM_PHYS_ACCESS) {
129 struct arch_timer *timer = to_arch_timer(clk);
130 switch (reg) {
131 case ARCH_TIMER_REG_CTRL:
132 val = readl_relaxed(timer->base + CNTP_CTL);
133 break;
134 case ARCH_TIMER_REG_TVAL:
135 val = readl_relaxed(timer->base + CNTP_TVAL);
136 break;
137 }
138 } else if (access == ARCH_TIMER_MEM_VIRT_ACCESS) {
139 struct arch_timer *timer = to_arch_timer(clk);
140 switch (reg) {
141 case ARCH_TIMER_REG_CTRL:
142 val = readl_relaxed(timer->base + CNTV_CTL);
143 break;
144 case ARCH_TIMER_REG_TVAL:
145 val = readl_relaxed(timer->base + CNTV_TVAL);
146 break;
147 }
148 } else {
149 val = arch_timer_reg_read_cp15(access, reg);
150 }
151
152 return val;
153}
154
Marc Zyngier992dd162017-02-01 11:53:46 +0000155/*
156 * Default to cp15 based access because arm64 uses this function for
157 * sched_clock() before DT is probed and the cp15 method is guaranteed
158 * to exist on arm64. arm doesn't use this before DT is probed so even
159 * if we don't have the cp15 accessors we won't have a problem.
160 */
161u64 (*arch_timer_read_counter)(void) = arch_counter_get_cntvct;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200162EXPORT_SYMBOL_GPL(arch_timer_read_counter);
Marc Zyngier992dd162017-02-01 11:53:46 +0000163
164static u64 arch_counter_read(struct clocksource *cs)
165{
166 return arch_timer_read_counter();
167}
168
169static u64 arch_counter_read_cc(const struct cyclecounter *cc)
170{
171 return arch_timer_read_counter();
172}
173
174static struct clocksource clocksource_counter = {
175 .name = "arch_sys_counter",
176 .rating = 400,
177 .read = arch_counter_read,
178 .mask = CLOCKSOURCE_MASK(56),
179 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
180};
181
182static struct cyclecounter cyclecounter __ro_after_init = {
183 .read = arch_counter_read_cc,
184 .mask = CLOCKSOURCE_MASK(56),
185};
186
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000187struct ate_acpi_oem_info {
188 char oem_id[ACPI_OEM_ID_SIZE + 1];
189 char oem_table_id[ACPI_OEM_TABLE_ID_SIZE + 1];
190 u32 oem_revision;
191};
192
Scott Woodf6dc1572016-09-22 03:35:17 -0500193#ifdef CONFIG_FSL_ERRATUM_A008585
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000194/*
195 * The number of retries is an arbitrary value well beyond the highest number
196 * of iterations the loop has been observed to take.
197 */
198#define __fsl_a008585_read_reg(reg) ({ \
199 u64 _old, _new; \
200 int _retries = 200; \
201 \
202 do { \
203 _old = read_sysreg(reg); \
204 _new = read_sysreg(reg); \
205 _retries--; \
206 } while (unlikely(_old != _new) && _retries); \
207 \
208 WARN_ON_ONCE(!_retries); \
209 _new; \
210})
Scott Woodf6dc1572016-09-22 03:35:17 -0500211
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000212static u32 notrace fsl_a008585_read_cntp_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500213{
214 return __fsl_a008585_read_reg(cntp_tval_el0);
215}
216
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000217static u32 notrace fsl_a008585_read_cntv_tval_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500218{
219 return __fsl_a008585_read_reg(cntv_tval_el0);
220}
221
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200222static u64 notrace fsl_a008585_read_cntpct_el0(void)
223{
224 return __fsl_a008585_read_reg(cntpct_el0);
225}
226
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000227static u64 notrace fsl_a008585_read_cntvct_el0(void)
Scott Woodf6dc1572016-09-22 03:35:17 -0500228{
229 return __fsl_a008585_read_reg(cntvct_el0);
230}
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000231#endif
232
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000233#ifdef CONFIG_HISILICON_ERRATUM_161010101
234/*
235 * Verify whether the value of the second read is larger than the first by
236 * less than 32 is the only way to confirm the value is correct, so clear the
237 * lower 5 bits to check whether the difference is greater than 32 or not.
238 * Theoretically the erratum should not occur more than twice in succession
239 * when reading the system counter, but it is possible that some interrupts
240 * may lead to more than twice read errors, triggering the warning, so setting
241 * the number of retries far beyond the number of iterations the loop has been
242 * observed to take.
243 */
244#define __hisi_161010101_read_reg(reg) ({ \
245 u64 _old, _new; \
246 int _retries = 50; \
247 \
248 do { \
249 _old = read_sysreg(reg); \
250 _new = read_sysreg(reg); \
251 _retries--; \
252 } while (unlikely((_new - _old) >> 5) && _retries); \
253 \
254 WARN_ON_ONCE(!_retries); \
255 _new; \
256})
257
258static u32 notrace hisi_161010101_read_cntp_tval_el0(void)
259{
260 return __hisi_161010101_read_reg(cntp_tval_el0);
261}
262
263static u32 notrace hisi_161010101_read_cntv_tval_el0(void)
264{
265 return __hisi_161010101_read_reg(cntv_tval_el0);
266}
267
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200268static u64 notrace hisi_161010101_read_cntpct_el0(void)
269{
270 return __hisi_161010101_read_reg(cntpct_el0);
271}
272
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000273static u64 notrace hisi_161010101_read_cntvct_el0(void)
274{
275 return __hisi_161010101_read_reg(cntvct_el0);
276}
Marc Zyngierd003d022017-02-21 15:04:27 +0000277
278static struct ate_acpi_oem_info hisi_161010101_oem_info[] = {
279 /*
280 * Note that trailing spaces are required to properly match
281 * the OEM table information.
282 */
283 {
284 .oem_id = "HISI ",
285 .oem_table_id = "HIP05 ",
286 .oem_revision = 0,
287 },
288 {
289 .oem_id = "HISI ",
290 .oem_table_id = "HIP06 ",
291 .oem_revision = 0,
292 },
293 {
294 .oem_id = "HISI ",
295 .oem_table_id = "HIP07 ",
296 .oem_revision = 0,
297 },
298 { /* Sentinel indicating the end of the OEM array */ },
299};
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000300#endif
301
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000302#ifdef CONFIG_ARM64_ERRATUM_858921
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200303static u64 notrace arm64_858921_read_cntpct_el0(void)
304{
305 u64 old, new;
306
307 old = read_sysreg(cntpct_el0);
308 new = read_sysreg(cntpct_el0);
309 return (((old ^ new) >> 32) & 1) ? old : new;
310}
311
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000312static u64 notrace arm64_858921_read_cntvct_el0(void)
313{
314 u64 old, new;
315
316 old = read_sysreg(cntvct_el0);
317 new = read_sysreg(cntvct_el0);
318 return (((old ^ new) >> 32) & 1) ? old : new;
319}
320#endif
321
Samuel Hollandc950ca82019-01-12 20:17:18 -0600322#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
323/*
324 * The low bits of the counter registers are indeterminate while bit 10 or
325 * greater is rolling over. Since the counter value can jump both backward
326 * (7ff -> 000 -> 800) and forward (7ff -> fff -> 800), ignore register values
327 * with all ones or all zeros in the low bits. Bound the loop by the maximum
328 * number of CPU cycles in 3 consecutive 24 MHz counter periods.
329 */
330#define __sun50i_a64_read_reg(reg) ({ \
331 u64 _val; \
332 int _retries = 150; \
333 \
334 do { \
335 _val = read_sysreg(reg); \
336 _retries--; \
337 } while (((_val + 1) & GENMASK(9, 0)) <= 1 && _retries); \
338 \
339 WARN_ON_ONCE(!_retries); \
340 _val; \
341})
342
343static u64 notrace sun50i_a64_read_cntpct_el0(void)
344{
345 return __sun50i_a64_read_reg(cntpct_el0);
346}
347
348static u64 notrace sun50i_a64_read_cntvct_el0(void)
349{
350 return __sun50i_a64_read_reg(cntvct_el0);
351}
352
353static u32 notrace sun50i_a64_read_cntp_tval_el0(void)
354{
355 return read_sysreg(cntp_cval_el0) - sun50i_a64_read_cntpct_el0();
356}
357
358static u32 notrace sun50i_a64_read_cntv_tval_el0(void)
359{
360 return read_sysreg(cntv_cval_el0) - sun50i_a64_read_cntvct_el0();
361}
362#endif
363
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000364#ifdef CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND
Mark Rutlanda7fb4572017-10-16 16:28:39 +0100365DEFINE_PER_CPU(const struct arch_timer_erratum_workaround *, timer_unstable_counter_workaround);
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000366EXPORT_SYMBOL_GPL(timer_unstable_counter_workaround);
367
368DEFINE_STATIC_KEY_FALSE(arch_timer_read_ool_enabled);
369EXPORT_SYMBOL_GPL(arch_timer_read_ool_enabled);
370
Marc Zyngier83280892017-01-27 10:27:09 +0000371static void erratum_set_next_event_tval_generic(const int access, unsigned long evt,
372 struct clock_event_device *clk)
373{
374 unsigned long ctrl;
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200375 u64 cval;
Marc Zyngier83280892017-01-27 10:27:09 +0000376
377 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
378 ctrl |= ARCH_TIMER_CTRL_ENABLE;
379 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
380
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200381 if (access == ARCH_TIMER_PHYS_ACCESS) {
382 cval = evt + arch_counter_get_cntpct();
Marc Zyngier83280892017-01-27 10:27:09 +0000383 write_sysreg(cval, cntp_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200384 } else {
385 cval = evt + arch_counter_get_cntvct();
Marc Zyngier83280892017-01-27 10:27:09 +0000386 write_sysreg(cval, cntv_cval_el0);
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200387 }
Marc Zyngier83280892017-01-27 10:27:09 +0000388
389 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
390}
391
Arnd Bergmanneb645222017-04-19 19:37:09 +0200392static __maybe_unused int erratum_set_next_event_tval_virt(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000393 struct clock_event_device *clk)
394{
395 erratum_set_next_event_tval_generic(ARCH_TIMER_VIRT_ACCESS, evt, clk);
396 return 0;
397}
398
Arnd Bergmanneb645222017-04-19 19:37:09 +0200399static __maybe_unused int erratum_set_next_event_tval_phys(unsigned long evt,
Marc Zyngier83280892017-01-27 10:27:09 +0000400 struct clock_event_device *clk)
401{
402 erratum_set_next_event_tval_generic(ARCH_TIMER_PHYS_ACCESS, evt, clk);
403 return 0;
404}
405
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000406static const struct arch_timer_erratum_workaround ool_workarounds[] = {
407#ifdef CONFIG_FSL_ERRATUM_A008585
408 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000409 .match_type = ate_match_dt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000410 .id = "fsl,erratum-a008585",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000411 .desc = "Freescale erratum a005858",
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000412 .read_cntp_tval_el0 = fsl_a008585_read_cntp_tval_el0,
413 .read_cntv_tval_el0 = fsl_a008585_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200414 .read_cntpct_el0 = fsl_a008585_read_cntpct_el0,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000415 .read_cntvct_el0 = fsl_a008585_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000416 .set_next_event_phys = erratum_set_next_event_tval_phys,
417 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000418 },
419#endif
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000420#ifdef CONFIG_HISILICON_ERRATUM_161010101
421 {
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000422 .match_type = ate_match_dt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000423 .id = "hisilicon,erratum-161010101",
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000424 .desc = "HiSilicon erratum 161010101",
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000425 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
426 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200427 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000428 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000429 .set_next_event_phys = erratum_set_next_event_tval_phys,
430 .set_next_event_virt = erratum_set_next_event_tval_virt,
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000431 },
Marc Zyngierd003d022017-02-21 15:04:27 +0000432 {
433 .match_type = ate_match_acpi_oem_info,
434 .id = hisi_161010101_oem_info,
435 .desc = "HiSilicon erratum 161010101",
436 .read_cntp_tval_el0 = hisi_161010101_read_cntp_tval_el0,
437 .read_cntv_tval_el0 = hisi_161010101_read_cntv_tval_el0,
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200438 .read_cntpct_el0 = hisi_161010101_read_cntpct_el0,
Marc Zyngierd003d022017-02-21 15:04:27 +0000439 .read_cntvct_el0 = hisi_161010101_read_cntvct_el0,
440 .set_next_event_phys = erratum_set_next_event_tval_phys,
441 .set_next_event_virt = erratum_set_next_event_tval_virt,
442 },
Ding Tianhongbb42ca42017-02-06 16:47:42 +0000443#endif
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000444#ifdef CONFIG_ARM64_ERRATUM_858921
445 {
446 .match_type = ate_match_local_cap_id,
447 .id = (void *)ARM64_WORKAROUND_858921,
448 .desc = "ARM erratum 858921",
Christoffer Dallf2e600c2017-10-18 13:06:25 +0200449 .read_cntpct_el0 = arm64_858921_read_cntpct_el0,
Marc Zyngierfa8d8152017-01-27 12:52:31 +0000450 .read_cntvct_el0 = arm64_858921_read_cntvct_el0,
451 },
452#endif
Samuel Hollandc950ca82019-01-12 20:17:18 -0600453#ifdef CONFIG_SUN50I_ERRATUM_UNKNOWN1
454 {
455 .match_type = ate_match_dt,
456 .id = "allwinner,erratum-unknown1",
457 .desc = "Allwinner erratum UNKNOWN1",
458 .read_cntp_tval_el0 = sun50i_a64_read_cntp_tval_el0,
459 .read_cntv_tval_el0 = sun50i_a64_read_cntv_tval_el0,
460 .read_cntpct_el0 = sun50i_a64_read_cntpct_el0,
461 .read_cntvct_el0 = sun50i_a64_read_cntvct_el0,
462 .set_next_event_phys = erratum_set_next_event_tval_phys,
463 .set_next_event_virt = erratum_set_next_event_tval_virt,
464 },
465#endif
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000466};
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000467
468typedef bool (*ate_match_fn_t)(const struct arch_timer_erratum_workaround *,
469 const void *);
470
471static
472bool arch_timer_check_dt_erratum(const struct arch_timer_erratum_workaround *wa,
473 const void *arg)
474{
475 const struct device_node *np = arg;
476
477 return of_property_read_bool(np, wa->id);
478}
479
Marc Zyngier00640302017-03-20 16:47:59 +0000480static
481bool arch_timer_check_local_cap_erratum(const struct arch_timer_erratum_workaround *wa,
482 const void *arg)
483{
484 return this_cpu_has_cap((uintptr_t)wa->id);
485}
486
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000487
488static
489bool arch_timer_check_acpi_oem_erratum(const struct arch_timer_erratum_workaround *wa,
490 const void *arg)
491{
492 static const struct ate_acpi_oem_info empty_oem_info = {};
493 const struct ate_acpi_oem_info *info = wa->id;
494 const struct acpi_table_header *table = arg;
495
496 /* Iterate over the ACPI OEM info array, looking for a match */
497 while (memcmp(info, &empty_oem_info, sizeof(*info))) {
498 if (!memcmp(info->oem_id, table->oem_id, ACPI_OEM_ID_SIZE) &&
499 !memcmp(info->oem_table_id, table->oem_table_id, ACPI_OEM_TABLE_ID_SIZE) &&
500 info->oem_revision == table->oem_revision)
501 return true;
502
503 info++;
504 }
505
506 return false;
507}
508
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000509static const struct arch_timer_erratum_workaround *
510arch_timer_iterate_errata(enum arch_timer_erratum_match_type type,
511 ate_match_fn_t match_fn,
512 void *arg)
513{
514 int i;
515
516 for (i = 0; i < ARRAY_SIZE(ool_workarounds); i++) {
517 if (ool_workarounds[i].match_type != type)
518 continue;
519
520 if (match_fn(&ool_workarounds[i], arg))
521 return &ool_workarounds[i];
522 }
523
524 return NULL;
525}
526
527static
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000528void arch_timer_enable_workaround(const struct arch_timer_erratum_workaround *wa,
529 bool local)
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000530{
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000531 int i;
532
533 if (local) {
534 __this_cpu_write(timer_unstable_counter_workaround, wa);
535 } else {
536 for_each_possible_cpu(i)
537 per_cpu(timer_unstable_counter_workaround, i) = wa;
538 }
539
Marc Zyngier450f9682017-08-01 09:02:57 +0100540 /*
541 * Use the locked version, as we're called from the CPU
542 * hotplug framework. Otherwise, we end-up in deadlock-land.
543 */
544 static_branch_enable_cpuslocked(&arch_timer_read_ool_enabled);
Marc Zyngiera86bd132017-02-01 12:07:15 +0000545
546 /*
547 * Don't use the vdso fastpath if errata require using the
548 * out-of-line counter accessor. We may change our mind pretty
549 * late in the game (with a per-CPU erratum, for example), so
550 * change both the default value and the vdso itself.
551 */
552 if (wa->read_cntvct_el0) {
553 clocksource_counter.archdata.vdso_direct = false;
554 vdso_default = false;
555 }
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000556}
557
558static void arch_timer_check_ool_workaround(enum arch_timer_erratum_match_type type,
559 void *arg)
560{
561 const struct arch_timer_erratum_workaround *wa;
562 ate_match_fn_t match_fn = NULL;
Marc Zyngier00640302017-03-20 16:47:59 +0000563 bool local = false;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000564
565 switch (type) {
566 case ate_match_dt:
567 match_fn = arch_timer_check_dt_erratum;
568 break;
Marc Zyngier00640302017-03-20 16:47:59 +0000569 case ate_match_local_cap_id:
570 match_fn = arch_timer_check_local_cap_erratum;
571 local = true;
572 break;
Marc Zyngier5a38bca2017-02-21 14:37:30 +0000573 case ate_match_acpi_oem_info:
574 match_fn = arch_timer_check_acpi_oem_erratum;
575 break;
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000576 default:
577 WARN_ON(1);
578 return;
579 }
580
581 wa = arch_timer_iterate_errata(type, match_fn, arg);
582 if (!wa)
583 return;
584
Marc Zyngier00640302017-03-20 16:47:59 +0000585 if (needs_unstable_timer_counter_workaround()) {
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000586 const struct arch_timer_erratum_workaround *__wa;
587 __wa = __this_cpu_read(timer_unstable_counter_workaround);
588 if (__wa && wa != __wa)
Marc Zyngier00640302017-03-20 16:47:59 +0000589 pr_warn("Can't enable workaround for %s (clashes with %s\n)",
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000590 wa->desc, __wa->desc);
591
592 if (__wa)
593 return;
Marc Zyngier00640302017-03-20 16:47:59 +0000594 }
595
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000596 arch_timer_enable_workaround(wa, local);
Marc Zyngier00640302017-03-20 16:47:59 +0000597 pr_info("Enabling %s workaround for %s\n",
598 local ? "local" : "global", wa->desc);
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000599}
600
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000601#define erratum_handler(fn, r, ...) \
602({ \
603 bool __val; \
Marc Zyngier6acc71c2017-02-20 18:34:48 +0000604 if (needs_unstable_timer_counter_workaround()) { \
605 const struct arch_timer_erratum_workaround *__wa; \
606 __wa = __this_cpu_read(timer_unstable_counter_workaround); \
607 if (__wa && __wa->fn) { \
608 r = __wa->fn(__VA_ARGS__); \
609 __val = true; \
610 } else { \
611 __val = false; \
612 } \
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000613 } else { \
614 __val = false; \
615 } \
616 __val; \
617})
618
Marc Zyngiera86bd132017-02-01 12:07:15 +0000619static bool arch_timer_this_cpu_has_cntvct_wa(void)
620{
621 const struct arch_timer_erratum_workaround *wa;
622
623 wa = __this_cpu_read(timer_unstable_counter_workaround);
624 return wa && wa->read_cntvct_el0;
625}
Marc Zyngier651bb2e2017-01-19 17:20:59 +0000626#else
627#define arch_timer_check_ool_workaround(t,a) do { } while(0)
Marc Zyngier83280892017-01-27 10:27:09 +0000628#define erratum_set_next_event_tval_virt(...) ({BUG(); 0;})
629#define erratum_set_next_event_tval_phys(...) ({BUG(); 0;})
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000630#define erratum_handler(fn, r, ...) ({false;})
Marc Zyngiera86bd132017-02-01 12:07:15 +0000631#define arch_timer_this_cpu_has_cntvct_wa() ({false;})
Ding Tianhong16d10ef2017-02-06 16:47:41 +0000632#endif /* CONFIG_ARM_ARCH_TIMER_OOL_WORKAROUND */
Scott Woodf6dc1572016-09-22 03:35:17 -0500633
Stephen Boyde09f3cc2013-07-18 16:59:28 -0700634static __always_inline irqreturn_t timer_handler(const int access,
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000635 struct clock_event_device *evt)
636{
637 unsigned long ctrl;
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200638
Stephen Boyd60faddf2013-07-18 16:59:31 -0700639 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000640 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
641 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700642 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000643 evt->event_handler(evt);
644 return IRQ_HANDLED;
645 }
646
647 return IRQ_NONE;
648}
649
650static irqreturn_t arch_timer_handler_virt(int irq, void *dev_id)
651{
652 struct clock_event_device *evt = dev_id;
653
654 return timer_handler(ARCH_TIMER_VIRT_ACCESS, evt);
655}
656
657static irqreturn_t arch_timer_handler_phys(int irq, void *dev_id)
658{
659 struct clock_event_device *evt = dev_id;
660
661 return timer_handler(ARCH_TIMER_PHYS_ACCESS, evt);
662}
663
Stephen Boyd22006992013-07-18 16:59:32 -0700664static irqreturn_t arch_timer_handler_phys_mem(int irq, void *dev_id)
665{
666 struct clock_event_device *evt = dev_id;
667
668 return timer_handler(ARCH_TIMER_MEM_PHYS_ACCESS, evt);
669}
670
671static irqreturn_t arch_timer_handler_virt_mem(int irq, void *dev_id)
672{
673 struct clock_event_device *evt = dev_id;
674
675 return timer_handler(ARCH_TIMER_MEM_VIRT_ACCESS, evt);
676}
677
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530678static __always_inline int timer_shutdown(const int access,
679 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000680{
681 unsigned long ctrl;
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530682
683 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
684 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
685 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
686
687 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000688}
689
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530690static int arch_timer_shutdown_virt(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000691{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530692 return timer_shutdown(ARCH_TIMER_VIRT_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000693}
694
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530695static int arch_timer_shutdown_phys(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000696{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530697 return timer_shutdown(ARCH_TIMER_PHYS_ACCESS, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000698}
699
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530700static int arch_timer_shutdown_virt_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700701{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530702 return timer_shutdown(ARCH_TIMER_MEM_VIRT_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700703}
704
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530705static int arch_timer_shutdown_phys_mem(struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700706{
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530707 return timer_shutdown(ARCH_TIMER_MEM_PHYS_ACCESS, clk);
Stephen Boyd22006992013-07-18 16:59:32 -0700708}
709
Stephen Boyd60faddf2013-07-18 16:59:31 -0700710static __always_inline void set_next_event(const int access, unsigned long evt,
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200711 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000712{
713 unsigned long ctrl;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700714 ctrl = arch_timer_reg_read(access, ARCH_TIMER_REG_CTRL, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000715 ctrl |= ARCH_TIMER_CTRL_ENABLE;
716 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
Stephen Boyd60faddf2013-07-18 16:59:31 -0700717 arch_timer_reg_write(access, ARCH_TIMER_REG_TVAL, evt, clk);
718 arch_timer_reg_write(access, ARCH_TIMER_REG_CTRL, ctrl, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000719}
720
721static int arch_timer_set_next_event_virt(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700722 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000723{
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000724 int ret;
725
726 if (erratum_handler(set_next_event_virt, ret, evt, clk))
727 return ret;
Marc Zyngier83280892017-01-27 10:27:09 +0000728
Stephen Boyd60faddf2013-07-18 16:59:31 -0700729 set_next_event(ARCH_TIMER_VIRT_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000730 return 0;
731}
732
733static int arch_timer_set_next_event_phys(unsigned long evt,
Stephen Boyd60faddf2013-07-18 16:59:31 -0700734 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000735{
Marc Zyngier01d3e3f2017-01-27 10:27:09 +0000736 int ret;
737
738 if (erratum_handler(set_next_event_phys, ret, evt, clk))
739 return ret;
Marc Zyngier83280892017-01-27 10:27:09 +0000740
Stephen Boyd60faddf2013-07-18 16:59:31 -0700741 set_next_event(ARCH_TIMER_PHYS_ACCESS, evt, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000742 return 0;
743}
744
Stephen Boyd22006992013-07-18 16:59:32 -0700745static int arch_timer_set_next_event_virt_mem(unsigned long evt,
746 struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000747{
Stephen Boyd22006992013-07-18 16:59:32 -0700748 set_next_event(ARCH_TIMER_MEM_VIRT_ACCESS, evt, clk);
749 return 0;
750}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000751
Stephen Boyd22006992013-07-18 16:59:32 -0700752static int arch_timer_set_next_event_phys_mem(unsigned long evt,
753 struct clock_event_device *clk)
754{
755 set_next_event(ARCH_TIMER_MEM_PHYS_ACCESS, evt, clk);
756 return 0;
757}
758
Thomas Gleixnercfb6d652013-08-21 14:59:23 +0200759static void __arch_timer_setup(unsigned type,
760 struct clock_event_device *clk)
Stephen Boyd22006992013-07-18 16:59:32 -0700761{
762 clk->features = CLOCK_EVT_FEAT_ONESHOT;
763
Fu Wei8a5c21d2017-01-18 21:25:26 +0800764 if (type == ARCH_TIMER_TYPE_CP15) {
Lorenzo Pieralisi82a561942014-04-08 10:04:32 +0100765 if (arch_timer_c3stop)
766 clk->features |= CLOCK_EVT_FEAT_C3STOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700767 clk->name = "arch_sys_timer";
768 clk->rating = 450;
769 clk->cpumask = cpumask_of(smp_processor_id());
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000770 clk->irq = arch_timer_ppi[arch_timer_uses_ppi];
771 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800772 case ARCH_TIMER_VIRT_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530773 clk->set_state_shutdown = arch_timer_shutdown_virt;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530774 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt;
Stephen Boyd22006992013-07-18 16:59:32 -0700775 clk->set_next_event = arch_timer_set_next_event_virt;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000776 break;
Fu Weiee34f1e2017-01-18 21:25:27 +0800777 case ARCH_TIMER_PHYS_SECURE_PPI:
778 case ARCH_TIMER_PHYS_NONSECURE_PPI:
779 case ARCH_TIMER_HYP_PPI:
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530780 clk->set_state_shutdown = arch_timer_shutdown_phys;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530781 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys;
Stephen Boyd22006992013-07-18 16:59:32 -0700782 clk->set_next_event = arch_timer_set_next_event_phys;
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000783 break;
784 default:
785 BUG();
Stephen Boyd22006992013-07-18 16:59:32 -0700786 }
Scott Woodf6dc1572016-09-22 03:35:17 -0500787
Marc Zyngier00640302017-03-20 16:47:59 +0000788 arch_timer_check_ool_workaround(ate_match_local_cap_id, NULL);
Stephen Boyd22006992013-07-18 16:59:32 -0700789 } else {
Stephen Boyd7b52ad22014-01-06 14:56:17 -0800790 clk->features |= CLOCK_EVT_FEAT_DYNIRQ;
Stephen Boyd22006992013-07-18 16:59:32 -0700791 clk->name = "arch_mem_timer";
792 clk->rating = 400;
Sudeep Holla5e18e412018-07-09 16:45:36 +0100793 clk->cpumask = cpu_possible_mask;
Stephen Boyd22006992013-07-18 16:59:32 -0700794 if (arch_timer_mem_use_virtual) {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530795 clk->set_state_shutdown = arch_timer_shutdown_virt_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530796 clk->set_state_oneshot_stopped = arch_timer_shutdown_virt_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700797 clk->set_next_event =
798 arch_timer_set_next_event_virt_mem;
799 } else {
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530800 clk->set_state_shutdown = arch_timer_shutdown_phys_mem;
Viresh Kumarcf8c5002015-12-23 16:59:12 +0530801 clk->set_state_oneshot_stopped = arch_timer_shutdown_phys_mem;
Stephen Boyd22006992013-07-18 16:59:32 -0700802 clk->set_next_event =
803 arch_timer_set_next_event_phys_mem;
804 }
805 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000806
Viresh Kumar46c5bfd2015-06-12 13:30:12 +0530807 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000808
Stephen Boyd22006992013-07-18 16:59:32 -0700809 clockevents_config_and_register(clk, arch_timer_rate, 0xf, 0x7fffffff);
810}
811
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200812static void arch_timer_evtstrm_enable(int divider)
813{
814 u32 cntkctl = arch_timer_get_cntkctl();
815
816 cntkctl &= ~ARCH_TIMER_EVT_TRIGGER_MASK;
817 /* Set the divider and enable virtual event stream */
818 cntkctl |= (divider << ARCH_TIMER_EVT_TRIGGER_SHIFT)
819 | ARCH_TIMER_VIRT_EVT_EN;
820 arch_timer_set_cntkctl(cntkctl);
821 elf_hwcap |= HWCAP_EVTSTRM;
822#ifdef CONFIG_COMPAT
823 compat_elf_hwcap |= COMPAT_HWCAP_EVTSTRM;
824#endif
Julien Thierryec5c8e422017-10-13 14:32:55 +0100825 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
Nathan Lynche1ce5c72014-09-29 01:50:06 +0200826}
827
Will Deacon037f6372013-08-23 15:32:29 +0100828static void arch_timer_configure_evtstream(void)
829{
830 int evt_stream_div, pos;
831
832 /* Find the closest power of two to the divisor */
833 evt_stream_div = arch_timer_rate / ARCH_TIMER_EVT_STREAM_FREQ;
834 pos = fls(evt_stream_div);
835 if (pos > 1 && !(evt_stream_div & (1 << (pos - 2))))
836 pos--;
837 /* enable event stream */
838 arch_timer_evtstrm_enable(min(pos, 15));
839}
840
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200841static void arch_counter_set_user_access(void)
842{
843 u32 cntkctl = arch_timer_get_cntkctl();
844
Marc Zyngiera86bd132017-02-01 12:07:15 +0000845 /* Disable user access to the timers and both counters */
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200846 /* Also disable virtual event stream */
847 cntkctl &= ~(ARCH_TIMER_USR_PT_ACCESS_EN
848 | ARCH_TIMER_USR_VT_ACCESS_EN
Marc Zyngiera86bd132017-02-01 12:07:15 +0000849 | ARCH_TIMER_USR_VCT_ACCESS_EN
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200850 | ARCH_TIMER_VIRT_EVT_EN
851 | ARCH_TIMER_USR_PCT_ACCESS_EN);
852
Marc Zyngiera86bd132017-02-01 12:07:15 +0000853 /*
854 * Enable user access to the virtual counter if it doesn't
855 * need to be workaround. The vdso may have been already
856 * disabled though.
857 */
858 if (arch_timer_this_cpu_has_cntvct_wa())
859 pr_info("CPU%d: Trapping CNTVCT access\n", smp_processor_id());
860 else
861 cntkctl |= ARCH_TIMER_USR_VCT_ACCESS_EN;
Nathan Lynch8b8dde02014-09-29 01:50:06 +0200862
863 arch_timer_set_cntkctl(cntkctl);
864}
865
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000866static bool arch_timer_has_nonsecure_ppi(void)
867{
Fu Weiee34f1e2017-01-18 21:25:27 +0800868 return (arch_timer_uses_ppi == ARCH_TIMER_PHYS_SECURE_PPI &&
869 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000870}
871
Marc Zyngierf005bd72016-08-01 10:54:15 +0100872static u32 check_ppi_trigger(int irq)
873{
874 u32 flags = irq_get_trigger_type(irq);
875
876 if (flags != IRQF_TRIGGER_HIGH && flags != IRQF_TRIGGER_LOW) {
877 pr_warn("WARNING: Invalid trigger for IRQ%d, assuming level low\n", irq);
878 pr_warn("WARNING: Please fix your firmware\n");
879 flags = IRQF_TRIGGER_LOW;
880 }
881
882 return flags;
883}
884
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000885static int arch_timer_starting_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000886{
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000887 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100888 u32 flags;
Richard Cochran7e86e8b2016-07-13 17:16:39 +0000889
Fu Wei8a5c21d2017-01-18 21:25:26 +0800890 __arch_timer_setup(ARCH_TIMER_TYPE_CP15, clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000891
Marc Zyngierf005bd72016-08-01 10:54:15 +0100892 flags = check_ppi_trigger(arch_timer_ppi[arch_timer_uses_ppi]);
893 enable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], flags);
Marc Zyngierf81f03f2014-02-20 15:21:23 +0000894
Marc Zyngierf005bd72016-08-01 10:54:15 +0100895 if (arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +0800896 flags = check_ppi_trigger(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
897 enable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
898 flags);
Marc Zyngierf005bd72016-08-01 10:54:15 +0100899 }
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000900
901 arch_counter_set_user_access();
Will Deacon46fd5c62016-06-27 17:30:13 +0100902 if (evtstrm_enable)
Will Deacon037f6372013-08-23 15:32:29 +0100903 arch_timer_configure_evtstream();
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000904
905 return 0;
906}
907
Fu Wei5d3dfa92017-03-22 00:31:13 +0800908/*
909 * For historical reasons, when probing with DT we use whichever (non-zero)
910 * rate was probed first, and don't verify that others match. If the first node
911 * probed has a clock-frequency property, this overrides the HW register.
912 */
913static void arch_timer_of_configure_rate(u32 rate, struct device_node *np)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000914{
Stephen Boyd22006992013-07-18 16:59:32 -0700915 /* Who has more than one independent system counter? */
916 if (arch_timer_rate)
917 return;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000918
Fu Wei5d3dfa92017-03-22 00:31:13 +0800919 if (of_property_read_u32(np, "clock-frequency", &arch_timer_rate))
920 arch_timer_rate = rate;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000921
Stephen Boyd22006992013-07-18 16:59:32 -0700922 /* Check the timer frequency. */
923 if (arch_timer_rate == 0)
Fu Weided24012017-01-18 21:25:25 +0800924 pr_warn("frequency not available\n");
Stephen Boyd22006992013-07-18 16:59:32 -0700925}
926
927static void arch_timer_banner(unsigned type)
928{
Fu Weided24012017-01-18 21:25:25 +0800929 pr_info("%s%s%s timer(s) running at %lu.%02luMHz (%s%s%s).\n",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800930 type & ARCH_TIMER_TYPE_CP15 ? "cp15" : "",
931 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ?
932 " and " : "",
933 type & ARCH_TIMER_TYPE_MEM ? "mmio" : "",
Fu Weided24012017-01-18 21:25:25 +0800934 (unsigned long)arch_timer_rate / 1000000,
935 (unsigned long)(arch_timer_rate / 10000) % 100,
Fu Wei8a5c21d2017-01-18 21:25:26 +0800936 type & ARCH_TIMER_TYPE_CP15 ?
Fu Weiee34f1e2017-01-18 21:25:27 +0800937 (arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI) ? "virt" : "phys" :
Stephen Boyd22006992013-07-18 16:59:32 -0700938 "",
Fu Wei8a5c21d2017-01-18 21:25:26 +0800939 type == (ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM) ? "/" : "",
940 type & ARCH_TIMER_TYPE_MEM ?
Stephen Boyd22006992013-07-18 16:59:32 -0700941 arch_timer_mem_use_virtual ? "virt" : "phys" :
942 "");
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000943}
944
945u32 arch_timer_get_rate(void)
946{
947 return arch_timer_rate;
948}
949
Julien Thierryec5c8e422017-10-13 14:32:55 +0100950bool arch_timer_evtstrm_available(void)
951{
952 /*
953 * We might get called from a preemptible context. This is fine
954 * because availability of the event stream should be always the same
955 * for a preemptible context and context where we might resume a task.
956 */
957 return cpumask_test_cpu(raw_smp_processor_id(), &evtstrm_available);
958}
959
Stephen Boyd22006992013-07-18 16:59:32 -0700960static u64 arch_counter_get_cntvct_mem(void)
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000961{
Stephen Boyd22006992013-07-18 16:59:32 -0700962 u32 vct_lo, vct_hi, tmp_hi;
963
964 do {
965 vct_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
966 vct_lo = readl_relaxed(arch_counter_base + CNTVCT_LO);
967 tmp_hi = readl_relaxed(arch_counter_base + CNTVCT_HI);
968 } while (vct_hi != tmp_hi);
969
970 return ((u64) vct_hi << 32) | vct_lo;
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000971}
972
Julien Grallb4d6ce92016-04-11 16:32:51 +0100973static struct arch_timer_kvm_info arch_timer_kvm_info;
974
975struct arch_timer_kvm_info *arch_timer_get_kvm_info(void)
976{
977 return &arch_timer_kvm_info;
978}
Mark Rutland8a4da6e2012-11-12 14:33:44 +0000979
Stephen Boyd22006992013-07-18 16:59:32 -0700980static void __init arch_counter_register(unsigned type)
981{
982 u64 start_count;
983
984 /* Register the CP15 based counter if we have one */
Fu Wei8a5c21d2017-01-18 21:25:26 +0800985 if (type & ARCH_TIMER_TYPE_CP15) {
Christoffer Dalle6d68b002017-07-05 11:04:28 +0200986 if ((IS_ENABLED(CONFIG_ARM64) && !is_hyp_mode_available()) ||
Fu Weiee34f1e2017-01-18 21:25:27 +0800987 arch_timer_uses_ppi == ARCH_TIMER_VIRT_PPI)
Sonny Rao0b46b8a2014-11-23 23:02:44 -0800988 arch_timer_read_counter = arch_counter_get_cntvct;
989 else
990 arch_timer_read_counter = arch_counter_get_cntpct;
Scott Woodf6dc1572016-09-22 03:35:17 -0500991
Marc Zyngiera86bd132017-02-01 12:07:15 +0000992 clocksource_counter.archdata.vdso_direct = vdso_default;
Nathan Lynch423bd692014-09-29 01:50:06 +0200993 } else {
Stephen Boyd22006992013-07-18 16:59:32 -0700994 arch_timer_read_counter = arch_counter_get_cntvct_mem;
Nathan Lynch423bd692014-09-29 01:50:06 +0200995 }
996
Brian Norrisd8ec7592016-10-04 11:12:09 -0700997 if (!arch_counter_suspend_stop)
998 clocksource_counter.flags |= CLOCK_SOURCE_SUSPEND_NONSTOP;
Stephen Boyd22006992013-07-18 16:59:32 -0700999 start_count = arch_timer_read_counter();
1000 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
1001 cyclecounter.mult = clocksource_counter.mult;
1002 cyclecounter.shift = clocksource_counter.shift;
Julien Grallb4d6ce92016-04-11 16:32:51 +01001003 timecounter_init(&arch_timer_kvm_info.timecounter,
1004 &cyclecounter, start_count);
Thierry Reding4a7d3e82013-10-15 15:31:51 +02001005
1006 /* 56 bits minimum, so we assume worst case rollover */
1007 sched_clock_register(arch_timer_read_counter, 56, arch_timer_rate);
Stephen Boyd22006992013-07-18 16:59:32 -07001008}
1009
Paul Gortmaker8c37bb32013-06-19 11:32:08 -04001010static void arch_timer_stop(struct clock_event_device *clk)
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001011{
Fu Weided24012017-01-18 21:25:25 +08001012 pr_debug("disable IRQ%d cpu #%d\n", clk->irq, smp_processor_id());
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001013
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001014 disable_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi]);
1015 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001016 disable_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI]);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001017
Viresh Kumar46c5bfd2015-06-12 13:30:12 +05301018 clk->set_state_shutdown(clk);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001019}
1020
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001021static int arch_timer_dying_cpu(unsigned int cpu)
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001022{
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001023 struct clock_event_device *clk = this_cpu_ptr(arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001024
Julien Thierryec5c8e422017-10-13 14:32:55 +01001025 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1026
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001027 arch_timer_stop(clk);
1028 return 0;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001029}
1030
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001031#ifdef CONFIG_CPU_PM
Marc Zyngierbee67c52017-04-04 17:05:16 +01001032static DEFINE_PER_CPU(unsigned long, saved_cntkctl);
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001033static int arch_timer_cpu_pm_notify(struct notifier_block *self,
1034 unsigned long action, void *hcpu)
1035{
Julien Thierryec5c8e422017-10-13 14:32:55 +01001036 if (action == CPU_PM_ENTER) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001037 __this_cpu_write(saved_cntkctl, arch_timer_get_cntkctl());
Julien Thierryec5c8e422017-10-13 14:32:55 +01001038
1039 cpumask_clear_cpu(smp_processor_id(), &evtstrm_available);
1040 } else if (action == CPU_PM_ENTER_FAILED || action == CPU_PM_EXIT) {
Marc Zyngierbee67c52017-04-04 17:05:16 +01001041 arch_timer_set_cntkctl(__this_cpu_read(saved_cntkctl));
Julien Thierryec5c8e422017-10-13 14:32:55 +01001042
1043 if (elf_hwcap & HWCAP_EVTSTRM)
1044 cpumask_set_cpu(smp_processor_id(), &evtstrm_available);
1045 }
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001046 return NOTIFY_OK;
1047}
1048
1049static struct notifier_block arch_timer_cpu_pm_notifier = {
1050 .notifier_call = arch_timer_cpu_pm_notify,
1051};
1052
1053static int __init arch_timer_cpu_pm_init(void)
1054{
1055 return cpu_pm_register_notifier(&arch_timer_cpu_pm_notifier);
1056}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001057
1058static void __init arch_timer_cpu_pm_deinit(void)
1059{
1060 WARN_ON(cpu_pm_unregister_notifier(&arch_timer_cpu_pm_notifier));
1061}
1062
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001063#else
1064static int __init arch_timer_cpu_pm_init(void)
1065{
1066 return 0;
1067}
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001068
1069static void __init arch_timer_cpu_pm_deinit(void)
1070{
1071}
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001072#endif
1073
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001074static int __init arch_timer_register(void)
1075{
1076 int err;
1077 int ppi;
1078
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001079 arch_timer_evt = alloc_percpu(struct clock_event_device);
1080 if (!arch_timer_evt) {
1081 err = -ENOMEM;
1082 goto out;
1083 }
1084
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001085 ppi = arch_timer_ppi[arch_timer_uses_ppi];
1086 switch (arch_timer_uses_ppi) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001087 case ARCH_TIMER_VIRT_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001088 err = request_percpu_irq(ppi, arch_timer_handler_virt,
1089 "arch_timer", arch_timer_evt);
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001090 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001091 case ARCH_TIMER_PHYS_SECURE_PPI:
1092 case ARCH_TIMER_PHYS_NONSECURE_PPI:
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001093 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1094 "arch_timer", arch_timer_evt);
Fu Wei4502b6b2017-01-18 21:25:30 +08001095 if (!err && arch_timer_has_nonsecure_ppi()) {
Fu Weiee34f1e2017-01-18 21:25:27 +08001096 ppi = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001097 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1098 "arch_timer", arch_timer_evt);
1099 if (err)
Fu Weiee34f1e2017-01-18 21:25:27 +08001100 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_SECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001101 arch_timer_evt);
1102 }
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001103 break;
Fu Weiee34f1e2017-01-18 21:25:27 +08001104 case ARCH_TIMER_HYP_PPI:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001105 err = request_percpu_irq(ppi, arch_timer_handler_phys,
1106 "arch_timer", arch_timer_evt);
1107 break;
1108 default:
1109 BUG();
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001110 }
1111
1112 if (err) {
Fu Weided24012017-01-18 21:25:25 +08001113 pr_err("can't register interrupt %d (%d)\n", ppi, err);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001114 goto out_free;
1115 }
1116
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001117 err = arch_timer_cpu_pm_init();
1118 if (err)
1119 goto out_unreg_notify;
1120
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001121 /* Register and immediately configure the timer on the boot CPU */
1122 err = cpuhp_setup_state(CPUHP_AP_ARM_ARCH_TIMER_STARTING,
Thomas Gleixner73c1b412016-12-21 20:19:54 +01001123 "clockevents/arm/arch_timer:starting",
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001124 arch_timer_starting_cpu, arch_timer_dying_cpu);
1125 if (err)
1126 goto out_unreg_cpupm;
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001127 return 0;
1128
Richard Cochran7e86e8b2016-07-13 17:16:39 +00001129out_unreg_cpupm:
1130 arch_timer_cpu_pm_deinit();
1131
Sudeep KarkadaNagesha346e7482013-08-23 15:53:15 +01001132out_unreg_notify:
Marc Zyngierf81f03f2014-02-20 15:21:23 +00001133 free_percpu_irq(arch_timer_ppi[arch_timer_uses_ppi], arch_timer_evt);
1134 if (arch_timer_has_nonsecure_ppi())
Fu Weiee34f1e2017-01-18 21:25:27 +08001135 free_percpu_irq(arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI],
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001136 arch_timer_evt);
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001137
1138out_free:
1139 free_percpu(arch_timer_evt);
1140out:
1141 return err;
1142}
1143
Stephen Boyd22006992013-07-18 16:59:32 -07001144static int __init arch_timer_mem_register(void __iomem *base, unsigned int irq)
1145{
1146 int ret;
1147 irq_handler_t func;
1148 struct arch_timer *t;
1149
1150 t = kzalloc(sizeof(*t), GFP_KERNEL);
1151 if (!t)
1152 return -ENOMEM;
1153
1154 t->base = base;
1155 t->evt.irq = irq;
Fu Wei8a5c21d2017-01-18 21:25:26 +08001156 __arch_timer_setup(ARCH_TIMER_TYPE_MEM, &t->evt);
Stephen Boyd22006992013-07-18 16:59:32 -07001157
1158 if (arch_timer_mem_use_virtual)
1159 func = arch_timer_handler_virt_mem;
1160 else
1161 func = arch_timer_handler_phys_mem;
1162
1163 ret = request_irq(irq, func, IRQF_TIMER, "arch_mem_timer", &t->evt);
1164 if (ret) {
Fu Weided24012017-01-18 21:25:25 +08001165 pr_err("Failed to request mem timer irq\n");
Stephen Boyd22006992013-07-18 16:59:32 -07001166 kfree(t);
1167 }
1168
1169 return ret;
1170}
1171
1172static const struct of_device_id arch_timer_of_match[] __initconst = {
1173 { .compatible = "arm,armv7-timer", },
1174 { .compatible = "arm,armv8-timer", },
1175 {},
1176};
1177
1178static const struct of_device_id arch_timer_mem_of_match[] __initconst = {
1179 { .compatible = "arm,armv7-timer-mem", },
1180 {},
1181};
1182
Fu Wei13bf6992017-03-22 00:31:14 +08001183static bool __init arch_timer_needs_of_probing(void)
Sudeep Hollac387f072014-09-29 01:50:05 +02001184{
1185 struct device_node *dn;
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001186 bool needs_probing = false;
Fu Wei13bf6992017-03-22 00:31:14 +08001187 unsigned int mask = ARCH_TIMER_TYPE_CP15 | ARCH_TIMER_TYPE_MEM;
Sudeep Hollac387f072014-09-29 01:50:05 +02001188
Fu Wei13bf6992017-03-22 00:31:14 +08001189 /* We have two timers, and both device-tree nodes are probed. */
1190 if ((arch_timers_present & mask) == mask)
1191 return false;
1192
1193 /*
1194 * Only one type of timer is probed,
1195 * check if we have another type of timer node in device-tree.
1196 */
1197 if (arch_timers_present & ARCH_TIMER_TYPE_CP15)
1198 dn = of_find_matching_node(NULL, arch_timer_mem_of_match);
1199 else
1200 dn = of_find_matching_node(NULL, arch_timer_of_match);
1201
1202 if (dn && of_device_is_available(dn))
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001203 needs_probing = true;
Fu Wei13bf6992017-03-22 00:31:14 +08001204
Sudeep Hollac387f072014-09-29 01:50:05 +02001205 of_node_put(dn);
1206
Laurent Pinchart566e6df2015-03-31 12:12:22 +02001207 return needs_probing;
Sudeep Hollac387f072014-09-29 01:50:05 +02001208}
1209
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001210static int __init arch_timer_common_init(void)
Stephen Boyd22006992013-07-18 16:59:32 -07001211{
Stephen Boyd22006992013-07-18 16:59:32 -07001212 arch_timer_banner(arch_timers_present);
1213 arch_counter_register(arch_timers_present);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001214 return arch_timer_arch_init();
Stephen Boyd22006992013-07-18 16:59:32 -07001215}
1216
Fu Wei4502b6b2017-01-18 21:25:30 +08001217/**
1218 * arch_timer_select_ppi() - Select suitable PPI for the current system.
1219 *
1220 * If HYP mode is available, we know that the physical timer
1221 * has been configured to be accessible from PL1. Use it, so
1222 * that a guest can use the virtual timer instead.
1223 *
1224 * On ARMv8.1 with VH extensions, the kernel runs in HYP. VHE
1225 * accesses to CNTP_*_EL1 registers are silently redirected to
1226 * their CNTHP_*_EL2 counterparts, and use a different PPI
1227 * number.
1228 *
1229 * If no interrupt provided for virtual timer, we'll have to
1230 * stick to the physical timer. It'd better be accessible...
1231 * For arm64 we never use the secure interrupt.
1232 *
1233 * Return: a suitable PPI type for the current system.
1234 */
1235static enum arch_timer_ppi_nr __init arch_timer_select_ppi(void)
1236{
1237 if (is_kernel_in_hyp_mode())
1238 return ARCH_TIMER_HYP_PPI;
1239
1240 if (!is_hyp_mode_available() && arch_timer_ppi[ARCH_TIMER_VIRT_PPI])
1241 return ARCH_TIMER_VIRT_PPI;
1242
1243 if (IS_ENABLED(CONFIG_ARM64))
1244 return ARCH_TIMER_PHYS_NONSECURE_PPI;
1245
1246 return ARCH_TIMER_PHYS_SECURE_PPI;
1247}
1248
Andre Przywaraee793042018-07-06 09:11:50 +01001249static void __init arch_timer_populate_kvm_info(void)
1250{
1251 arch_timer_kvm_info.virtual_irq = arch_timer_ppi[ARCH_TIMER_VIRT_PPI];
1252 if (is_kernel_in_hyp_mode())
1253 arch_timer_kvm_info.physical_irq = arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI];
1254}
1255
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001256static int __init arch_timer_of_init(struct device_node *np)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001257{
Fu Weica0e1b52017-03-22 00:31:15 +08001258 int i, ret;
Fu Wei5d3dfa92017-03-22 00:31:13 +08001259 u32 rate;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001260
Fu Wei8a5c21d2017-01-18 21:25:26 +08001261 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001262 pr_warn("multiple nodes in dt, skipping\n");
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001263 return 0;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001264 }
1265
Fu Wei8a5c21d2017-01-18 21:25:26 +08001266 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Fu Weiee34f1e2017-01-18 21:25:27 +08001267 for (i = ARCH_TIMER_PHYS_SECURE_PPI; i < ARCH_TIMER_MAX_TIMER_PPI; i++)
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001268 arch_timer_ppi[i] = irq_of_parse_and_map(np, i);
1269
Andre Przywaraee793042018-07-06 09:11:50 +01001270 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001271
Fu Weic389d702017-04-01 01:51:00 +08001272 rate = arch_timer_get_cntfrq();
Fu Wei5d3dfa92017-03-22 00:31:13 +08001273 arch_timer_of_configure_rate(rate, np);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001274
1275 arch_timer_c3stop = !of_property_read_bool(np, "always-on");
1276
Marc Zyngier651bb2e2017-01-19 17:20:59 +00001277 /* Check for globally applicable workarounds */
1278 arch_timer_check_ool_workaround(ate_match_dt, np);
Scott Woodf6dc1572016-09-22 03:35:17 -05001279
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001280 /*
1281 * If we cannot rely on firmware initializing the timer registers then
1282 * we should use the physical timers instead.
1283 */
1284 if (IS_ENABLED(CONFIG_ARM) &&
1285 of_property_read_bool(np, "arm,cpu-registers-not-fw-configured"))
Fu Weiee34f1e2017-01-18 21:25:27 +08001286 arch_timer_uses_ppi = ARCH_TIMER_PHYS_SECURE_PPI;
Fu Wei4502b6b2017-01-18 21:25:30 +08001287 else
1288 arch_timer_uses_ppi = arch_timer_select_ppi();
1289
1290 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1291 pr_err("No interrupt available, giving up\n");
1292 return -EINVAL;
1293 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001294
Brian Norrisd8ec7592016-10-04 11:12:09 -07001295 /* On some systems, the counter stops ticking when in suspend. */
1296 arch_counter_suspend_stop = of_property_read_bool(np,
1297 "arm,no-tick-in-suspend");
1298
Fu Weica0e1b52017-03-22 00:31:15 +08001299 ret = arch_timer_register();
1300 if (ret)
1301 return ret;
1302
1303 if (arch_timer_needs_of_probing())
1304 return 0;
1305
1306 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001307}
Daniel Lezcano17273392017-05-26 16:56:11 +02001308TIMER_OF_DECLARE(armv7_arch_timer, "arm,armv7-timer", arch_timer_of_init);
1309TIMER_OF_DECLARE(armv8_arch_timer, "arm,armv8-timer", arch_timer_of_init);
Stephen Boyd22006992013-07-18 16:59:32 -07001310
Fu Weic389d702017-04-01 01:51:00 +08001311static u32 __init
1312arch_timer_mem_frame_get_cntfrq(struct arch_timer_mem_frame *frame)
Stephen Boyd22006992013-07-18 16:59:32 -07001313{
Fu Weic389d702017-04-01 01:51:00 +08001314 void __iomem *base;
1315 u32 rate;
Stephen Boyd22006992013-07-18 16:59:32 -07001316
Fu Weic389d702017-04-01 01:51:00 +08001317 base = ioremap(frame->cntbase, frame->size);
1318 if (!base) {
1319 pr_err("Unable to map frame @ %pa\n", &frame->cntbase);
1320 return 0;
1321 }
1322
Frank Rowand3db12002017-06-09 17:26:32 -07001323 rate = readl_relaxed(base + CNTFRQ);
Fu Weic389d702017-04-01 01:51:00 +08001324
Frank Rowand3db12002017-06-09 17:26:32 -07001325 iounmap(base);
Fu Weic389d702017-04-01 01:51:00 +08001326
1327 return rate;
1328}
1329
1330static struct arch_timer_mem_frame * __init
1331arch_timer_mem_find_best_frame(struct arch_timer_mem *timer_mem)
1332{
1333 struct arch_timer_mem_frame *frame, *best_frame = NULL;
1334 void __iomem *cntctlbase;
1335 u32 cnttidr;
1336 int i;
1337
1338 cntctlbase = ioremap(timer_mem->cntctlbase, timer_mem->size);
Stephen Boyd22006992013-07-18 16:59:32 -07001339 if (!cntctlbase) {
Fu Weic389d702017-04-01 01:51:00 +08001340 pr_err("Can't map CNTCTLBase @ %pa\n",
1341 &timer_mem->cntctlbase);
1342 return NULL;
Stephen Boyd22006992013-07-18 16:59:32 -07001343 }
1344
1345 cnttidr = readl_relaxed(cntctlbase + CNTTIDR);
Stephen Boyd22006992013-07-18 16:59:32 -07001346
1347 /*
1348 * Try to find a virtual capable frame. Otherwise fall back to a
1349 * physical capable frame.
1350 */
Fu Weic389d702017-04-01 01:51:00 +08001351 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1352 u32 cntacr = CNTACR_RFRQ | CNTACR_RWPT | CNTACR_RPCT |
1353 CNTACR_RWVT | CNTACR_RVOFF | CNTACR_RVCT;
Stephen Boyd22006992013-07-18 16:59:32 -07001354
Fu Weic389d702017-04-01 01:51:00 +08001355 frame = &timer_mem->frame[i];
1356 if (!frame->valid)
1357 continue;
Stephen Boyd22006992013-07-18 16:59:32 -07001358
Robin Murphye392d602016-02-01 12:00:48 +00001359 /* Try enabling everything, and see what sticks */
Fu Weic389d702017-04-01 01:51:00 +08001360 writel_relaxed(cntacr, cntctlbase + CNTACR(i));
1361 cntacr = readl_relaxed(cntctlbase + CNTACR(i));
Robin Murphye392d602016-02-01 12:00:48 +00001362
Fu Weic389d702017-04-01 01:51:00 +08001363 if ((cnttidr & CNTTIDR_VIRT(i)) &&
Robin Murphye392d602016-02-01 12:00:48 +00001364 !(~cntacr & (CNTACR_RWVT | CNTACR_RVCT))) {
Stephen Boyd22006992013-07-18 16:59:32 -07001365 best_frame = frame;
1366 arch_timer_mem_use_virtual = true;
1367 break;
1368 }
Robin Murphye392d602016-02-01 12:00:48 +00001369
1370 if (~cntacr & (CNTACR_RWPT | CNTACR_RPCT))
1371 continue;
1372
Fu Weic389d702017-04-01 01:51:00 +08001373 best_frame = frame;
Stephen Boyd22006992013-07-18 16:59:32 -07001374 }
1375
Fu Weic389d702017-04-01 01:51:00 +08001376 iounmap(cntctlbase);
1377
Sudeep Hollaf63d9472017-05-08 13:32:27 +01001378 return best_frame;
Fu Weic389d702017-04-01 01:51:00 +08001379}
1380
1381static int __init
1382arch_timer_mem_frame_register(struct arch_timer_mem_frame *frame)
1383{
1384 void __iomem *base;
1385 int ret, irq = 0;
Stephen Boyd22006992013-07-18 16:59:32 -07001386
1387 if (arch_timer_mem_use_virtual)
Fu Weic389d702017-04-01 01:51:00 +08001388 irq = frame->virt_irq;
Stephen Boyd22006992013-07-18 16:59:32 -07001389 else
Fu Weic389d702017-04-01 01:51:00 +08001390 irq = frame->phys_irq;
Robin Murphye392d602016-02-01 12:00:48 +00001391
Stephen Boyd22006992013-07-18 16:59:32 -07001392 if (!irq) {
Fu Weided24012017-01-18 21:25:25 +08001393 pr_err("Frame missing %s irq.\n",
Thomas Gleixnercfb6d652013-08-21 14:59:23 +02001394 arch_timer_mem_use_virtual ? "virt" : "phys");
Fu Weic389d702017-04-01 01:51:00 +08001395 return -EINVAL;
1396 }
1397
1398 if (!request_mem_region(frame->cntbase, frame->size,
1399 "arch_mem_timer"))
1400 return -EBUSY;
1401
1402 base = ioremap(frame->cntbase, frame->size);
1403 if (!base) {
1404 pr_err("Can't map frame's registers\n");
1405 return -ENXIO;
1406 }
1407
1408 ret = arch_timer_mem_register(base, irq);
1409 if (ret) {
1410 iounmap(base);
1411 return ret;
1412 }
1413
1414 arch_counter_base = base;
1415 arch_timers_present |= ARCH_TIMER_TYPE_MEM;
1416
1417 return 0;
1418}
1419
1420static int __init arch_timer_mem_of_init(struct device_node *np)
1421{
1422 struct arch_timer_mem *timer_mem;
1423 struct arch_timer_mem_frame *frame;
1424 struct device_node *frame_node;
1425 struct resource res;
1426 int ret = -EINVAL;
1427 u32 rate;
1428
1429 timer_mem = kzalloc(sizeof(*timer_mem), GFP_KERNEL);
1430 if (!timer_mem)
1431 return -ENOMEM;
1432
1433 if (of_address_to_resource(np, 0, &res))
1434 goto out;
1435 timer_mem->cntctlbase = res.start;
1436 timer_mem->size = resource_size(&res);
1437
1438 for_each_available_child_of_node(np, frame_node) {
1439 u32 n;
1440 struct arch_timer_mem_frame *frame;
1441
1442 if (of_property_read_u32(frame_node, "frame-number", &n)) {
1443 pr_err(FW_BUG "Missing frame-number.\n");
1444 of_node_put(frame_node);
1445 goto out;
1446 }
1447 if (n >= ARCH_TIMER_MEM_MAX_FRAMES) {
1448 pr_err(FW_BUG "Wrong frame-number, only 0-%u are permitted.\n",
1449 ARCH_TIMER_MEM_MAX_FRAMES - 1);
1450 of_node_put(frame_node);
1451 goto out;
1452 }
1453 frame = &timer_mem->frame[n];
1454
1455 if (frame->valid) {
1456 pr_err(FW_BUG "Duplicated frame-number.\n");
1457 of_node_put(frame_node);
1458 goto out;
1459 }
1460
1461 if (of_address_to_resource(frame_node, 0, &res)) {
1462 of_node_put(frame_node);
1463 goto out;
1464 }
1465 frame->cntbase = res.start;
1466 frame->size = resource_size(&res);
1467
1468 frame->virt_irq = irq_of_parse_and_map(frame_node,
1469 ARCH_TIMER_VIRT_SPI);
1470 frame->phys_irq = irq_of_parse_and_map(frame_node,
1471 ARCH_TIMER_PHYS_SPI);
1472
1473 frame->valid = true;
1474 }
1475
1476 frame = arch_timer_mem_find_best_frame(timer_mem);
1477 if (!frame) {
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001478 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1479 &timer_mem->cntctlbase);
Fu Weic389d702017-04-01 01:51:00 +08001480 ret = -EINVAL;
Robin Murphye392d602016-02-01 12:00:48 +00001481 goto out;
Stephen Boyd22006992013-07-18 16:59:32 -07001482 }
1483
Fu Weic389d702017-04-01 01:51:00 +08001484 rate = arch_timer_mem_frame_get_cntfrq(frame);
Fu Wei5d3dfa92017-03-22 00:31:13 +08001485 arch_timer_of_configure_rate(rate, np);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001486
Fu Weic389d702017-04-01 01:51:00 +08001487 ret = arch_timer_mem_frame_register(frame);
1488 if (!ret && !arch_timer_needs_of_probing())
Fu Weica0e1b52017-03-22 00:31:15 +08001489 ret = arch_timer_common_init();
Robin Murphye392d602016-02-01 12:00:48 +00001490out:
Fu Weic389d702017-04-01 01:51:00 +08001491 kfree(timer_mem);
Daniel Lezcano3c0731d2016-06-06 17:55:40 +02001492 return ret;
Stephen Boyd22006992013-07-18 16:59:32 -07001493}
Daniel Lezcano17273392017-05-26 16:56:11 +02001494TIMER_OF_DECLARE(armv7_arch_timer_mem, "arm,armv7-timer-mem",
Fu Weic389d702017-04-01 01:51:00 +08001495 arch_timer_mem_of_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001496
Fu Weif79d2092017-04-01 01:51:02 +08001497#ifdef CONFIG_ACPI_GTDT
Fu Weic2743a32017-04-01 01:51:04 +08001498static int __init
1499arch_timer_mem_verify_cntfrq(struct arch_timer_mem *timer_mem)
1500{
1501 struct arch_timer_mem_frame *frame;
1502 u32 rate;
1503 int i;
1504
1505 for (i = 0; i < ARCH_TIMER_MEM_MAX_FRAMES; i++) {
1506 frame = &timer_mem->frame[i];
1507
1508 if (!frame->valid)
1509 continue;
1510
1511 rate = arch_timer_mem_frame_get_cntfrq(frame);
1512 if (rate == arch_timer_rate)
1513 continue;
1514
1515 pr_err(FW_BUG "CNTFRQ mismatch: frame @ %pa: (0x%08lx), CPU: (0x%08lx)\n",
1516 &frame->cntbase,
1517 (unsigned long)rate, (unsigned long)arch_timer_rate);
1518
1519 return -EINVAL;
1520 }
1521
1522 return 0;
1523}
1524
1525static int __init arch_timer_mem_acpi_init(int platform_timer_count)
1526{
1527 struct arch_timer_mem *timers, *timer;
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001528 struct arch_timer_mem_frame *frame, *best_frame = NULL;
Fu Weic2743a32017-04-01 01:51:04 +08001529 int timer_count, i, ret = 0;
1530
1531 timers = kcalloc(platform_timer_count, sizeof(*timers),
1532 GFP_KERNEL);
1533 if (!timers)
1534 return -ENOMEM;
1535
1536 ret = acpi_arch_timer_mem_init(timers, &timer_count);
1537 if (ret || !timer_count)
1538 goto out;
1539
Fu Weic2743a32017-04-01 01:51:04 +08001540 /*
1541 * While unlikely, it's theoretically possible that none of the frames
1542 * in a timer expose the combination of feature we want.
1543 */
Matthias Kaehlcked197f792017-07-31 11:37:28 -07001544 for (i = 0; i < timer_count; i++) {
Fu Weic2743a32017-04-01 01:51:04 +08001545 timer = &timers[i];
1546
1547 frame = arch_timer_mem_find_best_frame(timer);
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001548 if (!best_frame)
1549 best_frame = frame;
1550
1551 ret = arch_timer_mem_verify_cntfrq(timer);
1552 if (ret) {
1553 pr_err("Disabling MMIO timers due to CNTFRQ mismatch\n");
1554 goto out;
1555 }
1556
1557 if (!best_frame) /* implies !frame */
1558 /*
1559 * Only complain about missing suitable frames if we
1560 * haven't already found one in a previous iteration.
1561 */
1562 pr_err("Unable to find a suitable frame in timer @ %pa\n",
1563 &timer->cntctlbase);
Fu Weic2743a32017-04-01 01:51:04 +08001564 }
1565
Ard Biesheuvel21492e12017-10-16 16:28:38 +01001566 if (best_frame)
1567 ret = arch_timer_mem_frame_register(best_frame);
Fu Weic2743a32017-04-01 01:51:04 +08001568out:
1569 kfree(timers);
1570 return ret;
1571}
1572
1573/* Initialize per-processor generic timer and memory-mapped timer(if present) */
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001574static int __init arch_timer_acpi_init(struct acpi_table_header *table)
1575{
Fu Weic2743a32017-04-01 01:51:04 +08001576 int ret, platform_timer_count;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001577
Fu Wei8a5c21d2017-01-18 21:25:26 +08001578 if (arch_timers_present & ARCH_TIMER_TYPE_CP15) {
Fu Weided24012017-01-18 21:25:25 +08001579 pr_warn("already initialized, skipping\n");
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001580 return -EINVAL;
1581 }
1582
Fu Wei8a5c21d2017-01-18 21:25:26 +08001583 arch_timers_present |= ARCH_TIMER_TYPE_CP15;
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001584
Fu Weic2743a32017-04-01 01:51:04 +08001585 ret = acpi_gtdt_init(table, &platform_timer_count);
Fu Weif79d2092017-04-01 01:51:02 +08001586 if (ret) {
1587 pr_err("Failed to init GTDT table.\n");
1588 return ret;
1589 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001590
Fu Weiee34f1e2017-01-18 21:25:27 +08001591 arch_timer_ppi[ARCH_TIMER_PHYS_NONSECURE_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001592 acpi_gtdt_map_ppi(ARCH_TIMER_PHYS_NONSECURE_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001593
Fu Weiee34f1e2017-01-18 21:25:27 +08001594 arch_timer_ppi[ARCH_TIMER_VIRT_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001595 acpi_gtdt_map_ppi(ARCH_TIMER_VIRT_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001596
Fu Weiee34f1e2017-01-18 21:25:27 +08001597 arch_timer_ppi[ARCH_TIMER_HYP_PPI] =
Fu Weif79d2092017-04-01 01:51:02 +08001598 acpi_gtdt_map_ppi(ARCH_TIMER_HYP_PPI);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001599
Andre Przywaraee793042018-07-06 09:11:50 +01001600 arch_timer_populate_kvm_info();
Fu Weica0e1b52017-03-22 00:31:15 +08001601
Fu Wei5d3dfa92017-03-22 00:31:13 +08001602 /*
1603 * When probing via ACPI, we have no mechanism to override the sysreg
1604 * CNTFRQ value. This *must* be correct.
1605 */
1606 arch_timer_rate = arch_timer_get_cntfrq();
1607 if (!arch_timer_rate) {
1608 pr_err(FW_BUG "frequency not available.\n");
1609 return -EINVAL;
1610 }
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001611
Fu Wei4502b6b2017-01-18 21:25:30 +08001612 arch_timer_uses_ppi = arch_timer_select_ppi();
1613 if (!arch_timer_ppi[arch_timer_uses_ppi]) {
1614 pr_err("No interrupt available, giving up\n");
1615 return -EINVAL;
1616 }
1617
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001618 /* Always-on capability */
Fu Weif79d2092017-04-01 01:51:02 +08001619 arch_timer_c3stop = acpi_gtdt_c3stop(arch_timer_uses_ppi);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001620
Marc Zyngier5a38bca2017-02-21 14:37:30 +00001621 /* Check for globally applicable workarounds */
1622 arch_timer_check_ool_workaround(ate_match_acpi_oem_info, table);
1623
Fu Weica0e1b52017-03-22 00:31:15 +08001624 ret = arch_timer_register();
1625 if (ret)
1626 return ret;
1627
Fu Weic2743a32017-04-01 01:51:04 +08001628 if (platform_timer_count &&
1629 arch_timer_mem_acpi_init(platform_timer_count))
1630 pr_err("Failed to initialize memory-mapped timer.\n");
1631
Fu Weica0e1b52017-03-22 00:31:15 +08001632 return arch_timer_common_init();
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001633}
Daniel Lezcano77d62f52017-05-26 17:42:25 +02001634TIMER_ACPI_DECLARE(arch_timer, ACPI_SIG_GTDT, arch_timer_acpi_init);
Hanjun Guob09ca1e2015-03-24 14:02:50 +00001635#endif