blob: 0e6b410ee74167e4ffea7d33bb9872c1c7137a9c [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkf5f94542012-12-04 13:59:12 -06002/*
Andrew F. Davisbb5cdf82017-12-05 14:29:31 -06003 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
Rob Clarkf5f94542012-12-04 13:59:12 -06004 * Author: Rob Clark <rob.clark@linaro.org>
Rob Clarkf5f94542012-12-04 13:59:12 -06005 */
6
7#include "omap_drv.h"
8
Laurent Pinchart80f91bf2016-04-19 02:47:02 +03009struct omap_irq_wait {
10 struct list_head node;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030011 wait_queue_head_t wq;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +020012 u32 irqmask;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030013 int count;
14};
15
Laurent Pinchart84e1d452016-04-19 03:07:59 +030016/* call with wait_lock and dispc runtime held */
Rob Clarkf5f94542012-12-04 13:59:12 -060017static void omap_irq_update(struct drm_device *dev)
18{
19 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030020 struct omap_irq_wait *wait;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +020021 u32 irqmask = priv->irq_mask;
Rob Clarkf5f94542012-12-04 13:59:12 -060022
Laurent Pinchart84e1d452016-04-19 03:07:59 +030023 assert_spin_locked(&priv->wait_lock);
Rob Clarkf5f94542012-12-04 13:59:12 -060024
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030025 list_for_each_entry(wait, &priv->wait_list, node)
26 irqmask |= wait->irqmask;
Rob Clarkf5f94542012-12-04 13:59:12 -060027
28 DBG("irqmask=%08x", irqmask);
29
Laurent Pinchart50638ae2018-02-13 14:00:42 +020030 priv->dispc_ops->write_irqenable(priv->dispc, irqmask);
Rob Clarkf5f94542012-12-04 13:59:12 -060031}
32
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030033static void omap_irq_wait_handler(struct omap_irq_wait *wait)
Rob Clarkf5f94542012-12-04 13:59:12 -060034{
Rob Clarkf5f94542012-12-04 13:59:12 -060035 wait->count--;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030036 wake_up(&wait->wq);
Rob Clarkf5f94542012-12-04 13:59:12 -060037}
38
39struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +020040 u32 irqmask, int count)
Rob Clarkf5f94542012-12-04 13:59:12 -060041{
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030042 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkf5f94542012-12-04 13:59:12 -060043 struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030044 unsigned long flags;
45
Laurent Pinchart84e1d452016-04-19 03:07:59 +030046 init_waitqueue_head(&wait->wq);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030047 wait->irqmask = irqmask;
Rob Clarkf5f94542012-12-04 13:59:12 -060048 wait->count = count;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030049
Laurent Pinchart84e1d452016-04-19 03:07:59 +030050 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030051 list_add(&wait->node, &priv->wait_list);
52 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +030053 spin_unlock_irqrestore(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030054
Rob Clarkf5f94542012-12-04 13:59:12 -060055 return wait;
56}
57
58int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait,
59 unsigned long timeout)
60{
Laurent Pinchart84e1d452016-04-19 03:07:59 +030061 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030062 unsigned long flags;
Laurent Pinchart84e1d452016-04-19 03:07:59 +030063 int ret;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030064
Laurent Pinchart84e1d452016-04-19 03:07:59 +030065 ret = wait_event_timeout(wait->wq, (wait->count <= 0), timeout);
66
67 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030068 list_del(&wait->node);
69 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +030070 spin_unlock_irqrestore(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030071
Rob Clarkf5f94542012-12-04 13:59:12 -060072 kfree(wait);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +030073
74 return ret == 0 ? -1 : 0;
Rob Clarkf5f94542012-12-04 13:59:12 -060075}
76
77/**
78 * enable_vblank - enable vblank interrupt events
79 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +020080 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -060081 *
82 * Enable vblank interrupts for @crtc. If the device doesn't have
83 * a hardware vblank counter, this routine should be a no-op, since
84 * interrupts will have to stay on to keep the count accurate.
85 *
86 * RETURNS
87 * Zero on success, appropriate errno if the given @crtc's vblank
88 * interrupt cannot be enabled.
89 */
Tomi Valkeinen03961622017-02-08 13:26:00 +020090int omap_irq_enable_vblank(struct drm_crtc *crtc)
Rob Clarkf5f94542012-12-04 13:59:12 -060091{
Tomi Valkeinen03961622017-02-08 13:26:00 +020092 struct drm_device *dev = crtc->dev;
Rob Clarkf5f94542012-12-04 13:59:12 -060093 struct omap_drm_private *priv = dev->dev_private;
94 unsigned long flags;
Tomi Valkeinen03961622017-02-08 13:26:00 +020095 enum omap_channel channel = omap_crtc_channel(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -060096
Tomi Valkeinen03961622017-02-08 13:26:00 +020097 DBG("dev=%p, crtc=%u", dev, channel);
Rob Clarkf5f94542012-12-04 13:59:12 -060098
Laurent Pinchart84e1d452016-04-19 03:07:59 +030099 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200100 priv->irq_mask |= priv->dispc_ops->mgr_get_vsync_irq(priv->dispc,
101 channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600102 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300103 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600104
105 return 0;
106}
107
108/**
109 * disable_vblank - disable vblank interrupt events
110 * @dev: DRM device
Thierry Reding88e72712015-09-24 18:35:31 +0200111 * @pipe: which irq to enable
Rob Clarkf5f94542012-12-04 13:59:12 -0600112 *
113 * Disable vblank interrupts for @crtc. If the device doesn't have
114 * a hardware vblank counter, this routine should be a no-op, since
115 * interrupts will have to stay on to keep the count accurate.
116 */
Tomi Valkeinen03961622017-02-08 13:26:00 +0200117void omap_irq_disable_vblank(struct drm_crtc *crtc)
Rob Clarkf5f94542012-12-04 13:59:12 -0600118{
Tomi Valkeinen03961622017-02-08 13:26:00 +0200119 struct drm_device *dev = crtc->dev;
Rob Clarkf5f94542012-12-04 13:59:12 -0600120 struct omap_drm_private *priv = dev->dev_private;
121 unsigned long flags;
Tomi Valkeinen03961622017-02-08 13:26:00 +0200122 enum omap_channel channel = omap_crtc_channel(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600123
Tomi Valkeinen03961622017-02-08 13:26:00 +0200124 DBG("dev=%p, crtc=%u", dev, channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600125
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300126 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200127 priv->irq_mask &= ~priv->dispc_ops->mgr_get_vsync_irq(priv->dispc,
128 channel);
Rob Clarkf5f94542012-12-04 13:59:12 -0600129 omap_irq_update(dev);
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300130 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600131}
132
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300133static void omap_irq_fifo_underflow(struct omap_drm_private *priv,
134 u32 irqstatus)
135{
136 static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL,
137 DEFAULT_RATELIMIT_BURST);
138 static const struct {
139 const char *name;
140 u32 mask;
141 } sources[] = {
142 { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW },
143 { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW },
144 { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW },
145 { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW },
146 };
147
148 const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW
149 | DISPC_IRQ_VID1_FIFO_UNDERFLOW
150 | DISPC_IRQ_VID2_FIFO_UNDERFLOW
151 | DISPC_IRQ_VID3_FIFO_UNDERFLOW;
152 unsigned int i;
153
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300154 spin_lock(&priv->wait_lock);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300155 irqstatus &= priv->irq_mask & mask;
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300156 spin_unlock(&priv->wait_lock);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300157
158 if (!irqstatus)
159 return;
160
161 if (!__ratelimit(&_rs))
162 return;
163
164 DRM_ERROR("FIFO underflow on ");
165
166 for (i = 0; i < ARRAY_SIZE(sources); ++i) {
167 if (sources[i].mask & irqstatus)
168 pr_cont("%s ", sources[i].name);
169 }
170
171 pr_cont("(0x%08x)\n", irqstatus);
172}
173
Tomi Valkeinendc50be82017-03-03 12:15:39 +0200174static void omap_irq_ocp_error_handler(struct drm_device *dev,
175 u32 irqstatus)
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300176{
177 if (!(irqstatus & DISPC_IRQ_OCP_ERR))
178 return;
179
Tomi Valkeinendc50be82017-03-03 12:15:39 +0200180 dev_err_ratelimited(dev->dev, "OCP error\n");
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300181}
182
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200183static irqreturn_t omap_irq_handler(int irq, void *arg)
Rob Clarkf5f94542012-12-04 13:59:12 -0600184{
185 struct drm_device *dev = (struct drm_device *) arg;
186 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300187 struct omap_irq_wait *wait, *n;
Rob Clarkf5f94542012-12-04 13:59:12 -0600188 unsigned long flags;
189 unsigned int id;
190 u32 irqstatus;
191
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200192 irqstatus = priv->dispc_ops->read_irqstatus(priv->dispc);
193 priv->dispc_ops->clear_irqstatus(priv->dispc, irqstatus);
194 priv->dispc_ops->read_irqstatus(priv->dispc); /* flush posted write */
Rob Clarkf5f94542012-12-04 13:59:12 -0600195
196 VERB("irqs: %08x", irqstatus);
197
Laurent Pinchart2ee76792018-03-05 15:02:22 +0200198 for (id = 0; id < priv->num_pipes; id++) {
199 struct drm_crtc *crtc = priv->pipes[id].crtc;
Laurent Pincharte0519af2015-05-28 00:21:29 +0300200 enum omap_channel channel = omap_crtc_channel(crtc);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530201
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200202 if (irqstatus & priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel)) {
Rob Clarkf5f94542012-12-04 13:59:12 -0600203 drm_handle_vblank(dev, id);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300204 omap_crtc_vblank_irq(crtc);
205 }
Laurent Pincharte0519af2015-05-28 00:21:29 +0300206
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200207 if (irqstatus & priv->dispc_ops->mgr_get_sync_lost_irq(priv->dispc, channel))
Laurent Pincharte0519af2015-05-28 00:21:29 +0300208 omap_crtc_error_irq(crtc, irqstatus);
Archit Taneja0d8f3712013-03-26 19:15:19 +0530209 }
Rob Clarkf5f94542012-12-04 13:59:12 -0600210
Tomi Valkeinendc50be82017-03-03 12:15:39 +0200211 omap_irq_ocp_error_handler(dev, irqstatus);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300212 omap_irq_fifo_underflow(priv, irqstatus);
213
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300214 spin_lock_irqsave(&priv->wait_lock, flags);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300215 list_for_each_entry_safe(wait, n, &priv->wait_list, node) {
216 if (wait->irqmask & irqstatus)
217 omap_irq_wait_handler(wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600218 }
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300219 spin_unlock_irqrestore(&priv->wait_lock, flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600220
221 return IRQ_HANDLED;
222}
223
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300224static const u32 omap_underflow_irqs[] = {
225 [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW,
226 [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW,
227 [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW,
228 [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW,
229};
230
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200231/*
232 * We need a special version, instead of just using drm_irq_install(),
233 * because we need to register the irq via omapdss. Once omapdss and
234 * omapdrm are merged together we can assign the dispc hwmod data to
235 * ourselves and drop these and just use drm_irq_{install,uninstall}()
236 */
Rob Clarkf5f94542012-12-04 13:59:12 -0600237
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200238int omap_drm_irq_install(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600239{
240 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200241 unsigned int num_mgrs = priv->dispc_ops->get_num_mgrs(priv->dispc);
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300242 unsigned int max_planes;
243 unsigned int i;
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200244 int ret;
Rob Clarkf5f94542012-12-04 13:59:12 -0600245
Laurent Pinchart84e1d452016-04-19 03:07:59 +0300246 spin_lock_init(&priv->wait_lock);
Laurent Pinchart80f91bf2016-04-19 02:47:02 +0300247 INIT_LIST_HEAD(&priv->wait_list);
Rob Clarkf5f94542012-12-04 13:59:12 -0600248
Laurent Pinchart6b5538d2015-05-28 01:05:20 +0300249 priv->irq_mask = DISPC_IRQ_OCP_ERR;
Laurent Pinchart728ae8d2015-05-28 00:21:29 +0300250
251 max_planes = min(ARRAY_SIZE(priv->planes),
252 ARRAY_SIZE(omap_underflow_irqs));
253 for (i = 0; i < max_planes; ++i) {
254 if (priv->planes[i])
255 priv->irq_mask |= omap_underflow_irqs[i];
256 }
257
Laurent Pincharte0519af2015-05-28 00:21:29 +0300258 for (i = 0; i < num_mgrs; ++i)
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200259 priv->irq_mask |= priv->dispc_ops->mgr_get_sync_lost_irq(priv->dispc, i);
Laurent Pincharte0519af2015-05-28 00:21:29 +0300260
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200261 priv->dispc_ops->runtime_get(priv->dispc);
262 priv->dispc_ops->clear_irqstatus(priv->dispc, 0xffffffff);
263 priv->dispc_ops->runtime_put(priv->dispc);
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200264
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200265 ret = priv->dispc_ops->request_irq(priv->dispc, omap_irq_handler, dev);
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200266 if (ret < 0)
267 return ret;
268
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200269 dev->irq_enabled = true;
270
Rob Clarkf5f94542012-12-04 13:59:12 -0600271 return 0;
272}
273
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200274void omap_drm_irq_uninstall(struct drm_device *dev)
Rob Clarkf5f94542012-12-04 13:59:12 -0600275{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200276 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkf5f94542012-12-04 13:59:12 -0600277
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200278 if (!dev->irq_enabled)
279 return;
Rob Clarkf5f94542012-12-04 13:59:12 -0600280
Laurent Pinchartf13ab002015-01-25 22:06:45 +0200281 dev->irq_enabled = false;
282
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200283 priv->dispc_ops->free_irq(priv->dispc, dev);
Rob Clarkf5f94542012-12-04 13:59:12 -0600284}