Thomas Gleixner | caab277 | 2019-06-03 07:44:50 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 2 | /* |
Andrew F. Davis | bb5cdf8 | 2017-12-05 14:29:31 -0600 | [diff] [blame] | 3 | * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 4 | * Author: Rob Clark <rob.clark@linaro.org> |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include "omap_drv.h" |
| 8 | |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 9 | struct omap_irq_wait { |
| 10 | struct list_head node; |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 11 | wait_queue_head_t wq; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 12 | u32 irqmask; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 13 | int count; |
| 14 | }; |
| 15 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 16 | /* call with wait_lock and dispc runtime held */ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 17 | static void omap_irq_update(struct drm_device *dev) |
| 18 | { |
| 19 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 20 | struct omap_irq_wait *wait; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 21 | u32 irqmask = priv->irq_mask; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 22 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 23 | assert_spin_locked(&priv->wait_lock); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 24 | |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 25 | list_for_each_entry(wait, &priv->wait_list, node) |
| 26 | irqmask |= wait->irqmask; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 27 | |
| 28 | DBG("irqmask=%08x", irqmask); |
| 29 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 30 | priv->dispc_ops->write_irqenable(priv->dispc, irqmask); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 31 | } |
| 32 | |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 33 | static void omap_irq_wait_handler(struct omap_irq_wait *wait) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 34 | { |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 35 | wait->count--; |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 36 | wake_up(&wait->wq); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 37 | } |
| 38 | |
| 39 | struct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 40 | u32 irqmask, int count) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 41 | { |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 42 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 43 | struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 44 | unsigned long flags; |
| 45 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 46 | init_waitqueue_head(&wait->wq); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 47 | wait->irqmask = irqmask; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 48 | wait->count = count; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 49 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 50 | spin_lock_irqsave(&priv->wait_lock, flags); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 51 | list_add(&wait->node, &priv->wait_list); |
| 52 | omap_irq_update(dev); |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 53 | spin_unlock_irqrestore(&priv->wait_lock, flags); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 54 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 55 | return wait; |
| 56 | } |
| 57 | |
| 58 | int omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait, |
| 59 | unsigned long timeout) |
| 60 | { |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 61 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 62 | unsigned long flags; |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 63 | int ret; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 64 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 65 | ret = wait_event_timeout(wait->wq, (wait->count <= 0), timeout); |
| 66 | |
| 67 | spin_lock_irqsave(&priv->wait_lock, flags); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 68 | list_del(&wait->node); |
| 69 | omap_irq_update(dev); |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 70 | spin_unlock_irqrestore(&priv->wait_lock, flags); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 71 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 72 | kfree(wait); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 73 | |
| 74 | return ret == 0 ? -1 : 0; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 75 | } |
| 76 | |
| 77 | /** |
| 78 | * enable_vblank - enable vblank interrupt events |
| 79 | * @dev: DRM device |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 80 | * @pipe: which irq to enable |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 81 | * |
| 82 | * Enable vblank interrupts for @crtc. If the device doesn't have |
| 83 | * a hardware vblank counter, this routine should be a no-op, since |
| 84 | * interrupts will have to stay on to keep the count accurate. |
| 85 | * |
| 86 | * RETURNS |
| 87 | * Zero on success, appropriate errno if the given @crtc's vblank |
| 88 | * interrupt cannot be enabled. |
| 89 | */ |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 90 | int omap_irq_enable_vblank(struct drm_crtc *crtc) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 91 | { |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 92 | struct drm_device *dev = crtc->dev; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 93 | struct omap_drm_private *priv = dev->dev_private; |
| 94 | unsigned long flags; |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 95 | enum omap_channel channel = omap_crtc_channel(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 96 | |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 97 | DBG("dev=%p, crtc=%u", dev, channel); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 98 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 99 | spin_lock_irqsave(&priv->wait_lock, flags); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 100 | priv->irq_mask |= priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, |
| 101 | channel); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 102 | omap_irq_update(dev); |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 103 | spin_unlock_irqrestore(&priv->wait_lock, flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | /** |
| 109 | * disable_vblank - disable vblank interrupt events |
| 110 | * @dev: DRM device |
Thierry Reding | 88e7271 | 2015-09-24 18:35:31 +0200 | [diff] [blame] | 111 | * @pipe: which irq to enable |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 112 | * |
| 113 | * Disable vblank interrupts for @crtc. If the device doesn't have |
| 114 | * a hardware vblank counter, this routine should be a no-op, since |
| 115 | * interrupts will have to stay on to keep the count accurate. |
| 116 | */ |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 117 | void omap_irq_disable_vblank(struct drm_crtc *crtc) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 118 | { |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 119 | struct drm_device *dev = crtc->dev; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 120 | struct omap_drm_private *priv = dev->dev_private; |
| 121 | unsigned long flags; |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 122 | enum omap_channel channel = omap_crtc_channel(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 123 | |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 124 | DBG("dev=%p, crtc=%u", dev, channel); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 125 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 126 | spin_lock_irqsave(&priv->wait_lock, flags); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 127 | priv->irq_mask &= ~priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, |
| 128 | channel); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 129 | omap_irq_update(dev); |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 130 | spin_unlock_irqrestore(&priv->wait_lock, flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 131 | } |
| 132 | |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 133 | static void omap_irq_fifo_underflow(struct omap_drm_private *priv, |
| 134 | u32 irqstatus) |
| 135 | { |
| 136 | static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL, |
| 137 | DEFAULT_RATELIMIT_BURST); |
| 138 | static const struct { |
| 139 | const char *name; |
| 140 | u32 mask; |
| 141 | } sources[] = { |
| 142 | { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW }, |
| 143 | { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW }, |
| 144 | { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW }, |
| 145 | { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW }, |
| 146 | }; |
| 147 | |
| 148 | const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW |
| 149 | | DISPC_IRQ_VID1_FIFO_UNDERFLOW |
| 150 | | DISPC_IRQ_VID2_FIFO_UNDERFLOW |
| 151 | | DISPC_IRQ_VID3_FIFO_UNDERFLOW; |
| 152 | unsigned int i; |
| 153 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 154 | spin_lock(&priv->wait_lock); |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 155 | irqstatus &= priv->irq_mask & mask; |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 156 | spin_unlock(&priv->wait_lock); |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 157 | |
| 158 | if (!irqstatus) |
| 159 | return; |
| 160 | |
| 161 | if (!__ratelimit(&_rs)) |
| 162 | return; |
| 163 | |
| 164 | DRM_ERROR("FIFO underflow on "); |
| 165 | |
| 166 | for (i = 0; i < ARRAY_SIZE(sources); ++i) { |
| 167 | if (sources[i].mask & irqstatus) |
| 168 | pr_cont("%s ", sources[i].name); |
| 169 | } |
| 170 | |
| 171 | pr_cont("(0x%08x)\n", irqstatus); |
| 172 | } |
| 173 | |
Tomi Valkeinen | dc50be8 | 2017-03-03 12:15:39 +0200 | [diff] [blame] | 174 | static void omap_irq_ocp_error_handler(struct drm_device *dev, |
| 175 | u32 irqstatus) |
Laurent Pinchart | 6b5538d | 2015-05-28 01:05:20 +0300 | [diff] [blame] | 176 | { |
| 177 | if (!(irqstatus & DISPC_IRQ_OCP_ERR)) |
| 178 | return; |
| 179 | |
Tomi Valkeinen | dc50be8 | 2017-03-03 12:15:39 +0200 | [diff] [blame] | 180 | dev_err_ratelimited(dev->dev, "OCP error\n"); |
Laurent Pinchart | 6b5538d | 2015-05-28 01:05:20 +0300 | [diff] [blame] | 181 | } |
| 182 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 183 | static irqreturn_t omap_irq_handler(int irq, void *arg) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 184 | { |
| 185 | struct drm_device *dev = (struct drm_device *) arg; |
| 186 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 187 | struct omap_irq_wait *wait, *n; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 188 | unsigned long flags; |
| 189 | unsigned int id; |
| 190 | u32 irqstatus; |
| 191 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 192 | irqstatus = priv->dispc_ops->read_irqstatus(priv->dispc); |
| 193 | priv->dispc_ops->clear_irqstatus(priv->dispc, irqstatus); |
| 194 | priv->dispc_ops->read_irqstatus(priv->dispc); /* flush posted write */ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 195 | |
| 196 | VERB("irqs: %08x", irqstatus); |
| 197 | |
Laurent Pinchart | 2ee7679 | 2018-03-05 15:02:22 +0200 | [diff] [blame] | 198 | for (id = 0; id < priv->num_pipes; id++) { |
| 199 | struct drm_crtc *crtc = priv->pipes[id].crtc; |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 200 | enum omap_channel channel = omap_crtc_channel(crtc); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 201 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 202 | if (irqstatus & priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel)) { |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 203 | drm_handle_vblank(dev, id); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 204 | omap_crtc_vblank_irq(crtc); |
| 205 | } |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 206 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 207 | if (irqstatus & priv->dispc_ops->mgr_get_sync_lost_irq(priv->dispc, channel)) |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 208 | omap_crtc_error_irq(crtc, irqstatus); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 209 | } |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 210 | |
Tomi Valkeinen | dc50be8 | 2017-03-03 12:15:39 +0200 | [diff] [blame] | 211 | omap_irq_ocp_error_handler(dev, irqstatus); |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 212 | omap_irq_fifo_underflow(priv, irqstatus); |
| 213 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 214 | spin_lock_irqsave(&priv->wait_lock, flags); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 215 | list_for_each_entry_safe(wait, n, &priv->wait_list, node) { |
| 216 | if (wait->irqmask & irqstatus) |
| 217 | omap_irq_wait_handler(wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 218 | } |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 219 | spin_unlock_irqrestore(&priv->wait_lock, flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 220 | |
| 221 | return IRQ_HANDLED; |
| 222 | } |
| 223 | |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 224 | static const u32 omap_underflow_irqs[] = { |
| 225 | [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW, |
| 226 | [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW, |
| 227 | [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW, |
| 228 | [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW, |
| 229 | }; |
| 230 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 231 | /* |
| 232 | * We need a special version, instead of just using drm_irq_install(), |
| 233 | * because we need to register the irq via omapdss. Once omapdss and |
| 234 | * omapdrm are merged together we can assign the dispc hwmod data to |
| 235 | * ourselves and drop these and just use drm_irq_{install,uninstall}() |
| 236 | */ |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 237 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 238 | int omap_drm_irq_install(struct drm_device *dev) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 239 | { |
| 240 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 241 | unsigned int num_mgrs = priv->dispc_ops->get_num_mgrs(priv->dispc); |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 242 | unsigned int max_planes; |
| 243 | unsigned int i; |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 244 | int ret; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 245 | |
Laurent Pinchart | 84e1d45 | 2016-04-19 03:07:59 +0300 | [diff] [blame] | 246 | spin_lock_init(&priv->wait_lock); |
Laurent Pinchart | 80f91bf | 2016-04-19 02:47:02 +0300 | [diff] [blame] | 247 | INIT_LIST_HEAD(&priv->wait_list); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 248 | |
Laurent Pinchart | 6b5538d | 2015-05-28 01:05:20 +0300 | [diff] [blame] | 249 | priv->irq_mask = DISPC_IRQ_OCP_ERR; |
Laurent Pinchart | 728ae8d | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 250 | |
| 251 | max_planes = min(ARRAY_SIZE(priv->planes), |
| 252 | ARRAY_SIZE(omap_underflow_irqs)); |
| 253 | for (i = 0; i < max_planes; ++i) { |
| 254 | if (priv->planes[i]) |
| 255 | priv->irq_mask |= omap_underflow_irqs[i]; |
| 256 | } |
| 257 | |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 258 | for (i = 0; i < num_mgrs; ++i) |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 259 | priv->irq_mask |= priv->dispc_ops->mgr_get_sync_lost_irq(priv->dispc, i); |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 260 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 261 | priv->dispc_ops->runtime_get(priv->dispc); |
| 262 | priv->dispc_ops->clear_irqstatus(priv->dispc, 0xffffffff); |
| 263 | priv->dispc_ops->runtime_put(priv->dispc); |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 264 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 265 | ret = priv->dispc_ops->request_irq(priv->dispc, omap_irq_handler, dev); |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 266 | if (ret < 0) |
| 267 | return ret; |
| 268 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 269 | dev->irq_enabled = true; |
| 270 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 271 | return 0; |
| 272 | } |
| 273 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 274 | void omap_drm_irq_uninstall(struct drm_device *dev) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 275 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 276 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 277 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 278 | if (!dev->irq_enabled) |
| 279 | return; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 280 | |
Laurent Pinchart | f13ab00 | 2015-01-25 22:06:45 +0200 | [diff] [blame] | 281 | dev->irq_enabled = false; |
| 282 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 283 | priv->dispc_ops->free_irq(priv->dispc, dev); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 284 | } |