blob: 002aedc693933258891f8143d7242781355e82d2 [file] [log] [blame]
Thomas Gleixnerf9724742019-06-04 10:11:10 +02001// SPDX-License-Identifier: GPL-2.0-only
Andi Kleena32073b2006-06-26 13:56:40 +02002/*
3 * Shared support code for AMD K8 northbridges and derivates.
Thomas Gleixnerf9724742019-06-04 10:11:10 +02004 * Copyright 2006 Andi Kleen, SUSE Labs.
Andi Kleena32073b2006-06-26 13:56:40 +02005 */
Joe Perchesc767a542012-05-21 19:50:07 -07006
7#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8
Andi Kleena32073b2006-06-26 13:56:40 +02009#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090010#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +020011#include <linux/init.h>
12#include <linux/errno.h>
Paul Gortmaker186f4362016-07-13 20:18:56 -040013#include <linux/export.h>
Andi Kleena32073b2006-06-26 13:56:40 +020014#include <linux/spinlock.h>
Woods, Briandedf7dc2018-11-06 20:08:14 +000015#include <linux/pci_ids.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020016#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020017
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060018#define PCI_DEVICE_ID_AMD_17H_ROOT 0x1450
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070019#define PCI_DEVICE_ID_AMD_17H_M10H_ROOT 0x15d0
Woods, Brianbe3518a2018-11-06 20:08:18 +000020#define PCI_DEVICE_ID_AMD_17H_M30H_ROOT 0x1480
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060021#define PCI_DEVICE_ID_AMD_17H_DF_F4 0x1464
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070022#define PCI_DEVICE_ID_AMD_17H_M10H_DF_F4 0x15ec
Woods, Brianbe3518a2018-11-06 20:08:18 +000023#define PCI_DEVICE_ID_AMD_17H_M30H_DF_F4 0x1494
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060024
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060025/* Protect the PCI config register pairs used for SMN and DF indirect access. */
26static DEFINE_MUTEX(smn_mutex);
27
Andi Kleena32073b2006-06-26 13:56:40 +020028static u32 *flush_words;
29
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060030static const struct pci_device_id amd_root_ids[] = {
31 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_ROOT) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070032 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_ROOT) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000033 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_ROOT) },
Yazen Ghannamddfe43c2016-11-10 15:10:56 -060034 {}
35};
36
Woods, Brianbe3518a2018-11-06 20:08:18 +000037
Borislav Petkovbfc11682017-10-22 12:47:31 +020038#define PCI_DEVICE_ID_AMD_CNB17H_F4 0x1704
39
Jan Beulich691269f2011-02-09 08:26:53 +000040const struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020041 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
42 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Borislav Petkovcb293252011-01-19 18:22:11 +010043 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
Borislav Petkov24214442012-05-04 18:28:21 +020044 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -050045 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F3) },
Aravind Gopalakrishnan15895a72014-09-18 14:56:45 -050046 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F3) },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -050047 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F3) },
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -060048 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F3) },
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060049 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_DF_F3) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070050 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F3) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000051 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F3) },
Borislav Petkovbfc11682017-10-22 12:47:31 +020052 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CNB17H_F3) },
Andi Kleena32073b2006-06-26 13:56:40 +020053 {}
54};
Yazen Ghannamde6bd082016-11-10 15:10:54 -060055EXPORT_SYMBOL_GPL(amd_nb_misc_ids);
Andi Kleena32073b2006-06-26 13:56:40 +020056
Jan Beulichc391c782013-03-11 09:56:05 +000057static const struct pci_device_id amd_nb_link_ids[] = {
Borislav Petkovcb6c8522011-03-30 20:34:47 +020058 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -050059 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M30H_NB_F4) },
Aravind Gopalakrishnan15895a72014-09-18 14:56:45 -050060 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M60H_NB_F4) },
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -050061 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_NB_F4) },
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -060062 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_16H_M30H_NB_F4) },
Yazen Ghannamb791c6b2016-11-10 15:10:55 -060063 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_DF_F4) },
Guenter Roeckf9bc6b22018-05-04 13:01:32 -070064 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M10H_DF_F4) },
Woods, Brianbe3518a2018-11-06 20:08:18 +000065 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_17H_M30H_DF_F4) },
Borislav Petkovbfc11682017-10-22 12:47:31 +020066 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CNB17H_F4) },
Hans Rosenfeld41b26102011-01-24 16:05:42 +010067 {}
68};
69
Pu Wenc6babb52018-09-25 22:46:11 +080070static const struct pci_device_id hygon_root_ids[] = {
71 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_ROOT) },
72 {}
73};
74
75const struct pci_device_id hygon_nb_misc_ids[] = {
76 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_DF_F3) },
77 {}
78};
79
80static const struct pci_device_id hygon_nb_link_ids[] = {
81 { PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_17H_DF_F4) },
82 {}
83};
84
Jan Beulich24d9b702011-01-10 16:20:23 +000085const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
86 { 0x00, 0x18, 0x20 },
87 { 0xff, 0x00, 0x20 },
88 { 0xfe, 0x00, 0x20 },
89 { }
90};
91
Yazen Ghannamc7993892016-11-10 15:10:53 -060092static struct amd_northbridge_info amd_northbridges;
93
94u16 amd_nb_num(void)
95{
96 return amd_northbridges.num;
97}
Yazen Ghannamde6bd082016-11-10 15:10:54 -060098EXPORT_SYMBOL_GPL(amd_nb_num);
Yazen Ghannamc7993892016-11-10 15:10:53 -060099
100bool amd_nb_has_feature(unsigned int feature)
101{
102 return ((amd_northbridges.flags & feature) == feature);
103}
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600104EXPORT_SYMBOL_GPL(amd_nb_has_feature);
Yazen Ghannamc7993892016-11-10 15:10:53 -0600105
106struct amd_northbridge *node_to_amd_nb(int node)
107{
108 return (node < amd_northbridges.num) ? &amd_northbridges.nb[node] : NULL;
109}
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600110EXPORT_SYMBOL_GPL(node_to_amd_nb);
Andi Kleena32073b2006-06-26 13:56:40 +0200111
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200112static struct pci_dev *next_northbridge(struct pci_dev *dev,
Jan Beulich691269f2011-02-09 08:26:53 +0000113 const struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +0200114{
115 do {
116 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
117 if (!dev)
118 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200119 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +0200120 return dev;
121}
122
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600123static int __amd_smn_rw(u16 node, u32 address, u32 *value, bool write)
124{
125 struct pci_dev *root;
126 int err = -ENODEV;
127
128 if (node >= amd_northbridges.num)
129 goto out;
130
131 root = node_to_amd_nb(node)->root;
132 if (!root)
133 goto out;
134
135 mutex_lock(&smn_mutex);
136
137 err = pci_write_config_dword(root, 0x60, address);
138 if (err) {
139 pr_warn("Error programming SMN address 0x%x.\n", address);
140 goto out_unlock;
141 }
142
143 err = (write ? pci_write_config_dword(root, 0x64, *value)
144 : pci_read_config_dword(root, 0x64, value));
145 if (err)
146 pr_warn("Error %s SMN address 0x%x.\n",
147 (write ? "writing to" : "reading from"), address);
148
149out_unlock:
150 mutex_unlock(&smn_mutex);
151
152out:
153 return err;
154}
155
156int amd_smn_read(u16 node, u32 address, u32 *value)
157{
158 return __amd_smn_rw(node, address, value, false);
159}
160EXPORT_SYMBOL_GPL(amd_smn_read);
161
162int amd_smn_write(u16 node, u32 address, u32 value)
163{
164 return __amd_smn_rw(node, address, &value, true);
165}
166EXPORT_SYMBOL_GPL(amd_smn_write);
167
168/*
169 * Data Fabric Indirect Access uses FICAA/FICAD.
170 *
171 * Fabric Indirect Configuration Access Address (FICAA): Constructed based
172 * on the device's Instance Id and the PCI function and register offset of
173 * the desired register.
174 *
175 * Fabric Indirect Configuration Access Data (FICAD): There are FICAD LO
176 * and FICAD HI registers but so far we only need the LO register.
177 */
178int amd_df_indirect_read(u16 node, u8 func, u16 reg, u8 instance_id, u32 *lo)
179{
180 struct pci_dev *F4;
181 u32 ficaa;
182 int err = -ENODEV;
183
184 if (node >= amd_northbridges.num)
185 goto out;
186
187 F4 = node_to_amd_nb(node)->link;
188 if (!F4)
189 goto out;
190
191 ficaa = 1;
192 ficaa |= reg & 0x3FC;
193 ficaa |= (func & 0x7) << 11;
194 ficaa |= instance_id << 16;
195
196 mutex_lock(&smn_mutex);
197
198 err = pci_write_config_dword(F4, 0x5C, ficaa);
199 if (err) {
200 pr_warn("Error writing DF Indirect FICAA, FICAA=0x%x\n", ficaa);
201 goto out_unlock;
202 }
203
204 err = pci_read_config_dword(F4, 0x98, lo);
205 if (err)
206 pr_warn("Error reading DF Indirect FICAD LO, FICAA=0x%x.\n", ficaa);
207
208out_unlock:
209 mutex_unlock(&smn_mutex);
210
211out:
212 return err;
213}
214EXPORT_SYMBOL_GPL(amd_df_indirect_read);
215
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200216int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200217{
Pu Wenc6babb52018-09-25 22:46:11 +0800218 const struct pci_device_id *misc_ids = amd_nb_misc_ids;
219 const struct pci_device_id *link_ids = amd_nb_link_ids;
220 const struct pci_device_id *root_ids = amd_root_ids;
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600221 struct pci_dev *root, *misc, *link;
Pu Wenc6babb52018-09-25 22:46:11 +0800222 struct amd_northbridge *nb;
Woods, Brian556e4c622018-11-06 20:08:16 +0000223 u16 roots_per_misc = 0;
224 u16 misc_count = 0;
225 u16 root_count = 0;
226 u16 i, j;
Ben Collins3c6df2a2007-05-23 13:57:43 -0700227
Yazen Ghannamc7993892016-11-10 15:10:53 -0600228 if (amd_northbridges.num)
Andi Kleena32073b2006-06-26 13:56:40 +0200229 return 0;
230
Pu Wenc6babb52018-09-25 22:46:11 +0800231 if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON) {
232 root_ids = hygon_root_ids;
233 misc_ids = hygon_nb_misc_ids;
234 link_ids = hygon_nb_link_ids;
235 }
236
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200237 misc = NULL;
Pu Wenc6babb52018-09-25 22:46:11 +0800238 while ((misc = next_northbridge(misc, misc_ids)) != NULL)
Woods, Brian556e4c622018-11-06 20:08:16 +0000239 misc_count++;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200240
Woods, Brian556e4c622018-11-06 20:08:16 +0000241 if (!misc_count)
Borislav Petkov1ead8522016-06-16 19:13:49 +0200242 return -ENODEV;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200243
Woods, Brian556e4c622018-11-06 20:08:16 +0000244 root = NULL;
245 while ((root = next_northbridge(root, root_ids)) != NULL)
246 root_count++;
247
248 if (root_count) {
249 roots_per_misc = root_count / misc_count;
250
251 /*
252 * There should be _exactly_ N roots for each DF/SMN
253 * interface.
254 */
255 if (!roots_per_misc || (root_count % roots_per_misc)) {
256 pr_info("Unsupported AMD DF/PCI configuration found\n");
257 return -ENODEV;
258 }
259 }
260
261 nb = kcalloc(misc_count, sizeof(struct amd_northbridge), GFP_KERNEL);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200262 if (!nb)
263 return -ENOMEM;
264
265 amd_northbridges.nb = nb;
Woods, Brian556e4c622018-11-06 20:08:16 +0000266 amd_northbridges.num = misc_count;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200267
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600268 link = misc = root = NULL;
Woods, Brian556e4c622018-11-06 20:08:16 +0000269 for (i = 0; i < amd_northbridges.num; i++) {
Yazen Ghannamddfe43c2016-11-10 15:10:56 -0600270 node_to_amd_nb(i)->root = root =
Pu Wenc6babb52018-09-25 22:46:11 +0800271 next_northbridge(root, root_ids);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200272 node_to_amd_nb(i)->misc = misc =
Pu Wenc6babb52018-09-25 22:46:11 +0800273 next_northbridge(misc, misc_ids);
Hans Rosenfeld41b26102011-01-24 16:05:42 +0100274 node_to_amd_nb(i)->link = link =
Pu Wenc6babb52018-09-25 22:46:11 +0800275 next_northbridge(link, link_ids);
Woods, Brian556e4c622018-11-06 20:08:16 +0000276
277 /*
278 * If there are more PCI root devices than data fabric/
279 * system management network interfaces, then the (N)
280 * PCI roots per DF/SMN interface are functionally the
281 * same (for DF/SMN access) and N-1 are redundant. N-1
282 * PCI roots should be skipped per DF/SMN interface so
283 * the following DF/SMN interfaces get mapped to
284 * correct PCI roots.
285 */
286 for (j = 1; j < roots_per_misc; j++)
287 root = next_northbridge(root, root_ids);
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -0500288 }
Andi Kleena32073b2006-06-26 13:56:40 +0200289
Aravind Gopalakrishnan1b457422015-04-07 16:46:37 -0500290 if (amd_gart_present())
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200291 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200292
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200293 /*
Aravind Gopalakrishnan7d64ac62013-08-02 17:43:03 -0500294 * Check for L3 cache presence.
295 */
296 if (!cpuid_edx(0x80000006))
297 return 0;
298
299 /*
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200300 * Some CPU families support L3 Cache Index Disable. There are some
301 * limitations because of E382 and E388 on family 0x10.
302 */
303 if (boot_cpu_data.x86 == 0x10 &&
304 boot_cpu_data.x86_model >= 0x8 &&
305 (boot_cpu_data.x86_model > 0x9 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800306 boot_cpu_data.x86_stepping >= 0x1))
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +0200307 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
308
Hans Rosenfeldb453de02011-01-24 16:05:41 +0100309 if (boot_cpu_data.x86 == 0x15)
310 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
311
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100312 /* L3 cache partitioning is supported on family 0x15 */
313 if (boot_cpu_data.x86 == 0x15)
314 amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
315
Andi Kleena32073b2006-06-26 13:56:40 +0200316 return 0;
317}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200318EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +0200319
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100320/*
321 * Ignores subdevice/subvendor but as far as I can figure out
322 * they're useless anyways
323 */
324bool __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +0200325{
Pu Wenc6babb52018-09-25 22:46:11 +0800326 const struct pci_device_id *misc_ids = amd_nb_misc_ids;
Jan Beulich691269f2011-02-09 08:26:53 +0000327 const struct pci_device_id *id;
Andi Kleena32073b2006-06-26 13:56:40 +0200328 u32 vendor = device & 0xffff;
Jan Beulich691269f2011-02-09 08:26:53 +0000329
Pu Wenb7a5cb42018-09-25 22:45:01 +0800330 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD &&
331 boot_cpu_data.x86_vendor != X86_VENDOR_HYGON)
332 return false;
333
Pu Wenc6babb52018-09-25 22:46:11 +0800334 if (boot_cpu_data.x86_vendor == X86_VENDOR_HYGON)
335 misc_ids = hygon_nb_misc_ids;
336
Andi Kleena32073b2006-06-26 13:56:40 +0200337 device >>= 16;
Pu Wenc6babb52018-09-25 22:46:11 +0800338 for (id = misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +0200339 if (vendor == id->vendor && device == id->device)
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100340 return true;
341 return false;
Andi Kleena32073b2006-06-26 13:56:40 +0200342}
343
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700344struct resource *amd_get_mmconfig_range(struct resource *res)
345{
346 u32 address;
347 u64 base, msr;
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600348 unsigned int segn_busn_bits;
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700349
Pu Wenc6babb52018-09-25 22:46:11 +0800350 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD &&
351 boot_cpu_data.x86_vendor != X86_VENDOR_HYGON)
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700352 return NULL;
353
354 /* assume all cpus from fam10h have mmconfig */
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600355 if (boot_cpu_data.x86 < 0x10)
Bjorn Helgaas24d25db2012-01-05 14:27:19 -0700356 return NULL;
357
358 address = MSR_FAM10H_MMIO_CONF_BASE;
359 rdmsrl(address, msr);
360
361 /* mmconfig is not enabled */
362 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
363 return NULL;
364
365 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
366
367 segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
368 FAM10H_MMIO_CONF_BUSRANGE_MASK;
369
370 res->flags = IORESOURCE_MEM;
371 res->start = base;
372 res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1;
373 return res;
374}
375
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100376int amd_get_subcaches(int cpu)
377{
378 struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link;
379 unsigned int mask;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100380
381 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
382 return 0;
383
384 pci_read_config_dword(link, 0x1d4, &mask);
385
Borislav Petkov8196dab2016-03-25 15:52:36 +0100386 return (mask >> (4 * cpu_data(cpu).cpu_core_id)) & 0xf;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100387}
388
Dan Carpenter2993ae32014-01-21 10:22:09 +0300389int amd_set_subcaches(int cpu, unsigned long mask)
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100390{
391 static unsigned int reset, ban;
392 struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu));
393 unsigned int reg;
Kevin Winchester141168c2011-12-20 20:52:22 -0400394 int cuid;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100395
396 if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
397 return -EINVAL;
398
399 /* if necessary, collect reset state of L3 partitioning and BAN mode */
400 if (reset == 0) {
401 pci_read_config_dword(nb->link, 0x1d4, &reset);
402 pci_read_config_dword(nb->misc, 0x1b8, &ban);
403 ban &= 0x180000;
404 }
405
406 /* deactivate BAN mode if any subcaches are to be disabled */
407 if (mask != 0xf) {
408 pci_read_config_dword(nb->misc, 0x1b8, &reg);
409 pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
410 }
411
Borislav Petkov8196dab2016-03-25 15:52:36 +0100412 cuid = cpu_data(cpu).cpu_core_id;
Hans Rosenfeldcabb5bd2011-02-07 18:10:39 +0100413 mask <<= 4 * cuid;
414 mask |= (0xf ^ (1 << cuid)) << 26;
415
416 pci_write_config_dword(nb->link, 0x1d4, mask);
417
418 /* reset BAN mode if L3 partitioning returned to reset state */
419 pci_read_config_dword(nb->link, 0x1d4, &reg);
420 if (reg == reset) {
421 pci_read_config_dword(nb->misc, 0x1b8, &reg);
422 reg &= ~0x180000;
423 pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
424 }
425
426 return 0;
427}
428
Borislav Petkov09c6c302016-06-16 19:13:50 +0200429static void amd_cache_gart(void)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200430{
Borislav Petkov84fd1d32011-03-03 12:59:32 +0100431 u16 i;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200432
Borislav Petkov09c6c302016-06-16 19:13:50 +0200433 if (!amd_nb_has_feature(AMD_NB_GART))
434 return;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200435
Yazen Ghannamc7993892016-11-10 15:10:53 -0600436 flush_words = kmalloc_array(amd_northbridges.num, sizeof(u32), GFP_KERNEL);
Borislav Petkov09c6c302016-06-16 19:13:50 +0200437 if (!flush_words) {
438 amd_northbridges.flags &= ~AMD_NB_GART;
439 pr_notice("Cannot initialize GART flush words, GART support disabled\n");
440 return;
441 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200442
Yazen Ghannamc7993892016-11-10 15:10:53 -0600443 for (i = 0; i != amd_northbridges.num; i++)
Borislav Petkov09c6c302016-06-16 19:13:50 +0200444 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c, &flush_words[i]);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200445}
446
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200447void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200448{
449 int flushed, i;
450 unsigned long flags;
451 static DEFINE_SPINLOCK(gart_lock);
452
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200453 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200454 return;
455
Yazen Ghannamde6bd082016-11-10 15:10:54 -0600456 /*
457 * Avoid races between AGP and IOMMU. In theory it's not needed
458 * but I'm not sure if the hardware won't lose flush requests
459 * when another is pending. This whole thing is so expensive anyways
460 * that it doesn't matter to serialize more. -AK
461 */
Andi Kleena32073b2006-06-26 13:56:40 +0200462 spin_lock_irqsave(&gart_lock, flags);
463 flushed = 0;
Yazen Ghannamc7993892016-11-10 15:10:53 -0600464 for (i = 0; i < amd_northbridges.num; i++) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200465 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
466 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200467 flushed++;
468 }
Yazen Ghannamc7993892016-11-10 15:10:53 -0600469 for (i = 0; i < amd_northbridges.num; i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200470 u32 w;
471 /* Make sure the hardware actually executed the flush*/
472 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200473 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200474 0x9c, &w);
475 if (!(w & 1))
476 break;
477 cpu_relax();
478 }
479 }
480 spin_unlock_irqrestore(&gart_lock, flags);
481 if (!flushed)
Joe Perchesc767a542012-05-21 19:50:07 -0700482 pr_notice("nothing to flush?\n");
Andi Kleena32073b2006-06-26 13:56:40 +0200483}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200484EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200485
Borislav Petkovbfc11682017-10-22 12:47:31 +0200486static void __fix_erratum_688(void *info)
487{
488#define MSR_AMD64_IC_CFG 0xC0011021
489
490 msr_set_bit(MSR_AMD64_IC_CFG, 3);
491 msr_set_bit(MSR_AMD64_IC_CFG, 14);
492}
493
494/* Apply erratum 688 fix so machines without a BIOS fix work. */
495static __init void fix_erratum_688(void)
496{
497 struct pci_dev *F4;
498 u32 val;
499
500 if (boot_cpu_data.x86 != 0x14)
501 return;
502
503 if (!amd_northbridges.num)
504 return;
505
506 F4 = node_to_amd_nb(0)->link;
507 if (!F4)
508 return;
509
510 if (pci_read_config_dword(F4, 0x164, &val))
511 return;
512
513 if (val & BIT(2))
514 return;
515
516 on_each_cpu(__fix_erratum_688, NULL, 0);
517
518 pr_info("x86/cpu/AMD: CPU erratum 688 worked around\n");
519}
520
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200521static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100522{
Borislav Petkov09c6c302016-06-16 19:13:50 +0200523 amd_cache_northbridges();
524 amd_cache_gart();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100525
Borislav Petkovbfc11682017-10-22 12:47:31 +0200526 fix_erratum_688();
527
Borislav Petkov09c6c302016-06-16 19:13:50 +0200528 return 0;
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100529}
530
531/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200532fs_initcall(init_amd_nbs);