blob: 6354f19a31ebe579068226323734236bac6e465b [file] [log] [blame]
Wolfram Sang00e1cae2018-08-22 00:02:19 +02001// SPDX-License-Identifier: GPL-2.0
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03004 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00005 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03006 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03007 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00008 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07009 */
10
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000011#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070014#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070015#include <linux/dma-mapping.h>
16#include <linux/etherdevice.h>
17#include <linux/delay.h>
18#include <linux/platform_device.h>
19#include <linux/mdio-bitbang.h>
20#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030021#include <linux/of.h>
22#include <linux/of_device.h>
23#include <linux/of_irq.h>
24#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070025#include <linux/phy.h>
26#include <linux/cache.h>
27#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000028#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000030#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000031#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000032#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000033#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070034
35#include "sh_eth.h"
36
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000037#define SH_ETH_DEF_MSG_ENABLE \
38 (NETIF_MSG_LINK | \
39 NETIF_MSG_TIMER | \
40 NETIF_MSG_RX_ERR| \
41 NETIF_MSG_TX_ERR)
42
Sergei Shtylyov2274d372015-12-13 01:44:50 +030043#define SH_ETH_OFFSET_INVALID ((u16)~0)
44
Ben Hutchings33657112015-02-26 20:34:14 +000045#define SH_ETH_OFFSET_DEFAULTS \
46 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
47
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000048static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000049 SH_ETH_OFFSET_DEFAULTS,
50
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000051 [EDSR] = 0x0000,
52 [EDMR] = 0x0400,
53 [EDTRR] = 0x0408,
54 [EDRRR] = 0x0410,
55 [EESR] = 0x0428,
56 [EESIPR] = 0x0430,
57 [TDLAR] = 0x0010,
58 [TDFAR] = 0x0014,
59 [TDFXR] = 0x0018,
60 [TDFFR] = 0x001c,
61 [RDLAR] = 0x0030,
62 [RDFAR] = 0x0034,
63 [RDFXR] = 0x0038,
64 [RDFFR] = 0x003c,
65 [TRSCER] = 0x0438,
66 [RMFCR] = 0x0440,
67 [TFTR] = 0x0448,
68 [FDR] = 0x0450,
69 [RMCR] = 0x0458,
70 [RPADIR] = 0x0460,
71 [FCFTR] = 0x0468,
72 [CSMR] = 0x04E4,
73
74 [ECMR] = 0x0500,
75 [ECSR] = 0x0510,
76 [ECSIPR] = 0x0518,
77 [PIR] = 0x0520,
78 [PSR] = 0x0528,
79 [PIPR] = 0x052c,
80 [RFLR] = 0x0508,
81 [APR] = 0x0554,
82 [MPR] = 0x0558,
83 [PFTCR] = 0x055c,
84 [PFRCR] = 0x0560,
85 [TPAUSER] = 0x0564,
86 [GECMR] = 0x05b0,
87 [BCULR] = 0x05b4,
88 [MAHR] = 0x05c0,
89 [MALR] = 0x05c8,
90 [TROCR] = 0x0700,
91 [CDCR] = 0x0708,
92 [LCCR] = 0x0710,
93 [CEFCR] = 0x0740,
94 [FRECR] = 0x0748,
95 [TSFRCR] = 0x0750,
96 [TLFRCR] = 0x0758,
97 [RFCR] = 0x0760,
98 [CERCR] = 0x0768,
99 [CEECR] = 0x0770,
100 [MAFCR] = 0x0778,
101 [RMII_MII] = 0x0790,
102
103 [ARSTR] = 0x0000,
104 [TSU_CTRST] = 0x0004,
105 [TSU_FWEN0] = 0x0010,
106 [TSU_FWEN1] = 0x0014,
107 [TSU_FCM] = 0x0018,
108 [TSU_BSYSL0] = 0x0020,
109 [TSU_BSYSL1] = 0x0024,
110 [TSU_PRISL0] = 0x0028,
111 [TSU_PRISL1] = 0x002c,
112 [TSU_FWSL0] = 0x0030,
113 [TSU_FWSL1] = 0x0034,
114 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300115 [TSU_QTAGM0] = 0x0040,
116 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000117 [TSU_FWSR] = 0x0050,
118 [TSU_FWINMK] = 0x0054,
119 [TSU_ADQT0] = 0x0048,
120 [TSU_ADQT1] = 0x004c,
121 [TSU_VTAG0] = 0x0058,
122 [TSU_VTAG1] = 0x005c,
123 [TSU_ADSBSY] = 0x0060,
124 [TSU_TEN] = 0x0064,
125 [TSU_POST1] = 0x0070,
126 [TSU_POST2] = 0x0074,
127 [TSU_POST3] = 0x0078,
128 [TSU_POST4] = 0x007c,
129 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000130
131 [TXNLCR0] = 0x0080,
132 [TXALCR0] = 0x0084,
133 [RXNLCR0] = 0x0088,
134 [RXALCR0] = 0x008c,
135 [FWNLCR0] = 0x0090,
136 [FWALCR0] = 0x0094,
137 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300138 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000139 [RXNLCR1] = 0x00a8,
140 [RXALCR1] = 0x00ac,
141 [FWNLCR1] = 0x00b0,
142 [FWALCR1] = 0x00b4,
143};
144
Simon Hormandb893472014-01-17 09:22:28 +0900145static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000146 SH_ETH_OFFSET_DEFAULTS,
147
Simon Hormandb893472014-01-17 09:22:28 +0900148 [EDSR] = 0x0000,
149 [EDMR] = 0x0400,
150 [EDTRR] = 0x0408,
151 [EDRRR] = 0x0410,
152 [EESR] = 0x0428,
153 [EESIPR] = 0x0430,
154 [TDLAR] = 0x0010,
155 [TDFAR] = 0x0014,
156 [TDFXR] = 0x0018,
157 [TDFFR] = 0x001c,
158 [RDLAR] = 0x0030,
159 [RDFAR] = 0x0034,
160 [RDFXR] = 0x0038,
161 [RDFFR] = 0x003c,
162 [TRSCER] = 0x0438,
163 [RMFCR] = 0x0440,
164 [TFTR] = 0x0448,
165 [FDR] = 0x0450,
166 [RMCR] = 0x0458,
167 [RPADIR] = 0x0460,
168 [FCFTR] = 0x0468,
169 [CSMR] = 0x04E4,
170
171 [ECMR] = 0x0500,
172 [RFLR] = 0x0508,
173 [ECSR] = 0x0510,
174 [ECSIPR] = 0x0518,
175 [PIR] = 0x0520,
176 [APR] = 0x0554,
177 [MPR] = 0x0558,
178 [PFTCR] = 0x055c,
179 [PFRCR] = 0x0560,
180 [TPAUSER] = 0x0564,
181 [MAHR] = 0x05c0,
182 [MALR] = 0x05c8,
183 [CEFCR] = 0x0740,
184 [FRECR] = 0x0748,
185 [TSFRCR] = 0x0750,
186 [TLFRCR] = 0x0758,
187 [RFCR] = 0x0760,
188 [MAFCR] = 0x0778,
189
190 [ARSTR] = 0x0000,
191 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400192 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900193 [TSU_VTAG0] = 0x0058,
194 [TSU_ADSBSY] = 0x0060,
195 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400196 [TSU_POST1] = 0x0070,
197 [TSU_POST2] = 0x0074,
198 [TSU_POST3] = 0x0078,
199 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900200 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900201
202 [TXNLCR0] = 0x0080,
203 [TXALCR0] = 0x0084,
204 [RXNLCR0] = 0x0088,
205 [RXALCR0] = 0x008C,
206};
207
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000208static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000209 SH_ETH_OFFSET_DEFAULTS,
210
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000211 [ECMR] = 0x0300,
212 [RFLR] = 0x0308,
213 [ECSR] = 0x0310,
214 [ECSIPR] = 0x0318,
215 [PIR] = 0x0320,
216 [PSR] = 0x0328,
217 [RDMLR] = 0x0340,
218 [IPGR] = 0x0350,
219 [APR] = 0x0354,
220 [MPR] = 0x0358,
221 [RFCF] = 0x0360,
222 [TPAUSER] = 0x0364,
223 [TPAUSECR] = 0x0368,
224 [MAHR] = 0x03c0,
225 [MALR] = 0x03c8,
226 [TROCR] = 0x03d0,
227 [CDCR] = 0x03d4,
228 [LCCR] = 0x03d8,
229 [CNDCR] = 0x03dc,
230 [CEFCR] = 0x03e4,
231 [FRECR] = 0x03e8,
232 [TSFRCR] = 0x03ec,
233 [TLFRCR] = 0x03f0,
234 [RFCR] = 0x03f4,
235 [MAFCR] = 0x03f8,
236
237 [EDMR] = 0x0200,
238 [EDTRR] = 0x0208,
239 [EDRRR] = 0x0210,
240 [TDLAR] = 0x0218,
241 [RDLAR] = 0x0220,
242 [EESR] = 0x0228,
243 [EESIPR] = 0x0230,
244 [TRSCER] = 0x0238,
245 [RMFCR] = 0x0240,
246 [TFTR] = 0x0248,
247 [FDR] = 0x0250,
248 [RMCR] = 0x0258,
249 [TFUCR] = 0x0264,
250 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900251 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000252 [FCFTR] = 0x0270,
253 [TRIMD] = 0x027c,
254};
255
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000256static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000257 SH_ETH_OFFSET_DEFAULTS,
258
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000259 [ECMR] = 0x0100,
260 [RFLR] = 0x0108,
261 [ECSR] = 0x0110,
262 [ECSIPR] = 0x0118,
263 [PIR] = 0x0120,
264 [PSR] = 0x0128,
265 [RDMLR] = 0x0140,
266 [IPGR] = 0x0150,
267 [APR] = 0x0154,
268 [MPR] = 0x0158,
269 [TPAUSER] = 0x0164,
270 [RFCF] = 0x0160,
271 [TPAUSECR] = 0x0168,
272 [BCFRR] = 0x016c,
273 [MAHR] = 0x01c0,
274 [MALR] = 0x01c8,
275 [TROCR] = 0x01d0,
276 [CDCR] = 0x01d4,
277 [LCCR] = 0x01d8,
278 [CNDCR] = 0x01dc,
279 [CEFCR] = 0x01e4,
280 [FRECR] = 0x01e8,
281 [TSFRCR] = 0x01ec,
282 [TLFRCR] = 0x01f0,
283 [RFCR] = 0x01f4,
284 [MAFCR] = 0x01f8,
285 [RTRATE] = 0x01fc,
286
287 [EDMR] = 0x0000,
288 [EDTRR] = 0x0008,
289 [EDRRR] = 0x0010,
290 [TDLAR] = 0x0018,
291 [RDLAR] = 0x0020,
292 [EESR] = 0x0028,
293 [EESIPR] = 0x0030,
294 [TRSCER] = 0x0038,
295 [RMFCR] = 0x0040,
296 [TFTR] = 0x0048,
297 [FDR] = 0x0050,
298 [RMCR] = 0x0058,
299 [TFUCR] = 0x0064,
300 [RFOCR] = 0x0068,
301 [FCFTR] = 0x0070,
302 [RPADIR] = 0x0078,
303 [TRIMD] = 0x007c,
304 [RBWAR] = 0x00c8,
305 [RDFAR] = 0x00cc,
306 [TBRAR] = 0x00d4,
307 [TDFAR] = 0x00d8,
308};
309
310static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000311 SH_ETH_OFFSET_DEFAULTS,
312
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400313 [EDMR] = 0x0000,
314 [EDTRR] = 0x0004,
315 [EDRRR] = 0x0008,
316 [TDLAR] = 0x000c,
317 [RDLAR] = 0x0010,
318 [EESR] = 0x0014,
319 [EESIPR] = 0x0018,
320 [TRSCER] = 0x001c,
321 [RMFCR] = 0x0020,
322 [TFTR] = 0x0024,
323 [FDR] = 0x0028,
324 [RMCR] = 0x002c,
325 [EDOCR] = 0x0030,
326 [FCFTR] = 0x0034,
327 [RPADIR] = 0x0038,
328 [TRIMD] = 0x003c,
329 [RBWAR] = 0x0040,
330 [RDFAR] = 0x0044,
331 [TBRAR] = 0x004c,
332 [TDFAR] = 0x0050,
333
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000334 [ECMR] = 0x0160,
335 [ECSR] = 0x0164,
336 [ECSIPR] = 0x0168,
337 [PIR] = 0x016c,
338 [MAHR] = 0x0170,
339 [MALR] = 0x0174,
340 [RFLR] = 0x0178,
341 [PSR] = 0x017c,
342 [TROCR] = 0x0180,
343 [CDCR] = 0x0184,
344 [LCCR] = 0x0188,
345 [CNDCR] = 0x018c,
346 [CEFCR] = 0x0194,
347 [FRECR] = 0x0198,
348 [TSFRCR] = 0x019c,
349 [TLFRCR] = 0x01a0,
350 [RFCR] = 0x01a4,
351 [MAFCR] = 0x01a8,
352 [IPGR] = 0x01b4,
353 [APR] = 0x01b8,
354 [MPR] = 0x01bc,
355 [TPAUSER] = 0x01c4,
356 [BCFR] = 0x01cc,
357
358 [ARSTR] = 0x0000,
359 [TSU_CTRST] = 0x0004,
360 [TSU_FWEN0] = 0x0010,
361 [TSU_FWEN1] = 0x0014,
362 [TSU_FCM] = 0x0018,
363 [TSU_BSYSL0] = 0x0020,
364 [TSU_BSYSL1] = 0x0024,
365 [TSU_PRISL0] = 0x0028,
366 [TSU_PRISL1] = 0x002c,
367 [TSU_FWSL0] = 0x0030,
368 [TSU_FWSL1] = 0x0034,
369 [TSU_FWSLC] = 0x0038,
370 [TSU_QTAGM0] = 0x0040,
371 [TSU_QTAGM1] = 0x0044,
372 [TSU_ADQT0] = 0x0048,
373 [TSU_ADQT1] = 0x004c,
374 [TSU_FWSR] = 0x0050,
375 [TSU_FWINMK] = 0x0054,
376 [TSU_ADSBSY] = 0x0060,
377 [TSU_TEN] = 0x0064,
378 [TSU_POST1] = 0x0070,
379 [TSU_POST2] = 0x0074,
380 [TSU_POST3] = 0x0078,
381 [TSU_POST4] = 0x007c,
382
383 [TXNLCR0] = 0x0080,
384 [TXALCR0] = 0x0084,
385 [RXNLCR0] = 0x0088,
386 [RXALCR0] = 0x008c,
387 [FWNLCR0] = 0x0090,
388 [FWALCR0] = 0x0094,
389 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300390 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000391 [RXNLCR1] = 0x00a8,
392 [RXALCR1] = 0x00ac,
393 [FWNLCR1] = 0x00b0,
394 [FWALCR1] = 0x00b4,
395
396 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000397};
398
Ben Hutchings740c7f32015-01-27 00:49:32 +0000399static void sh_eth_rcv_snd_disable(struct net_device *ndev);
400static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
401
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300402static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
403{
404 struct sh_eth_private *mdp = netdev_priv(ndev);
405 u16 offset = mdp->reg_offset[enum_index];
406
407 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
408 return;
409
410 iowrite32(data, mdp->addr + offset);
411}
412
413static u32 sh_eth_read(struct net_device *ndev, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return ~0U;
420
421 return ioread32(mdp->addr + offset);
422}
423
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300424static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
425 u32 set)
426{
427 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
428 enum_index);
429}
430
Sergei Shtylyov41414f02018-07-23 21:11:19 +0300431static u16 sh_eth_tsu_get_offset(struct sh_eth_private *mdp, int enum_index)
Sergei Shtylyov388c4bb2018-07-23 21:10:02 +0300432{
Sergei Shtylyov41414f02018-07-23 21:11:19 +0300433 return mdp->reg_offset[enum_index];
Sergei Shtylyov388c4bb2018-07-23 21:10:02 +0300434}
435
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300436static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
437 int enum_index)
438{
Sergei Shtylyovecbecb02018-07-23 21:12:38 +0300439 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300440
441 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
442 return;
443
444 iowrite32(data, mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300445}
446
447static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
448{
Sergei Shtylyovecbecb02018-07-23 21:12:38 +0300449 u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300450
451 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
452 return ~0U;
453
454 return ioread32(mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300455}
456
Sergei Shtylyovbb2fa4e2018-06-02 22:38:56 +0300457static void sh_eth_soft_swap(char *src, int len)
458{
459#ifdef __LITTLE_ENDIAN
460 u32 *p = (u32 *)src;
Sergei Shtylyov11001492018-06-02 22:40:16 +0300461 u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
Sergei Shtylyovbb2fa4e2018-06-02 22:38:56 +0300462
463 for (; p < maxp; p++)
464 *p = swab32(*p);
465#endif
466}
467
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400468static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000469{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000470 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300471 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000472
473 switch (mdp->phy_interface) {
Sergei Shtylyov230c1842018-05-18 21:30:18 +0300474 case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
475 value = 0x3;
476 break;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000477 case PHY_INTERFACE_MODE_GMII:
478 value = 0x2;
479 break;
480 case PHY_INTERFACE_MODE_MII:
481 value = 0x1;
482 break;
483 case PHY_INTERFACE_MODE_RMII:
484 value = 0x0;
485 break;
486 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300487 netdev_warn(ndev,
488 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000489 value = 0x1;
490 break;
491 }
492
493 sh_eth_write(ndev, value, RMII_MII);
494}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000495
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400496static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000497{
498 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000499
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300500 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000501}
502
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100503static void sh_eth_chip_reset(struct net_device *ndev)
504{
505 struct sh_eth_private *mdp = netdev_priv(ndev);
506
507 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300508 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100509 mdelay(1);
510}
511
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300512static int sh_eth_soft_reset(struct net_device *ndev)
513{
514 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
515 mdelay(3);
516 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
517
518 return 0;
519}
520
521static int sh_eth_check_soft_reset(struct net_device *ndev)
522{
523 int cnt;
524
525 for (cnt = 100; cnt > 0; cnt--) {
526 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
527 return 0;
528 mdelay(1);
529 }
530
531 netdev_err(ndev, "Device reset failed\n");
532 return -ETIMEDOUT;
533}
534
535static int sh_eth_soft_reset_gether(struct net_device *ndev)
536{
537 struct sh_eth_private *mdp = netdev_priv(ndev);
538 int ret;
539
540 sh_eth_write(ndev, EDSR_ENALL, EDSR);
541 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
542
543 ret = sh_eth_check_soft_reset(ndev);
544 if (ret)
545 return ret;
546
547 /* Table Init */
548 sh_eth_write(ndev, 0, TDLAR);
549 sh_eth_write(ndev, 0, TDFAR);
550 sh_eth_write(ndev, 0, TDFXR);
551 sh_eth_write(ndev, 0, TDFFR);
552 sh_eth_write(ndev, 0, RDLAR);
553 sh_eth_write(ndev, 0, RDFAR);
554 sh_eth_write(ndev, 0, RDFXR);
555 sh_eth_write(ndev, 0, RDFFR);
556
557 /* Reset HW CRC register */
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +0300558 if (mdp->cd->csmr)
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300559 sh_eth_write(ndev, 0, CSMR);
560
561 /* Select MII mode */
562 if (mdp->cd->select_mii)
563 sh_eth_select_mii(ndev);
564
565 return ret;
566}
567
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100568static void sh_eth_set_rate_gether(struct net_device *ndev)
569{
570 struct sh_eth_private *mdp = netdev_priv(ndev);
571
572 switch (mdp->speed) {
573 case 10: /* 10BASE */
574 sh_eth_write(ndev, GECMR_10, GECMR);
575 break;
576 case 100:/* 100BASE */
577 sh_eth_write(ndev, GECMR_100, GECMR);
578 break;
579 case 1000: /* 1000BASE */
580 sh_eth_write(ndev, GECMR_1000, GECMR);
581 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100582 }
583}
584
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100585#ifdef CONFIG_OF
586/* R7S72100 */
587static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300588 .soft_reset = sh_eth_soft_reset_gether,
589
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100590 .chip_reset = sh_eth_chip_reset,
591 .set_duplex = sh_eth_set_duplex,
592
593 .register_type = SH_ETH_REG_FAST_RZ,
594
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300595 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100596 .ecsr_value = ECSR_ICD,
597 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300598 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
599 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
600 EESIPR_ECIIP |
601 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
602 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
603 EESIPR_RMAFIP | EESIPR_RRFIP |
604 EESIPR_RTLFIP | EESIPR_RTSFIP |
605 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100606
607 .tx_check = EESR_TC1 | EESR_FTC,
608 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
609 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300610 EESR_TDE,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100611 .fdr_value = 0x0000070f,
612
613 .no_psr = 1,
614 .apr = 1,
615 .mpr = 1,
616 .tpauser = 1,
617 .hw_swap = 1,
618 .rpadir = 1,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100619 .no_trimd = 1,
620 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300621 .xdfar_rw = 1,
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +0300622 .csmr = 1,
Sergei Shtylyov48132cd2019-02-04 21:07:53 +0300623 .rx_csum = 1,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100624 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300625 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100626};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100627
628static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
629{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700630 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100631
632 sh_eth_select_mii(ndev);
633}
634
635/* R8A7740 */
636static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300637 .soft_reset = sh_eth_soft_reset_gether,
638
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100639 .chip_reset = sh_eth_chip_reset_r8a7740,
640 .set_duplex = sh_eth_set_duplex,
641 .set_rate = sh_eth_set_rate_gether,
642
643 .register_type = SH_ETH_REG_GIGABIT,
644
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300645 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100646 .ecsr_value = ECSR_ICD | ECSR_MPD,
647 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300648 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
649 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
650 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
651 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
652 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
653 EESIPR_CEEFIP | EESIPR_CELFIP |
654 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
655 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100656
657 .tx_check = EESR_TC1 | EESR_FTC,
658 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
659 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300660 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100661 .fdr_value = 0x0000070f,
662
663 .apr = 1,
664 .mpr = 1,
665 .tpauser = 1,
666 .bculr = 1,
667 .hw_swap = 1,
668 .rpadir = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100669 .no_trimd = 1,
670 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300671 .xdfar_rw = 1,
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +0300672 .csmr = 1,
Sergei Shtylyov040c16f2019-02-04 21:08:54 +0300673 .rx_csum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100674 .tsu = 1,
675 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100676 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300677 .cexcr = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100678};
Geert Uytterhoeven99f84be62015-11-24 15:40:57 +0100679
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000680/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200681static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000682{
683 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000684
685 switch (mdp->speed) {
686 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300687 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000688 break;
689 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300690 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000691 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000692 }
693}
694
Simon Horman6c4b2f72017-10-18 09:21:27 +0200695/* R-Car Gen1 */
696static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300697 .soft_reset = sh_eth_soft_reset,
698
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000699 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200700 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000701
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400702 .register_type = SH_ETH_REG_FAST_RCAR,
703
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300704 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000705 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
706 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300707 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
708 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
709 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
710 EESIPR_RMAFIP | EESIPR_RRFIP |
711 EESIPR_RTLFIP | EESIPR_RTSFIP |
712 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000713
Sergei Shtylyov27164492018-05-20 00:02:36 +0300714 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400715 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300716 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900717 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000718
719 .apr = 1,
720 .mpr = 1,
721 .tpauser = 1,
722 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300723 .no_xdfar = 1,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000724};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000725
Simon Horman6c4b2f72017-10-18 09:21:27 +0200726/* R-Car Gen2 and RZ/G1 */
727static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300728 .soft_reset = sh_eth_soft_reset,
729
Simon Hormane18dbf72013-07-23 10:18:05 +0900730 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200731 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900732
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400733 .register_type = SH_ETH_REG_FAST_RCAR,
734
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300735 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d86d2017-01-09 16:34:06 +0100736 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
737 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
738 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300739 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
740 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
741 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
742 EESIPR_RMAFIP | EESIPR_RRFIP |
743 EESIPR_RTLFIP | EESIPR_RTSFIP |
744 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900745
Sergei Shtylyov27164492018-05-20 00:02:36 +0300746 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900747 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300748 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900749 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900750
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100751 .trscer_err_mask = DESC_I_RINT8,
752
Simon Hormane18dbf72013-07-23 10:18:05 +0900753 .apr = 1,
754 .mpr = 1,
755 .tpauser = 1,
756 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300757 .no_xdfar = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900758 .rmiimode = 1,
Niklas Söderlunde410d86d2017-01-09 16:34:06 +0100759 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900760};
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300761
762/* R8A77980 */
763static struct sh_eth_cpu_data r8a77980_data = {
764 .soft_reset = sh_eth_soft_reset_gether,
765
766 .set_duplex = sh_eth_set_duplex,
767 .set_rate = sh_eth_set_rate_gether,
768
769 .register_type = SH_ETH_REG_GIGABIT,
770
771 .edtrr_trns = EDTRR_TRNS_GETHER,
772 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
773 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
774 ECSIPR_MPDIP,
775 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
776 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
777 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
778 EESIPR_RMAFIP | EESIPR_RRFIP |
779 EESIPR_RTLFIP | EESIPR_RTSFIP |
780 EESIPR_PREIP | EESIPR_CERFIP,
781
Sergei Shtylyov27164492018-05-20 00:02:36 +0300782 .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300783 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
784 EESR_RFE | EESR_RDE | EESR_RFRMER |
785 EESR_TFE | EESR_TDE | EESR_ECI,
786 .fdr_value = 0x0000070f,
787
788 .apr = 1,
789 .mpr = 1,
790 .tpauser = 1,
791 .bculr = 1,
792 .hw_swap = 1,
793 .nbst = 1,
794 .rpadir = 1,
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300795 .no_trimd = 1,
796 .no_ade = 1,
797 .xdfar_rw = 1,
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +0300798 .csmr = 1,
Sergei Shtylyov0da843a2019-02-04 21:10:32 +0300799 .rx_csum = 1,
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300800 .select_mii = 1,
801 .magic = 1,
802 .cexcr = 1,
803};
Chris Brandt6e0bb042018-08-27 12:42:02 -0500804
805/* R7S9210 */
806static struct sh_eth_cpu_data r7s9210_data = {
807 .soft_reset = sh_eth_soft_reset,
808
809 .set_duplex = sh_eth_set_duplex,
810 .set_rate = sh_eth_set_rate_rcar,
811
812 .register_type = SH_ETH_REG_FAST_SH4,
813
814 .edtrr_trns = EDTRR_TRNS_ETHER,
815 .ecsr_value = ECSR_ICD,
816 .ecsipr_value = ECSIPR_ICDIP,
817 .eesipr_value = EESIPR_TWBIP | EESIPR_TABTIP | EESIPR_RABTIP |
818 EESIPR_RFCOFIP | EESIPR_ECIIP | EESIPR_FTCIP |
819 EESIPR_TDEIP | EESIPR_TFUFIP | EESIPR_FRIP |
820 EESIPR_RDEIP | EESIPR_RFOFIP | EESIPR_CNDIP |
821 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
822 EESIPR_RMAFIP | EESIPR_RRFIP | EESIPR_RTLFIP |
823 EESIPR_RTSFIP | EESIPR_PREIP | EESIPR_CERFIP,
824
825 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
826 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
827 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
828
829 .fdr_value = 0x0000070f,
830
831 .apr = 1,
832 .mpr = 1,
833 .tpauser = 1,
834 .hw_swap = 1,
835 .rpadir = 1,
836 .no_ade = 1,
837 .xdfar_rw = 1,
838};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100839#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900840
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000841static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000842{
843 struct sh_eth_private *mdp = netdev_priv(ndev);
844
845 switch (mdp->speed) {
846 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300847 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000848 break;
849 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300850 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000851 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000852 }
853}
854
855/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000856static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300857 .soft_reset = sh_eth_soft_reset,
858
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000859 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000860 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000861
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400862 .register_type = SH_ETH_REG_FAST_SH4,
863
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300864 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000865 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
866 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300867 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
868 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
869 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
870 EESIPR_RMAFIP | EESIPR_RRFIP |
871 EESIPR_RTLFIP | EESIPR_RTSFIP |
872 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000873
Sergei Shtylyov27164492018-05-20 00:02:36 +0300874 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400875 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300876 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000877
878 .apr = 1,
879 .mpr = 1,
880 .tpauser = 1,
881 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800882 .rpadir = 1,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000883};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000884
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000885static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000886{
887 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000888
889 switch (mdp->speed) {
890 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000891 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000892 break;
893 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000894 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000895 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000896 }
897}
898
899/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000900static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300901 .soft_reset = sh_eth_soft_reset,
902
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000903 .set_duplex = sh_eth_set_duplex,
904 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000905
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400906 .register_type = SH_ETH_REG_FAST_SH4,
907
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300908 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300909 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
910 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
911 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
912 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
913 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
914 EESIPR_CEEFIP | EESIPR_CELFIP |
915 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
916 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000917
Sergei Shtylyov27164492018-05-20 00:02:36 +0300918 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400919 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300920 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000921
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000922 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000923 .apr = 1,
924 .mpr = 1,
925 .tpauser = 1,
926 .hw_swap = 1,
927 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000928 .rpadir = 1,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000929 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300930 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000931};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000932
David S. Millere403d292013-06-07 23:40:41 -0700933#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000934#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
935#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
936static void sh_eth_chip_reset_giga(struct net_device *ndev)
937{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100938 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300939 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000940
941 /* save MAHR and MALR */
942 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000943 malr[i] = ioread32((void *)GIGA_MALR(i));
944 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000945 }
946
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700947 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000948
949 /* restore MAHR and MALR */
950 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000951 iowrite32(malr[i], (void *)GIGA_MALR(i));
952 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000953 }
954}
955
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000956static void sh_eth_set_rate_giga(struct net_device *ndev)
957{
958 struct sh_eth_private *mdp = netdev_priv(ndev);
959
960 switch (mdp->speed) {
961 case 10: /* 10BASE */
962 sh_eth_write(ndev, 0x00000000, GECMR);
963 break;
964 case 100:/* 100BASE */
965 sh_eth_write(ndev, 0x00000010, GECMR);
966 break;
967 case 1000: /* 1000BASE */
968 sh_eth_write(ndev, 0x00000020, GECMR);
969 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000970 }
971}
972
973/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000974static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300975 .soft_reset = sh_eth_soft_reset_gether,
976
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000977 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000978 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000979 .set_rate = sh_eth_set_rate_giga,
980
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400981 .register_type = SH_ETH_REG_GIGABIT,
982
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300983 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000984 .ecsr_value = ECSR_ICD | ECSR_MPD,
985 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300986 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
987 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
988 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
989 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
990 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
991 EESIPR_CEEFIP | EESIPR_CELFIP |
992 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
993 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000994
995 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400996 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
997 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300998 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000999 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00001000
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00001001 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00001002 .apr = 1,
1003 .mpr = 1,
1004 .tpauser = 1,
1005 .bculr = 1,
1006 .hw_swap = 1,
1007 .rpadir = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00001008 .no_trimd = 1,
1009 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001010 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +00001011 .tsu = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001012 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001013 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +00001014};
1015
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001016/* SH7734 */
1017static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001018 .soft_reset = sh_eth_soft_reset_gether,
1019
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001020 .chip_reset = sh_eth_chip_reset,
1021 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001022 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001023
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001024 .register_type = SH_ETH_REG_GIGABIT,
1025
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001026 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001027 .ecsr_value = ECSR_ICD | ECSR_MPD,
1028 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001029 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1030 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1031 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1032 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1033 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1034 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1035 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001036
1037 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +04001038 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
1039 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001040 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001041
1042 .apr = 1,
1043 .mpr = 1,
1044 .tpauser = 1,
1045 .bculr = 1,
1046 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001047 .no_trimd = 1,
1048 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001049 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001050 .tsu = 1,
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +03001051 .csmr = 1,
Sergei Shtylyov06240e12019-02-04 21:11:32 +03001052 .rx_csum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001053 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +01001054 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001055 .cexcr = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001056};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001057
1058/* SH7763 */
1059static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001060 .soft_reset = sh_eth_soft_reset_gether,
1061
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001062 .chip_reset = sh_eth_chip_reset,
1063 .set_duplex = sh_eth_set_duplex,
1064 .set_rate = sh_eth_set_rate_gether,
1065
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001066 .register_type = SH_ETH_REG_GIGABIT,
1067
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001068 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001069 .ecsr_value = ECSR_ICD | ECSR_MPD,
1070 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001071 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1072 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1073 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1074 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1075 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1076 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1077 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001078
1079 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001080 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001081 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001082
1083 .apr = 1,
1084 .mpr = 1,
1085 .tpauser = 1,
1086 .bculr = 1,
1087 .hw_swap = 1,
1088 .no_trimd = 1,
1089 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001090 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001091 .tsu = 1,
1092 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +01001093 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001094 .cexcr = 1,
Sergei Shtylyov997feb12019-02-04 21:12:39 +03001095 .rx_csum = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001096 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001097};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001098
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001099static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001100 .soft_reset = sh_eth_soft_reset,
1101
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001102 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1103
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001104 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001105 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1106 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1107 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1108 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1109 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1110 EESIPR_CEEFIP | EESIPR_CELFIP |
1111 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1112 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001113
1114 .apr = 1,
1115 .mpr = 1,
1116 .tpauser = 1,
1117 .hw_swap = 1,
1118};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001119
1120static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001121 .soft_reset = sh_eth_soft_reset,
1122
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001123 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1124
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001125 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001126 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1127 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1128 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1129 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1130 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1131 EESIPR_CEEFIP | EESIPR_CELFIP |
1132 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1133 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001134 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001135 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001136};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001137
1138static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1139{
1140 if (!cd->ecsr_value)
1141 cd->ecsr_value = DEFAULT_ECSR_INIT;
1142
1143 if (!cd->ecsipr_value)
1144 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1145
1146 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001147 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001148 DEFAULT_FIFO_F_D_RFD;
1149
1150 if (!cd->fdr_value)
1151 cd->fdr_value = DEFAULT_FDR_INIT;
1152
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001153 if (!cd->tx_check)
1154 cd->tx_check = DEFAULT_TX_CHECK;
1155
1156 if (!cd->eesr_err_check)
1157 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001158
1159 if (!cd->trscer_err_mask)
1160 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001161}
1162
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001163static void sh_eth_set_receive_align(struct sk_buff *skb)
1164{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001165 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001166
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001167 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001168 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001169}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001170
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001171/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001172static void update_mac_address(struct net_device *ndev)
1173{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001174 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001175 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1176 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001177 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001178 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001179}
1180
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001181/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001182 *
1183 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1184 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1185 * When you want use this device, you must set MAC address in bootloader.
1186 *
1187 */
Magnus Damm748031f2009-10-09 00:17:14 +00001188static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001189{
Magnus Damm748031f2009-10-09 00:17:14 +00001190 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001191 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001192 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001193 u32 mahr = sh_eth_read(ndev, MAHR);
1194 u32 malr = sh_eth_read(ndev, MALR);
1195
1196 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1197 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1198 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1199 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1200 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1201 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001202 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203}
1204
1205struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001206 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001207 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001208 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001209};
1210
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001211static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001212{
1213 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001214 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001215
1216 if (bitbang->set_gate)
1217 bitbang->set_gate(bitbang->addr);
1218
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001219 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001220 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001221 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001222 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001223 pir &= ~mask;
1224 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001225}
1226
1227/* Data I/O pin control */
1228static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1229{
1230 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001231}
1232
1233/* Set bit data*/
1234static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1235{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001236 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001237}
1238
1239/* Get bit data*/
1240static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1241{
1242 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001243
1244 if (bitbang->set_gate)
1245 bitbang->set_gate(bitbang->addr);
1246
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001247 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001248}
1249
1250/* MDC pin control */
1251static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1252{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001253 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001254}
1255
1256/* mdio bus control struct */
1257static struct mdiobb_ops bb_ops = {
1258 .owner = THIS_MODULE,
1259 .set_mdc = sh_mdc_ctrl,
1260 .set_mdio_dir = sh_mmd_ctrl,
1261 .set_mdio_data = sh_set_mdio,
1262 .get_mdio_data = sh_get_mdio,
1263};
1264
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001265/* free Tx skb function */
1266static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1267{
1268 struct sh_eth_private *mdp = netdev_priv(ndev);
1269 struct sh_eth_txdesc *txdesc;
1270 int free_num = 0;
1271 int entry;
1272 bool sent;
1273
1274 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1275 entry = mdp->dirty_tx % mdp->num_tx_ring;
1276 txdesc = &mdp->tx_ring[entry];
1277 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1278 if (sent_only && !sent)
1279 break;
1280 /* TACT bit must be checked before all the following reads */
1281 dma_rmb();
1282 netif_info(mdp, tx_done, ndev,
1283 "tx entry %d status 0x%08x\n",
1284 entry, le32_to_cpu(txdesc->status));
1285 /* Free the original skb. */
1286 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001287 dma_unmap_single(&mdp->pdev->dev,
1288 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001289 le32_to_cpu(txdesc->len) >> 16,
1290 DMA_TO_DEVICE);
1291 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1292 mdp->tx_skbuff[entry] = NULL;
1293 free_num++;
1294 }
1295 txdesc->status = cpu_to_le32(TD_TFP);
1296 if (entry >= mdp->num_tx_ring - 1)
1297 txdesc->status |= cpu_to_le32(TD_TDLE);
1298
1299 if (sent) {
1300 ndev->stats.tx_packets++;
1301 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1302 }
1303 }
1304 return free_num;
1305}
1306
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001307/* free skb and descriptor buffer */
1308static void sh_eth_ring_free(struct net_device *ndev)
1309{
1310 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001311 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001312
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001313 if (mdp->rx_ring) {
1314 for (i = 0; i < mdp->num_rx_ring; i++) {
1315 if (mdp->rx_skbuff[i]) {
1316 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1317
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001318 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001319 le32_to_cpu(rxdesc->addr),
1320 ALIGN(mdp->rx_buf_sz, 32),
1321 DMA_FROM_DEVICE);
1322 }
1323 }
1324 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001325 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001326 mdp->rx_desc_dma);
1327 mdp->rx_ring = NULL;
1328 }
1329
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001330 /* Free Rx skb ringbuffer */
1331 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001332 for (i = 0; i < mdp->num_rx_ring; i++)
1333 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001334 }
1335 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c775502012-06-26 20:00:01 +00001336 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001337
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001338 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001339 sh_eth_tx_free(ndev, false);
1340
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001341 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001342 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001343 mdp->tx_desc_dma);
1344 mdp->tx_ring = NULL;
1345 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001346
1347 /* Free Tx skb ringbuffer */
1348 kfree(mdp->tx_skbuff);
1349 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001350}
1351
1352/* format skb and descriptor buffer */
1353static void sh_eth_ring_format(struct net_device *ndev)
1354{
1355 struct sh_eth_private *mdp = netdev_priv(ndev);
1356 int i;
1357 struct sk_buff *skb;
1358 struct sh_eth_rxdesc *rxdesc = NULL;
1359 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001360 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1361 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001362 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001363 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001364 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001365
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001366 mdp->cur_rx = 0;
1367 mdp->cur_tx = 0;
1368 mdp->dirty_rx = 0;
1369 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370
1371 memset(mdp->rx_ring, 0, rx_ringsize);
1372
1373 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001374 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001375 /* skb */
1376 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001377 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001378 if (skb == NULL)
1379 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001380 sh_eth_set_receive_align(skb);
1381
Sergei Shtylyovab857912015-10-24 00:46:03 +03001382 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001383 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001384 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001385 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001386 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001387 kfree_skb(skb);
1388 break;
1389 }
1390 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001391
1392 /* RX descriptor */
1393 rxdesc = &mdp->rx_ring[i];
1394 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001395 rxdesc->addr = cpu_to_le32(dma_addr);
1396 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001397
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001398 /* Rx descriptor address set */
1399 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001400 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001401 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001402 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001403 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404 }
1405
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001406 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001407
1408 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001409 if (rxdesc)
1410 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001411
1412 memset(mdp->tx_ring, 0, tx_ringsize);
1413
1414 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001415 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001416 mdp->tx_skbuff[i] = NULL;
1417 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001418 txdesc->status = cpu_to_le32(TD_TFP);
1419 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001420 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001421 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001422 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001423 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001424 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001425 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001426 }
1427
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001428 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001429}
1430
1431/* Get skb and descriptor buffer */
1432static int sh_eth_ring_init(struct net_device *ndev)
1433{
1434 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001435 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001436
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001437 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001438 * card needs room to do 8 byte alignment, +2 so we can reserve
1439 * the first 2 bytes, and +16 gets room for the status word from the
1440 * card.
1441 */
1442 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1443 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001444 if (mdp->cd->rpadir)
1445 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001446
1447 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001448 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1449 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001450 if (!mdp->rx_skbuff)
1451 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001453 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1454 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001455 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001456 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001457
1458 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001459 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001460 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1461 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001462 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001463 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001464
1465 mdp->dirty_rx = 0;
1466
1467 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001468 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001469 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1470 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001471 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001472 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001473 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001474
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001475ring_free:
1476 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001477 sh_eth_ring_free(ndev);
1478
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001479 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001480}
1481
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001482static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001483{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001484 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001485 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001486
1487 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001488 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001489 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001490 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001491
Simon Horman55754f12013-07-23 10:18:04 +09001492 if (mdp->cd->rmiimode)
1493 sh_eth_write(ndev, 0x1, RMIIMODE);
1494
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001495 /* Descriptor format */
1496 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001497 if (mdp->cd->rpadir)
Sergei Shtylyov470103d2018-06-25 23:37:06 +03001498 sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001499
1500 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001501 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001502
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001503#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001504 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001505 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001506 else
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001507#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001508 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001509
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001510 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001511 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1512 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001513
Ben Dooks530aa2d2014-06-03 12:21:13 +01001514 /* Frame recv control (enable multiple-packets per rx irq) */
1515 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001516
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001517 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518
Sergei Shtylyov93f0fa72018-05-18 21:31:28 +03001519 /* DMA transfer burst mode */
1520 if (mdp->cd->nbst)
1521 sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
1522
Sergei Shtylyov6b147872018-05-20 00:05:02 +03001523 /* Burst cycle count upper-limit */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001524 if (mdp->cd->bculr)
Sergei Shtylyov6b147872018-05-20 00:05:02 +03001525 sh_eth_write(ndev, 0x800, BCULR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001526
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001527 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001528
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001529 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001530 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001531
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001532 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001533 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1534 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001535
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001536 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001537 mdp->irq_enabled = true;
1538 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001539
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03001540 /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001541 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03001542 (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001543 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001544
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001545 if (mdp->cd->set_rate)
1546 mdp->cd->set_rate(ndev);
1547
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001548 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001549 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001550
1551 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001552 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001553
1554 /* Set MAC address */
1555 update_mac_address(ndev);
1556
1557 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001558 if (mdp->cd->apr)
Sergei Shtylyov782e85c2018-06-26 18:42:33 +03001559 sh_eth_write(ndev, 1, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001560 if (mdp->cd->mpr)
Sergei Shtylyov782e85c2018-06-26 18:42:33 +03001561 sh_eth_write(ndev, 1, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001562 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001563 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001564
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001565 /* Setting the Rx mode will start the Rx process. */
1566 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001567
1568 return ret;
1569}
1570
Ben Hutchings740c7f32015-01-27 00:49:32 +00001571static void sh_eth_dev_exit(struct net_device *ndev)
1572{
1573 struct sh_eth_private *mdp = netdev_priv(ndev);
1574 int i;
1575
1576 /* Deactivate all TX descriptors, so DMA should stop at next
1577 * packet boundary if it's currently running
1578 */
1579 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001580 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001581
1582 /* Disable TX FIFO egress to MAC */
1583 sh_eth_rcv_snd_disable(ndev);
1584
1585 /* Stop RX DMA at next packet boundary */
1586 sh_eth_write(ndev, 0, EDRRR);
1587
1588 /* Aside from TX DMA, we can't tell when the hardware is
1589 * really stopped, so we need to reset to make sure.
1590 * Before doing that, wait for long enough to *probably*
1591 * finish transmitting the last packet and poll stats.
1592 */
1593 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1594 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001595 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001596
1597 /* Set MAC address again */
1598 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001599}
1600
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03001601static void sh_eth_rx_csum(struct sk_buff *skb)
1602{
1603 u8 *hw_csum;
1604
1605 /* The hardware checksum is 2 bytes appended to packet data */
1606 if (unlikely(skb->len < sizeof(__sum16)))
1607 return;
1608 hw_csum = skb_tail_pointer(skb) - sizeof(__sum16);
1609 skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
1610 skb->ip_summed = CHECKSUM_COMPLETE;
1611 skb_trim(skb, skb->len - sizeof(__sum16));
1612}
1613
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001615static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616{
1617 struct sh_eth_private *mdp = netdev_priv(ndev);
1618 struct sh_eth_rxdesc *rxdesc;
1619
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001620 int entry = mdp->cur_rx % mdp->num_rx_ring;
1621 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd5202014-12-09 21:23:42 +09001622 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001623 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001624 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001625 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001626 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001627 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001628 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001629
Mitsuhiro Kimura319cd5202014-12-09 21:23:42 +09001630 boguscnt = min(boguscnt, *quota);
1631 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001632 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001633 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001634 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001635 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001636 desc_status = le32_to_cpu(rxdesc->status);
1637 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001638
1639 if (--boguscnt < 0)
1640 break;
1641
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001642 netif_info(mdp, rx_status, ndev,
1643 "rx entry %d status 0x%08x len %d\n",
1644 entry, desc_status, pkt_len);
1645
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001646 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001647 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001649 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001650 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001651 * bit 0. However, in case of the R8A7740 and R7S72100
1652 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001653 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001654 */
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +03001655 if (mdp->cd->csmr)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001656 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001657
Sergei Shtylyov248be832015-12-04 01:45:40 +03001658 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001659 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1660 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001661 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001662 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001663 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001664 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001665 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001666 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001667 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001668 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001669 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001670 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001671 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001672 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001673 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001674 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001675 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001676 if (!mdp->cd->hw_swap)
1677 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001678 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001679 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001680 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001681 if (mdp->cd->rpadir)
1682 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001683 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001684 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001685 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001686 skb_put(skb, pkt_len);
1687 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03001688 if (ndev->features & NETIF_F_RXCSUM)
1689 sh_eth_rx_csum(skb);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001690 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001691 ndev->stats.rx_packets++;
1692 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001693 if (desc_status & RD_RFS8)
1694 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001695 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001696 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001697 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001698 }
1699
1700 /* Refill the Rx ring buffers. */
1701 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001702 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001703 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001704 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001705 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001706 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001707
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001708 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001709 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001710 if (skb == NULL)
1711 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001712 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001713 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001714 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001715 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001716 kfree_skb(skb);
1717 break;
1718 }
1719 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001720
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001721 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001722 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001723 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001724 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001725 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001726 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001727 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001728 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001729 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001730 }
1731
1732 /* Restart Rx engine if stopped. */
1733 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001734 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001735 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov6e80e552018-04-01 00:22:08 +03001736 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001737 u32 count = (sh_eth_read(ndev, RDFAR) -
1738 sh_eth_read(ndev, RDLAR)) >> 4;
1739
1740 mdp->cur_rx = count;
1741 mdp->dirty_rx = count;
1742 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001743 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001744 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001745
Mitsuhiro Kimura319cd5202014-12-09 21:23:42 +09001746 *quota -= limit - boguscnt - 1;
1747
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001748 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001749}
1750
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001751static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001752{
1753 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001754 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001755}
1756
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001757static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001758{
1759 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001760 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001761}
1762
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001763/* E-MAC interrupt handler */
1764static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001765{
1766 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001767 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001768 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001769
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001770 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1771 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1772 if (felic_stat & ECSR_ICD)
1773 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001774 if (felic_stat & ECSR_MPD)
1775 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001776 if (felic_stat & ECSR_LCHNG) {
1777 /* Link Changed */
1778 if (mdp->cd->no_psr || mdp->no_ether_link)
1779 return;
1780 link_stat = sh_eth_read(ndev, PSR);
1781 if (mdp->ether_link_active_low)
1782 link_stat = ~link_stat;
1783 if (!(link_stat & PHY_ST_LINK)) {
1784 sh_eth_rcv_snd_disable(ndev);
1785 } else {
1786 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001787 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001788 /* clear int */
1789 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001790 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001791 /* enable tx and rx */
1792 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001793 }
1794 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001795}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001796
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001797/* error control function */
1798static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1799{
1800 struct sh_eth_private *mdp = netdev_priv(ndev);
1801 u32 mask;
1802
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001803 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001804 /* Unused write back interrupt */
1805 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001806 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001807 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001808 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001809 }
1810
1811 if (intr_status & EESR_RABT) {
1812 /* Receive Abort int */
1813 if (intr_status & EESR_RFRMER) {
1814 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001815 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001816 }
1817 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001818
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001819 if (intr_status & EESR_TDE) {
1820 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001821 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001822 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001823 }
1824
1825 if (intr_status & EESR_TFE) {
1826 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001827 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001828 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001829 }
1830
1831 if (intr_status & EESR_RDE) {
1832 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001833 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001834 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001835
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001836 if (intr_status & EESR_RFE) {
1837 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001838 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001839 }
1840
1841 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1842 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001843 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001844 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001845 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001846
1847 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1848 if (mdp->cd->no_ade)
1849 mask &= ~EESR_ADE;
1850 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001851 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001852 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001853
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001854 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001855 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1856 intr_status, mdp->cur_tx, mdp->dirty_tx,
1857 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001858 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001859 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001860
1861 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001862 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001863 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001864 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001865 }
1866 /* wakeup */
1867 netif_wake_queue(ndev);
1868 }
1869}
1870
1871static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1872{
1873 struct net_device *ndev = netdev;
1874 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001875 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001876 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001877 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001878
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001879 spin_lock(&mdp->lock);
1880
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001881 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001882 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001883 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1884 * enabled since it's the one that comes thru regardless of the mask,
1885 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1886 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1887 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001888 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001889 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001890 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001891 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1892 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001893 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001894 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001895 goto out;
1896
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001897 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001898 sh_eth_write(ndev, 0, EESIPR);
1899 goto out;
1900 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001901
Sergei Shtylyov37191092013-06-19 23:30:23 +04001902 if (intr_status & EESR_RX_CHECK) {
1903 if (napi_schedule_prep(&mdp->napi)) {
1904 /* Mask Rx interrupts */
1905 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1906 EESIPR);
1907 __napi_schedule(&mdp->napi);
1908 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001909 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001910 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001911 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001912 }
1913 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001914
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09001915 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001916 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001917 /* Clear Tx interrupts */
1918 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1919
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001920 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001921 netif_wake_queue(ndev);
1922 }
1923
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001924 /* E-MAC interrupt */
1925 if (intr_status & EESR_ECI)
1926 sh_eth_emac_interrupt(ndev);
1927
Sergei Shtylyov37191092013-06-19 23:30:23 +04001928 if (intr_status & cd->eesr_err_check) {
1929 /* Clear error interrupts */
1930 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1931
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001932 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001933 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001934
Ben Hutchings283e38d2015-01-22 12:44:08 +00001935out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001936 spin_unlock(&mdp->lock);
1937
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001938 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001939}
1940
Sergei Shtylyov37191092013-06-19 23:30:23 +04001941static int sh_eth_poll(struct napi_struct *napi, int budget)
1942{
1943 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1944 napi);
1945 struct net_device *ndev = napi->dev;
1946 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001947 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001948
1949 for (;;) {
1950 intr_status = sh_eth_read(ndev, EESR);
1951 if (!(intr_status & EESR_RX_CHECK))
1952 break;
1953 /* Clear Rx interrupts */
1954 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1955
1956 if (sh_eth_rx(ndev, intr_status, &quota))
1957 goto out;
1958 }
1959
1960 napi_complete(napi);
1961
1962 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001963 if (mdp->irq_enabled)
1964 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001965out:
1966 return budget - quota;
1967}
1968
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001969/* PHY state control function */
1970static void sh_eth_adjust_link(struct net_device *ndev)
1971{
1972 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001973 struct phy_device *phydev = ndev->phydev;
Vladimir Zapolskiy5cb3f522018-07-04 11:12:40 +03001974 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001975 int new_state = 0;
1976
Vladimir Zapolskiy5cb3f522018-07-04 11:12:40 +03001977 spin_lock_irqsave(&mdp->lock, flags);
1978
1979 /* Disable TX and RX right over here, if E-MAC change is ignored */
1980 if (mdp->cd->no_psr || mdp->no_ether_link)
1981 sh_eth_rcv_snd_disable(ndev);
1982
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001983 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001984 if (phydev->duplex != mdp->duplex) {
1985 new_state = 1;
1986 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001987 if (mdp->cd->set_duplex)
1988 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001989 }
1990
1991 if (phydev->speed != mdp->speed) {
1992 new_state = 1;
1993 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001994 if (mdp->cd->set_rate)
1995 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001996 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001997 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001998 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001999 new_state = 1;
2000 mdp->link = phydev->link;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002001 }
2002 } else if (mdp->link) {
2003 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00002004 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002005 mdp->speed = 0;
2006 mdp->duplex = -1;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002007 }
2008
Vladimir Zapolskiy5cb3f522018-07-04 11:12:40 +03002009 /* Enable TX and RX right over here, if E-MAC change is ignored */
2010 if ((mdp->cd->no_psr || mdp->no_ether_link) && phydev->link)
2011 sh_eth_rcv_snd_enable(ndev);
2012
Vladimir Zapolskiy5cb3f522018-07-04 11:12:40 +03002013 spin_unlock_irqrestore(&mdp->lock, flags);
2014
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002015 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002016 phy_print_status(phydev);
2017}
2018
2019/* PHY init function */
2020static int sh_eth_phy_init(struct net_device *ndev)
2021{
Ben Dooks702eca02014-03-12 17:47:40 +00002022 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002023 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002024 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002025
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00002026 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002027 mdp->speed = 0;
2028 mdp->duplex = -1;
2029
2030 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00002031 if (np) {
2032 struct device_node *pn;
2033
2034 pn = of_parse_phandle(np, "phy-handle", 0);
2035 phydev = of_phy_connect(ndev, pn,
2036 sh_eth_adjust_link, 0,
2037 mdp->phy_interface);
2038
Peter Chen8da703d2016-08-01 15:02:40 +08002039 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00002040 if (!phydev)
2041 phydev = ERR_PTR(-ENOENT);
2042 } else {
2043 char phy_id[MII_BUS_ID_SIZE + 3];
2044
2045 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
2046 mdp->mii_bus->id, mdp->phy_id);
2047
2048 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
2049 mdp->phy_interface);
2050 }
2051
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002052 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002053 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002054 return PTR_ERR(phydev);
2055 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002056
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01002057 /* mask with MAC supported features */
2058 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
2059 int err = phy_set_max_speed(phydev, SPEED_100);
2060 if (err) {
2061 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
2062 phy_disconnect(phydev);
2063 return err;
2064 }
2065 }
2066
Andrew Lunn22209432016-01-06 20:11:13 +01002067 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002068
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002069 return 0;
2070}
2071
2072/* PHY control start function */
2073static int sh_eth_phy_start(struct net_device *ndev)
2074{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002075 int ret;
2076
2077 ret = sh_eth_phy_init(ndev);
2078 if (ret)
2079 return ret;
2080
Philippe Reynes9fd03752016-08-10 00:04:48 +02002081 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002082
2083 return 0;
2084}
2085
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002086/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2087 * version must be bumped as well. Just adding registers up to that
2088 * limit is fine, as long as the existing register indices don't
2089 * change.
2090 */
2091#define SH_ETH_REG_DUMP_VERSION 1
2092#define SH_ETH_REG_DUMP_MAX_REGS 256
2093
2094static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2095{
2096 struct sh_eth_private *mdp = netdev_priv(ndev);
2097 struct sh_eth_cpu_data *cd = mdp->cd;
2098 u32 *valid_map;
2099 size_t len;
2100
2101 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2102
2103 /* Dump starts with a bitmap that tells ethtool which
2104 * registers are defined for this chip.
2105 */
2106 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2107 if (buf) {
2108 valid_map = buf;
2109 buf += len;
2110 } else {
2111 valid_map = NULL;
2112 }
2113
2114 /* Add a register to the dump, if it has a defined offset.
2115 * This automatically skips most undefined registers, but for
2116 * some it is also necessary to check a capability flag in
2117 * struct sh_eth_cpu_data.
2118 */
2119#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2120#define add_reg_from(reg, read_expr) do { \
2121 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2122 if (buf) { \
2123 mark_reg_valid(reg); \
2124 *buf++ = read_expr; \
2125 } \
2126 ++len; \
2127 } \
2128 } while (0)
2129#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2130#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2131
2132 add_reg(EDSR);
2133 add_reg(EDMR);
2134 add_reg(EDTRR);
2135 add_reg(EDRRR);
2136 add_reg(EESR);
2137 add_reg(EESIPR);
2138 add_reg(TDLAR);
2139 add_reg(TDFAR);
2140 add_reg(TDFXR);
2141 add_reg(TDFFR);
2142 add_reg(RDLAR);
2143 add_reg(RDFAR);
2144 add_reg(RDFXR);
2145 add_reg(RDFFR);
2146 add_reg(TRSCER);
2147 add_reg(RMFCR);
2148 add_reg(TFTR);
2149 add_reg(FDR);
2150 add_reg(RMCR);
2151 add_reg(TFUCR);
2152 add_reg(RFOCR);
2153 if (cd->rmiimode)
2154 add_reg(RMIIMODE);
2155 add_reg(FCFTR);
2156 if (cd->rpadir)
2157 add_reg(RPADIR);
2158 if (!cd->no_trimd)
2159 add_reg(TRIMD);
2160 add_reg(ECMR);
2161 add_reg(ECSR);
2162 add_reg(ECSIPR);
2163 add_reg(PIR);
2164 if (!cd->no_psr)
2165 add_reg(PSR);
2166 add_reg(RDMLR);
2167 add_reg(RFLR);
2168 add_reg(IPGR);
2169 if (cd->apr)
2170 add_reg(APR);
2171 if (cd->mpr)
2172 add_reg(MPR);
2173 add_reg(RFCR);
2174 add_reg(RFCF);
2175 if (cd->tpauser)
2176 add_reg(TPAUSER);
2177 add_reg(TPAUSECR);
2178 add_reg(GECMR);
2179 if (cd->bculr)
2180 add_reg(BCULR);
2181 add_reg(MAHR);
2182 add_reg(MALR);
2183 add_reg(TROCR);
2184 add_reg(CDCR);
2185 add_reg(LCCR);
2186 add_reg(CNDCR);
2187 add_reg(CEFCR);
2188 add_reg(FRECR);
2189 add_reg(TSFRCR);
2190 add_reg(TLFRCR);
2191 add_reg(CERCR);
2192 add_reg(CEECR);
2193 add_reg(MAFCR);
2194 if (cd->rtrate)
2195 add_reg(RTRATE);
Sergei Shtylyov2c2ab5a2019-02-04 21:05:55 +03002196 if (cd->csmr)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002197 add_reg(CSMR);
2198 if (cd->select_mii)
2199 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002200 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002201 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002202 add_tsu_reg(TSU_CTRST);
2203 add_tsu_reg(TSU_FWEN0);
2204 add_tsu_reg(TSU_FWEN1);
2205 add_tsu_reg(TSU_FCM);
2206 add_tsu_reg(TSU_BSYSL0);
2207 add_tsu_reg(TSU_BSYSL1);
2208 add_tsu_reg(TSU_PRISL0);
2209 add_tsu_reg(TSU_PRISL1);
2210 add_tsu_reg(TSU_FWSL0);
2211 add_tsu_reg(TSU_FWSL1);
2212 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002213 add_tsu_reg(TSU_QTAGM0);
2214 add_tsu_reg(TSU_QTAGM1);
2215 add_tsu_reg(TSU_FWSR);
2216 add_tsu_reg(TSU_FWINMK);
2217 add_tsu_reg(TSU_ADQT0);
2218 add_tsu_reg(TSU_ADQT1);
2219 add_tsu_reg(TSU_VTAG0);
2220 add_tsu_reg(TSU_VTAG1);
2221 add_tsu_reg(TSU_ADSBSY);
2222 add_tsu_reg(TSU_TEN);
2223 add_tsu_reg(TSU_POST1);
2224 add_tsu_reg(TSU_POST2);
2225 add_tsu_reg(TSU_POST3);
2226 add_tsu_reg(TSU_POST4);
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002227 /* This is the start of a table, not just a single register. */
2228 if (buf) {
2229 unsigned int i;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002230
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002231 mark_reg_valid(TSU_ADRH0);
2232 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2233 *buf++ = ioread32(mdp->tsu_addr +
2234 mdp->reg_offset[TSU_ADRH0] +
2235 i * 4);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002236 }
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002237 len += SH_ETH_TSU_CAM_ENTRIES * 2;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002238 }
2239
2240#undef mark_reg_valid
2241#undef add_reg_from
2242#undef add_reg
2243#undef add_tsu_reg
2244
2245 return len * 4;
2246}
2247
2248static int sh_eth_get_regs_len(struct net_device *ndev)
2249{
2250 return __sh_eth_get_regs(ndev, NULL);
2251}
2252
2253static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2254 void *buf)
2255{
2256 struct sh_eth_private *mdp = netdev_priv(ndev);
2257
2258 regs->version = SH_ETH_REG_DUMP_VERSION;
2259
2260 pm_runtime_get_sync(&mdp->pdev->dev);
2261 __sh_eth_get_regs(ndev, buf);
2262 pm_runtime_put_sync(&mdp->pdev->dev);
2263}
2264
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002265static u32 sh_eth_get_msglevel(struct net_device *ndev)
2266{
2267 struct sh_eth_private *mdp = netdev_priv(ndev);
2268 return mdp->msg_enable;
2269}
2270
2271static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2272{
2273 struct sh_eth_private *mdp = netdev_priv(ndev);
2274 mdp->msg_enable = value;
2275}
2276
2277static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2278 "rx_current", "tx_current",
2279 "rx_dirty", "tx_dirty",
2280};
2281#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2282
2283static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2284{
2285 switch (sset) {
2286 case ETH_SS_STATS:
2287 return SH_ETH_STATS_LEN;
2288 default:
2289 return -EOPNOTSUPP;
2290 }
2291}
2292
2293static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002294 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002295{
2296 struct sh_eth_private *mdp = netdev_priv(ndev);
2297 int i = 0;
2298
2299 /* device-specific stats */
2300 data[i++] = mdp->cur_rx;
2301 data[i++] = mdp->cur_tx;
2302 data[i++] = mdp->dirty_rx;
2303 data[i++] = mdp->dirty_tx;
2304}
2305
2306static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2307{
2308 switch (stringset) {
2309 case ETH_SS_STATS:
2310 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002311 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002312 break;
2313 }
2314}
2315
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002316static void sh_eth_get_ringparam(struct net_device *ndev,
2317 struct ethtool_ringparam *ring)
2318{
2319 struct sh_eth_private *mdp = netdev_priv(ndev);
2320
2321 ring->rx_max_pending = RX_RING_MAX;
2322 ring->tx_max_pending = TX_RING_MAX;
2323 ring->rx_pending = mdp->num_rx_ring;
2324 ring->tx_pending = mdp->num_tx_ring;
2325}
2326
2327static int sh_eth_set_ringparam(struct net_device *ndev,
2328 struct ethtool_ringparam *ring)
2329{
2330 struct sh_eth_private *mdp = netdev_priv(ndev);
2331 int ret;
2332
2333 if (ring->tx_pending > TX_RING_MAX ||
2334 ring->rx_pending > RX_RING_MAX ||
2335 ring->tx_pending < TX_RING_MIN ||
2336 ring->rx_pending < RX_RING_MIN)
2337 return -EINVAL;
2338 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2339 return -EINVAL;
2340
2341 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002342 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002343 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002344
Ben Hutchings283e38d2015-01-22 12:44:08 +00002345 /* Serialise with the interrupt handler and NAPI, then
2346 * disable interrupts. We have to clear the
2347 * irq_enabled flag first to ensure that interrupts
2348 * won't be re-enabled.
2349 */
2350 mdp->irq_enabled = false;
2351 synchronize_irq(ndev->irq);
2352 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002353 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002354
Ben Hutchings740c7f32015-01-27 00:49:32 +00002355 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002356
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002357 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002358 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002359 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002360
2361 /* Set new parameters */
2362 mdp->num_rx_ring = ring->rx_pending;
2363 mdp->num_tx_ring = ring->tx_pending;
2364
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002365 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002366 ret = sh_eth_ring_init(ndev);
2367 if (ret < 0) {
2368 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2369 __func__);
2370 return ret;
2371 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002372 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002373 if (ret < 0) {
2374 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2375 __func__);
2376 return ret;
2377 }
2378
Ben Hutchingsbd888912015-01-22 12:40:25 +00002379 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002380 }
2381
2382 return 0;
2383}
2384
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002385static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2386{
2387 struct sh_eth_private *mdp = netdev_priv(ndev);
2388
2389 wol->supported = 0;
2390 wol->wolopts = 0;
2391
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002392 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002393 wol->supported = WAKE_MAGIC;
2394 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2395 }
2396}
2397
2398static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2399{
2400 struct sh_eth_private *mdp = netdev_priv(ndev);
2401
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002402 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002403 return -EOPNOTSUPP;
2404
2405 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2406
2407 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2408
2409 return 0;
2410}
2411
stephen hemminger9b07be42012-01-04 12:59:49 +00002412static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002413 .get_regs_len = sh_eth_get_regs_len,
2414 .get_regs = sh_eth_get_regs,
Vladimir Zapolskiy4c10628a2018-07-04 11:12:42 +03002415 .nway_reset = phy_ethtool_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002416 .get_msglevel = sh_eth_get_msglevel,
2417 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002418 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002419 .get_strings = sh_eth_get_strings,
2420 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2421 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002422 .get_ringparam = sh_eth_get_ringparam,
2423 .set_ringparam = sh_eth_set_ringparam,
Vladimir Zapolskiy45abbd42018-07-04 11:14:48 +03002424 .get_link_ksettings = phy_ethtool_get_link_ksettings,
Vladimir Zapolskiy6783f502018-07-04 11:14:49 +03002425 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002426 .get_wol = sh_eth_get_wol,
2427 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002428};
2429
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002430/* network device open function */
2431static int sh_eth_open(struct net_device *ndev)
2432{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002433 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002434 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002435
Magnus Dammbcd51492009-10-09 00:20:04 +00002436 pm_runtime_get_sync(&mdp->pdev->dev);
2437
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002438 napi_enable(&mdp->napi);
2439
Joe Perchesa0607fd2009-11-18 23:29:17 -08002440 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002441 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002442 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002443 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002444 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002445 }
2446
2447 /* Descriptor set */
2448 ret = sh_eth_ring_init(ndev);
2449 if (ret)
2450 goto out_free_irq;
2451
2452 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002453 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002454 if (ret)
2455 goto out_free_irq;
2456
2457 /* PHY control start*/
2458 ret = sh_eth_phy_start(ndev);
2459 if (ret)
2460 goto out_free_irq;
2461
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002462 netif_start_queue(ndev);
2463
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002464 mdp->is_opened = 1;
2465
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002466 return ret;
2467
2468out_free_irq:
2469 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002470out_napi_off:
2471 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002472 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002473 return ret;
2474}
2475
2476/* Timeout function */
2477static void sh_eth_tx_timeout(struct net_device *ndev)
2478{
2479 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002480 struct sh_eth_rxdesc *rxdesc;
2481 int i;
2482
2483 netif_stop_queue(ndev);
2484
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002485 netif_err(mdp, timer, ndev,
2486 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002487 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002488
2489 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002490 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002491
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002492 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002493 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002494 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002495 rxdesc->status = cpu_to_le32(0);
2496 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002497 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002498 mdp->rx_skbuff[i] = NULL;
2499 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002500 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002501 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002502 mdp->tx_skbuff[i] = NULL;
2503 }
2504
2505 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002506 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002507
2508 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002509}
2510
2511/* Packet transmit function */
2512static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2513{
2514 struct sh_eth_private *mdp = netdev_priv(ndev);
2515 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002516 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002517 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002518 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002519
2520 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002521 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002522 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002523 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002524 netif_stop_queue(ndev);
2525 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002526 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002527 }
2528 }
2529 spin_unlock_irqrestore(&mdp->lock, flags);
2530
Ben Hutchingsdacc73e02015-03-03 00:53:08 +00002531 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002532 return NETDEV_TX_OK;
2533
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002534 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002535 mdp->tx_skbuff[entry] = skb;
2536 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002537 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002538 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002539 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002540 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002541 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002542 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002543 kfree_skb(skb);
2544 return NETDEV_TX_OK;
2545 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002546 txdesc->addr = cpu_to_le32(dma_addr);
2547 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002548
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002549 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002550 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002551 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002552 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002553 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002554
2555 mdp->cur_tx++;
2556
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002557 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2558 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a212008-06-30 11:08:17 +09002559
Patrick McHardy6ed10652009-06-23 06:03:08 +00002560 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002561}
2562
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002563/* The statistics registers have write-clear behaviour, which means we
2564 * will lose any increment between the read and write. We mitigate
2565 * this by only clearing when we read a non-zero value, so we will
2566 * never falsely report a total of zero.
2567 */
2568static void
2569sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2570{
2571 u32 delta = sh_eth_read(ndev, reg);
2572
2573 if (delta) {
2574 *stat += delta;
2575 sh_eth_write(ndev, 0, reg);
2576 }
2577}
2578
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002579static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2580{
2581 struct sh_eth_private *mdp = netdev_priv(ndev);
2582
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002583 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002584 return &ndev->stats;
2585
2586 if (!mdp->is_opened)
2587 return &ndev->stats;
2588
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002589 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2590 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2591 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002592
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03002593 if (mdp->cd->cexcr) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002594 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2595 CERCR);
2596 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2597 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002598 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002599 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2600 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002601 }
2602
2603 return &ndev->stats;
2604}
2605
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002606/* device close function */
2607static int sh_eth_close(struct net_device *ndev)
2608{
2609 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002610
2611 netif_stop_queue(ndev);
2612
Ben Hutchings283e38d2015-01-22 12:44:08 +00002613 /* Serialise with the interrupt handler and NAPI, then disable
2614 * interrupts. We have to clear the irq_enabled flag first to
2615 * ensure that interrupts won't be re-enabled.
2616 */
2617 mdp->irq_enabled = false;
2618 synchronize_irq(ndev->irq);
2619 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002620 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002621
Ben Hutchings740c7f32015-01-27 00:49:32 +00002622 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002623
2624 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002625 if (ndev->phydev) {
2626 phy_stop(ndev->phydev);
2627 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002628 }
2629
2630 free_irq(ndev->irq, ndev);
2631
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002632 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002633 sh_eth_ring_free(ndev);
2634
Magnus Dammbcd51492009-10-09 00:20:04 +00002635 pm_runtime_put_sync(&mdp->pdev->dev);
2636
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002637 mdp->is_opened = 0;
2638
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002639 return 0;
2640}
2641
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002642/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002643static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002644{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002645 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002646
2647 if (!netif_running(ndev))
2648 return -EINVAL;
2649
2650 if (!phydev)
2651 return -ENODEV;
2652
Richard Cochran28b04112010-07-17 08:48:55 +00002653 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002654}
2655
Niklas Söderlund78d61022017-06-12 10:39:03 +02002656static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2657{
2658 if (netif_running(ndev))
2659 return -EBUSY;
2660
2661 ndev->mtu = new_mtu;
2662 netdev_update_features(ndev);
2663
2664 return 0;
2665}
2666
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002667/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002668static u32 sh_eth_tsu_get_post_mask(int entry)
2669{
2670 return 0x0f << (28 - ((entry % 8) * 4));
2671}
2672
2673static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2674{
2675 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2676}
2677
2678static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2679 int entry)
2680{
2681 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002682 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002683 u32 tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002684
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002685 tmp = sh_eth_tsu_read(mdp, reg);
2686 sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002687}
2688
2689static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2690 int entry)
2691{
2692 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002693 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002694 u32 post_mask, ref_mask, tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002695
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002696 post_mask = sh_eth_tsu_get_post_mask(entry);
2697 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2698
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002699 tmp = sh_eth_tsu_read(mdp, reg);
2700 sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002701
2702 /* If other port enables, the function returns "true" */
2703 return tmp & ref_mask;
2704}
2705
2706static int sh_eth_tsu_busy(struct net_device *ndev)
2707{
2708 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2709 struct sh_eth_private *mdp = netdev_priv(ndev);
2710
2711 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2712 udelay(10);
2713 timeout--;
2714 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002715 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002716 return -ETIMEDOUT;
2717 }
2718 }
2719
2720 return 0;
2721}
2722
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002723static int sh_eth_tsu_write_entry(struct net_device *ndev, u16 offset,
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002724 const u8 *addr)
2725{
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002726 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002727 u32 val;
2728
2729 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002730 iowrite32(val, mdp->tsu_addr + offset);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002731 if (sh_eth_tsu_busy(ndev) < 0)
2732 return -EBUSY;
2733
2734 val = addr[4] << 8 | addr[5];
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002735 iowrite32(val, mdp->tsu_addr + offset + 4);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002736 if (sh_eth_tsu_busy(ndev) < 0)
2737 return -EBUSY;
2738
2739 return 0;
2740}
2741
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002742static void sh_eth_tsu_read_entry(struct net_device *ndev, u16 offset, u8 *addr)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002743{
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002744 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002745 u32 val;
2746
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002747 val = ioread32(mdp->tsu_addr + offset);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002748 addr[0] = (val >> 24) & 0xff;
2749 addr[1] = (val >> 16) & 0xff;
2750 addr[2] = (val >> 8) & 0xff;
2751 addr[3] = val & 0xff;
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002752 val = ioread32(mdp->tsu_addr + offset + 4);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002753 addr[4] = (val >> 8) & 0xff;
2754 addr[5] = val & 0xff;
2755}
2756
2757
2758static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2759{
2760 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov41414f02018-07-23 21:11:19 +03002761 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002762 int i;
2763 u8 c_addr[ETH_ALEN];
2764
2765 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002766 sh_eth_tsu_read_entry(ndev, reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002767 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002768 return i;
2769 }
2770
2771 return -ENOENT;
2772}
2773
2774static int sh_eth_tsu_find_empty(struct net_device *ndev)
2775{
2776 u8 blank[ETH_ALEN];
2777 int entry;
2778
2779 memset(blank, 0, sizeof(blank));
2780 entry = sh_eth_tsu_find_entry(ndev, blank);
2781 return (entry < 0) ? -ENOMEM : entry;
2782}
2783
2784static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2785 int entry)
2786{
2787 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov41414f02018-07-23 21:11:19 +03002788 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002789 int ret;
2790 u8 blank[ETH_ALEN];
2791
2792 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2793 ~(1 << (31 - entry)), TSU_TEN);
2794
2795 memset(blank, 0, sizeof(blank));
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002796 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002797 if (ret < 0)
2798 return ret;
2799 return 0;
2800}
2801
2802static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2803{
2804 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov41414f02018-07-23 21:11:19 +03002805 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002806 int i, ret;
2807
2808 if (!mdp->cd->tsu)
2809 return 0;
2810
2811 i = sh_eth_tsu_find_entry(ndev, addr);
2812 if (i < 0) {
2813 /* No entry found, create one */
2814 i = sh_eth_tsu_find_empty(ndev);
2815 if (i < 0)
2816 return -ENOMEM;
Sergei Shtylyov7a54c862018-07-23 21:14:38 +03002817 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002818 if (ret < 0)
2819 return ret;
2820
2821 /* Enable the entry */
2822 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2823 (1 << (31 - i)), TSU_TEN);
2824 }
2825
2826 /* Entry found or created, enable POST */
2827 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2828
2829 return 0;
2830}
2831
2832static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2833{
2834 struct sh_eth_private *mdp = netdev_priv(ndev);
2835 int i, ret;
2836
2837 if (!mdp->cd->tsu)
2838 return 0;
2839
2840 i = sh_eth_tsu_find_entry(ndev, addr);
2841 if (i) {
2842 /* Entry found */
2843 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2844 goto done;
2845
2846 /* Disable the entry if both ports was disabled */
2847 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2848 if (ret < 0)
2849 return ret;
2850 }
2851done:
2852 return 0;
2853}
2854
2855static int sh_eth_tsu_purge_all(struct net_device *ndev)
2856{
2857 struct sh_eth_private *mdp = netdev_priv(ndev);
2858 int i, ret;
2859
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002860 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002861 return 0;
2862
2863 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2864 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2865 continue;
2866
2867 /* Disable the entry if both ports was disabled */
2868 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2869 if (ret < 0)
2870 return ret;
2871 }
2872
2873 return 0;
2874}
2875
2876static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2877{
2878 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov41414f02018-07-23 21:11:19 +03002879 u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002880 u8 addr[ETH_ALEN];
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002881 int i;
2882
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002883 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002884 return;
2885
2886 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
Sergei Shtylyov51459d42018-07-23 21:15:47 +03002887 sh_eth_tsu_read_entry(ndev, reg_offset, addr);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002888 if (is_multicast_ether_addr(addr))
2889 sh_eth_tsu_del_entry(ndev, addr);
2890 }
2891}
2892
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002893/* Update promiscuous flag and multicast filter */
2894static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002895{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002896 struct sh_eth_private *mdp = netdev_priv(ndev);
2897 u32 ecmr_bits;
2898 int mcast_all = 0;
2899 unsigned long flags;
2900
2901 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002902 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002903 * Depending on ndev->flags, set PRM or clear MCT
2904 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002905 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2906 if (mdp->cd->tsu)
2907 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002908
2909 if (!(ndev->flags & IFF_MULTICAST)) {
2910 sh_eth_tsu_purge_mcast(ndev);
2911 mcast_all = 1;
2912 }
2913 if (ndev->flags & IFF_ALLMULTI) {
2914 sh_eth_tsu_purge_mcast(ndev);
2915 ecmr_bits &= ~ECMR_MCT;
2916 mcast_all = 1;
2917 }
2918
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002919 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002920 sh_eth_tsu_purge_all(ndev);
2921 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2922 } else if (mdp->cd->tsu) {
2923 struct netdev_hw_addr *ha;
2924 netdev_for_each_mc_addr(ha, ndev) {
2925 if (mcast_all && is_multicast_ether_addr(ha->addr))
2926 continue;
2927
2928 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2929 if (!mcast_all) {
2930 sh_eth_tsu_purge_mcast(ndev);
2931 ecmr_bits &= ~ECMR_MCT;
2932 mcast_all = 1;
2933 }
2934 }
2935 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002936 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002937
2938 /* update the ethernet mode */
2939 sh_eth_write(ndev, ecmr_bits, ECMR);
2940
2941 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002942}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002943
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03002944static void sh_eth_set_rx_csum(struct net_device *ndev, bool enable)
2945{
2946 struct sh_eth_private *mdp = netdev_priv(ndev);
2947 unsigned long flags;
2948
2949 spin_lock_irqsave(&mdp->lock, flags);
2950
2951 /* Disable TX and RX */
2952 sh_eth_rcv_snd_disable(ndev);
2953
2954 /* Modify RX Checksum setting */
2955 sh_eth_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
2956
2957 /* Enable TX and RX */
2958 sh_eth_rcv_snd_enable(ndev);
2959
2960 spin_unlock_irqrestore(&mdp->lock, flags);
2961}
2962
2963static int sh_eth_set_features(struct net_device *ndev,
2964 netdev_features_t features)
2965{
2966 netdev_features_t changed = ndev->features ^ features;
2967 struct sh_eth_private *mdp = netdev_priv(ndev);
2968
2969 if (changed & NETIF_F_RXCSUM && mdp->cd->rx_csum)
2970 sh_eth_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
2971
2972 ndev->features = features;
2973
2974 return 0;
2975}
2976
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002977static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2978{
2979 if (!mdp->port)
2980 return TSU_VTAG0;
2981 else
2982 return TSU_VTAG1;
2983}
2984
Patrick McHardy80d5c362013-04-19 02:04:28 +00002985static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2986 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002987{
2988 struct sh_eth_private *mdp = netdev_priv(ndev);
2989 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2990
2991 if (unlikely(!mdp->cd->tsu))
2992 return -EPERM;
2993
2994 /* No filtering if vid = 0 */
2995 if (!vid)
2996 return 0;
2997
2998 mdp->vlan_num_ids++;
2999
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003000 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00003001 * already enabled, the driver disables it and the filte
3002 */
3003 if (mdp->vlan_num_ids > 1) {
3004 /* disable VLAN filter */
3005 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
3006 return 0;
3007 }
3008
3009 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
3010 vtag_reg_index);
3011
3012 return 0;
3013}
3014
Patrick McHardy80d5c362013-04-19 02:04:28 +00003015static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
3016 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00003017{
3018 struct sh_eth_private *mdp = netdev_priv(ndev);
3019 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
3020
3021 if (unlikely(!mdp->cd->tsu))
3022 return -EPERM;
3023
3024 /* No filtering if vid = 0 */
3025 if (!vid)
3026 return 0;
3027
3028 mdp->vlan_num_ids--;
3029 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
3030
3031 return 0;
3032}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003033
3034/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003035static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003036{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03003037 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09003038 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04003039 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
3040 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09003041 return;
3042 }
3043
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003044 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
3045 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
3046 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
3047 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
3048 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
3049 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
3050 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
3051 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
3052 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
3053 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03003054 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
3055 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003056 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
3057 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
3058 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
3059 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
3060 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
3061 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
3062 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003063}
3064
3065/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003066static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003067{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003068 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003069 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003070
3071 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003072 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003073
3074 return 0;
3075}
3076
3077/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003078static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003079 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003080{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003081 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003082 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003083 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003084 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003085
3086 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003087 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003088 if (!bitbang)
3089 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003090
3091 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003092 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003093 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003094 bitbang->ctrl.ops = &bb_ops;
3095
Stefan Weilc2e07b32010-08-03 19:44:52 +02003096 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003097 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003098 if (!mdp->mii_bus)
3099 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003100
3101 /* Hook up MII support for ethtool */
3102 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003103 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003104 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003105 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003106
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003107 /* register MDIO bus */
Florian Fainelli00e798c2018-05-15 16:56:19 -07003108 if (pd->phy_irq > 0)
3109 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
Ben Dooks702eca02014-03-12 17:47:40 +00003110
Florian Fainelli00e798c2018-05-15 16:56:19 -07003111 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003112 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003113 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003114
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003115 return 0;
3116
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003117out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003118 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003119 return ret;
3120}
3121
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003122static const u16 *sh_eth_get_register_offset(int register_type)
3123{
3124 const u16 *reg_offset = NULL;
3125
3126 switch (register_type) {
3127 case SH_ETH_REG_GIGABIT:
3128 reg_offset = sh_eth_offset_gigabit;
3129 break;
Simon Hormandb893472014-01-17 09:22:28 +09003130 case SH_ETH_REG_FAST_RZ:
3131 reg_offset = sh_eth_offset_fast_rz;
3132 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003133 case SH_ETH_REG_FAST_RCAR:
3134 reg_offset = sh_eth_offset_fast_rcar;
3135 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003136 case SH_ETH_REG_FAST_SH4:
3137 reg_offset = sh_eth_offset_fast_sh4;
3138 break;
3139 case SH_ETH_REG_FAST_SH3_SH2:
3140 reg_offset = sh_eth_offset_fast_sh3_sh2;
3141 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003142 }
3143
3144 return reg_offset;
3145}
3146
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003147static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003148 .ndo_open = sh_eth_open,
3149 .ndo_stop = sh_eth_close,
3150 .ndo_start_xmit = sh_eth_start_xmit,
3151 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003152 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003153 .ndo_tx_timeout = sh_eth_tx_timeout,
3154 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003155 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003156 .ndo_validate_addr = eth_validate_addr,
3157 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03003158 .ndo_set_features = sh_eth_set_features,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003159};
3160
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003161static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3162 .ndo_open = sh_eth_open,
3163 .ndo_stop = sh_eth_close,
3164 .ndo_start_xmit = sh_eth_start_xmit,
3165 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003166 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003167 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3168 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3169 .ndo_tx_timeout = sh_eth_tx_timeout,
3170 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003171 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003172 .ndo_validate_addr = eth_validate_addr,
3173 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03003174 .ndo_set_features = sh_eth_set_features,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003175};
3176
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003177#ifdef CONFIG_OF
3178static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3179{
3180 struct device_node *np = dev->of_node;
3181 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003182 const char *mac_addr;
Kangjie Lu035a14e2019-03-12 02:43:18 -05003183 int ret;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003184
3185 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3186 if (!pdata)
3187 return NULL;
3188
Kangjie Lu035a14e2019-03-12 02:43:18 -05003189 ret = of_get_phy_mode(np);
3190 if (ret < 0)
3191 return NULL;
3192 pdata->phy_interface = ret;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003193
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003194 mac_addr = of_get_mac_address(np);
Petr Štetiara51645f2019-05-06 23:27:04 +02003195 if (!IS_ERR(mac_addr))
Petr Štetiar2d2924a2019-05-10 11:35:17 +02003196 ether_addr_copy(pdata->mac_addr, mac_addr);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003197
3198 pdata->no_ether_link =
3199 of_property_read_bool(np, "renesas,no-ether-link");
3200 pdata->ether_link_active_low =
3201 of_property_read_bool(np, "renesas,ether-link-active-low");
3202
3203 return pdata;
3204}
3205
3206static const struct of_device_id sh_eth_match_table[] = {
3207 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003208 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3209 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3210 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3211 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3212 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3213 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3214 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3215 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +03003216 { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003217 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Chris Brandt6e0bb042018-08-27 12:42:02 -05003218 { .compatible = "renesas,ether-r7s9210", .data = &r7s9210_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003219 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3220 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003221 { }
3222};
3223MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3224#else
3225static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3226{
3227 return NULL;
3228}
3229#endif
3230
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003231static int sh_eth_drv_probe(struct platform_device *pdev)
3232{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003233 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003234 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003235 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003236 struct sh_eth_private *mdp;
3237 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003238 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003239
3240 /* get base addr */
3241 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003242
3243 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003244 if (!ndev)
3245 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003246
Ben Dooksb5893a02014-03-21 12:09:14 +01003247 pm_runtime_enable(&pdev->dev);
3248 pm_runtime_get_sync(&pdev->dev);
3249
roel kluincc3c080d2008-09-10 19:22:44 +02003250 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003251 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003252 goto out_release;
roel kluincc3c080d2008-09-10 19:22:44 +02003253 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003254
3255 SET_NETDEV_DEV(ndev, &pdev->dev);
3256
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003257 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003258 mdp->num_tx_ring = TX_RING_SIZE;
3259 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003260 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3261 if (IS_ERR(mdp->addr)) {
3262 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003263 goto out_release;
3264 }
3265
Varka Bhadramc9608042014-10-24 07:42:09 +05303266 ndev->base_addr = res->start;
3267
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003268 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003269 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003270
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003271 if (pdev->dev.of_node)
3272 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003273 if (!pd) {
3274 dev_err(&pdev->dev, "no platform data\n");
3275 ret = -EINVAL;
3276 goto out_release;
3277 }
3278
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003279 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003280 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003281 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003282 mdp->no_ether_link = pd->no_ether_link;
3283 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003284
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003285 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003286 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003287 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003288 else
3289 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003290
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003291 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003292 if (!mdp->reg_offset) {
3293 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3294 mdp->cd->register_type);
3295 ret = -EINVAL;
3296 goto out_release;
3297 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003298 sh_eth_set_default_cpu_data(mdp->cd);
3299
Niklas Söderlund78d61022017-06-12 10:39:03 +02003300 /* User's manual states max MTU should be 2048 but due to the
3301 * alignment calculations in sh_eth_ring_init() the practical
3302 * MTU is a bit less. Maybe this can be optimized some more.
3303 */
3304 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3305 ndev->min_mtu = ETH_MIN_MTU;
3306
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03003307 if (mdp->cd->rx_csum) {
3308 ndev->features = NETIF_F_RXCSUM;
3309 ndev->hw_features = NETIF_F_RXCSUM;
3310 }
3311
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003312 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003313 if (mdp->cd->tsu)
3314 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3315 else
3316 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003317 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003318 ndev->watchdog_timeo = TX_TIMEOUT;
3319
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003320 /* debug message level */
3321 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003322
3323 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003324 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003325 if (!is_valid_ether_addr(ndev->dev_addr)) {
3326 dev_warn(&pdev->dev,
3327 "no valid MAC address supplied, using a random one.\n");
3328 eth_hw_addr_random(ndev);
3329 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003330
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003331 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003332 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003333 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003334
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003335 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003336 if (!rtsu) {
3337 dev_err(&pdev->dev, "no TSU resource\n");
3338 ret = -ENODEV;
3339 goto out_release;
3340 }
3341 /* We can only request the TSU region for the first port
3342 * of the two sharing this TSU for the probe to succeed...
3343 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003344 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003345 !devm_request_mem_region(&pdev->dev, rtsu->start,
3346 resource_size(rtsu),
3347 dev_name(&pdev->dev))) {
3348 dev_err(&pdev->dev, "can't request TSU resource.\n");
3349 ret = -EBUSY;
3350 goto out_release;
3351 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003352 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003353 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3354 resource_size(rtsu));
3355 if (!mdp->tsu_addr) {
3356 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3357 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003358 goto out_release;
3359 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003360 mdp->port = port;
Sergei Shtylyovf8e022d2019-02-04 21:06:52 +03003361 ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003362
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003363 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003364 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003365 if (mdp->cd->chip_reset)
3366 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003367
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003368 /* TSU init (Init only)*/
3369 sh_eth_tsu_init(mdp);
3370 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003371 }
3372
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003373 if (mdp->cd->rmiimode)
3374 sh_eth_write(ndev, 0x1, RMIIMODE);
3375
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003376 /* MDIO bus init */
3377 ret = sh_mdio_init(mdp, pd);
3378 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003379 if (ret != -EPROBE_DEFER)
3380 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003381 goto out_release;
3382 }
3383
Sergei Shtylyov37191092013-06-19 23:30:23 +04003384 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3385
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003386 /* network device register */
3387 ret = register_netdev(ndev);
3388 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003389 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003390
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003391 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003392 device_set_wakeup_capable(&pdev->dev, 1);
3393
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003394 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003395 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3396 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003397
Ben Dooksb5893a02014-03-21 12:09:14 +01003398 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003399 platform_set_drvdata(pdev, ndev);
3400
3401 return ret;
3402
Sergei Shtylyov37191092013-06-19 23:30:23 +04003403out_napi_del:
3404 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003405 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003406
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003407out_release:
3408 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003409 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003410
Ben Dooksb5893a02014-03-21 12:09:14 +01003411 pm_runtime_put(&pdev->dev);
3412 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003413 return ret;
3414}
3415
3416static int sh_eth_drv_remove(struct platform_device *pdev)
3417{
3418 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003419 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003420
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003421 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003422 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003423 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003424 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003425 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003426
3427 return 0;
3428}
3429
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003430#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003431#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003432static int sh_eth_wol_setup(struct net_device *ndev)
3433{
3434 struct sh_eth_private *mdp = netdev_priv(ndev);
3435
3436 /* Only allow ECI interrupts */
3437 synchronize_irq(ndev->irq);
3438 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003439 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003440
3441 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003442 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003443
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003444 return enable_irq_wake(ndev->irq);
3445}
3446
3447static int sh_eth_wol_restore(struct net_device *ndev)
3448{
3449 struct sh_eth_private *mdp = netdev_priv(ndev);
3450 int ret;
3451
3452 napi_enable(&mdp->napi);
3453
3454 /* Disable MagicPacket */
3455 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3456
3457 /* The device needs to be reset to restore MagicPacket logic
3458 * for next wakeup. If we close and open the device it will
3459 * both be reset and all registers restored. This is what
3460 * happens during suspend and resume without WoL enabled.
3461 */
3462 ret = sh_eth_close(ndev);
3463 if (ret < 0)
3464 return ret;
3465 ret = sh_eth_open(ndev);
3466 if (ret < 0)
3467 return ret;
3468
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003469 return disable_irq_wake(ndev->irq);
3470}
3471
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003472static int sh_eth_suspend(struct device *dev)
3473{
3474 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003475 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003476 int ret = 0;
3477
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003478 if (!netif_running(ndev))
3479 return 0;
3480
3481 netif_device_detach(ndev);
3482
3483 if (mdp->wol_enabled)
3484 ret = sh_eth_wol_setup(ndev);
3485 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003486 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003487
3488 return ret;
3489}
3490
3491static int sh_eth_resume(struct device *dev)
3492{
3493 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003494 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003495 int ret = 0;
3496
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003497 if (!netif_running(ndev))
3498 return 0;
3499
3500 if (mdp->wol_enabled)
3501 ret = sh_eth_wol_restore(ndev);
3502 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003503 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003504
3505 if (ret < 0)
3506 return ret;
3507
3508 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003509
3510 return ret;
3511}
3512#endif
3513
Magnus Dammbcd51492009-10-09 00:20:04 +00003514static int sh_eth_runtime_nop(struct device *dev)
3515{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003516 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003517 * and ->runtime_resume(). Simply returns success.
3518 *
3519 * This driver re-initializes all registers after
3520 * pm_runtime_get_sync() anyway so there is no need
3521 * to save and restore registers here.
3522 */
3523 return 0;
3524}
3525
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003526static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003527 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003528 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003529};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003530#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3531#else
3532#define SH_ETH_PM_OPS NULL
3533#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003534
Arvind Yadavef00df82017-08-13 16:42:42 +05303535static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003536 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003537 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003538 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003539 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003540 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3541 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003542 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003543 { }
3544};
3545MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3546
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003547static struct platform_driver sh_eth_driver = {
3548 .probe = sh_eth_drv_probe,
3549 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003550 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003551 .driver = {
3552 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003553 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003554 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003555 },
3556};
3557
Axel Lindb62f682011-11-27 16:44:17 +00003558module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003559
3560MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3561MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3562MODULE_LICENSE("GPL v2");