blob: 026f4c59a9417d1585c52f0e513f2f51f6851455 [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070017#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060018#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060019#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070020#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010022#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060023#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010024
David Brownellfc3ba952007-08-30 23:56:24 -070025#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070026
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010030#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070031
Michal Simek082339b2013-06-04 16:02:36 +020032#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070033#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +010037#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +010038 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
Andrei Konovalovae918c02007-07-17 04:04:11 -070039#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +010089 u8 bytes_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +010090 int buffer_size; /* buffer size in words */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +010091 u32 cs_inactive; /* Level of the CS pins when inactive*/
Jingoo Han6ff86722014-02-26 10:24:47 +090092 unsigned int (*read_fn)(void __iomem *);
93 void (*write_fn)(u32, void __iomem *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070094};
95
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +010096static void xilinx_spi_tx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +010097{
Ricardo Ribalda Delgadoc3092942015-01-28 13:23:48 +010098 if (!xspi->tx_ptr) {
99 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
100 return;
101 }
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100102 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100103 xspi->tx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100104}
105
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100106static void xilinx_spi_rx(struct xilinx_spi *xspi)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100107{
108 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100109
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100110 if (!xspi->rx_ptr)
111 return;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100112
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100113 switch (xspi->bytes_per_word) {
114 case 1:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100115 *(u8 *)(xspi->rx_ptr) = data;
116 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100117 case 2:
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100118 *(u16 *)(xspi->rx_ptr) = data;
119 break;
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100120 case 4:
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100121 *(u32 *)(xspi->rx_ptr) = data;
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100122 break;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100123 }
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100124
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100125 xspi->rx_ptr += xspi->bytes_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100126}
127
Richard Röjfors86fc5932009-11-13 12:28:49 +0100128static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700129{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100130 void __iomem *regs_base = xspi->regs;
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100131 u32 inhibit;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100132
Andrei Konovalovae918c02007-07-17 04:04:11 -0700133 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100134 xspi->write_fn(XIPIF_V123B_RESET_MASK,
135 regs_base + XIPIF_V123B_RESETR_OFFSET);
Ricardo Ribalda Delgado899929b2015-01-28 13:23:41 +0100136 /* Enable the transmit empty interrupt, which we use to determine
137 * progress on the transmission.
138 */
139 xspi->write_fn(XSPI_INTR_TX_EMPTY,
140 regs_base + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700141 /* Enable the global IPIF interrupt */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100142 if (xspi->irq >= 0) {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100143 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
144 regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100145 inhibit = XSPI_CR_TRANS_INHIBIT;
146 } else {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100147 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100148 inhibit = 0;
149 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700150 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100151 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700152 /* Disable the transmitter, enable Manual Slave Select Assertion,
153 * put SPI controller into master mode, and enable it */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100154 xspi->write_fn(inhibit | XSPI_CR_MANUAL_SSELECT |
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100155 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
156 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700157}
158
159static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
160{
161 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100162 u16 cr;
163 u32 cs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700164
165 if (is_on == BITBANG_CS_INACTIVE) {
166 /* Deselect the slave on the SPI bus */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100167 xspi->write_fn(xspi->cs_inactive, xspi->regs + XSPI_SSR_OFFSET);
168 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700169 }
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100170
171 /* Set the SPI clock phase and polarity */
172 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) & ~XSPI_CR_MODE_MASK;
173 if (spi->mode & SPI_CPHA)
174 cr |= XSPI_CR_CPHA;
175 if (spi->mode & SPI_CPOL)
176 cr |= XSPI_CR_CPOL;
177 if (spi->mode & SPI_LSB_FIRST)
178 cr |= XSPI_CR_LSB_FIRST;
179 if (spi->mode & SPI_LOOP)
180 cr |= XSPI_CR_LOOP;
181 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
182
183 /* We do not check spi->max_speed_hz here as the SPI clock
184 * frequency is not software programmable (the IP block design
185 * parameter)
186 */
187
188 cs = xspi->cs_inactive;
189 cs ^= BIT(spi->chip_select);
190
191 /* Activate the chip select */
192 xspi->write_fn(cs, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700193}
194
195/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800196 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700197 */
198static int xilinx_spi_setup_transfer(struct spi_device *spi,
199 struct spi_transfer *t)
200{
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100201 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
202
203 if (spi->mode & SPI_CS_HIGH)
204 xspi->cs_inactive &= ~BIT(spi->chip_select);
205 else
206 xspi->cs_inactive |= BIT(spi->chip_select);
207
Andrei Konovalovae918c02007-07-17 04:04:11 -0700208 return 0;
209}
210
Andrei Konovalovae918c02007-07-17 04:04:11 -0700211static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
212{
213 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100214 int remaining_words; /* the number of words left to transfer */
Andrei Konovalovae918c02007-07-17 04:04:11 -0700215
216 /* We get here with transmitter inhibited */
217
218 xspi->tx_ptr = t->tx_buf;
219 xspi->rx_ptr = t->rx_buf;
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100220 remaining_words = t->len / xspi->bytes_per_word;
Wolfram Sang16735d02013-11-14 14:32:02 -0800221 reinit_completion(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700222
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100223 while (remaining_words) {
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100224 u16 cr = 0;
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100225 int n_words, tx_words, rx_words;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700226
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100227 n_words = min(remaining_words, xspi->buffer_size);
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100228
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100229 tx_words = n_words;
230 while (tx_words--)
231 xilinx_spi_tx(xspi);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200232
233 /* Start the transfer by not inhibiting the transmitter any
234 * longer
235 */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200236
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100237 if (xspi->irq >= 0) {
238 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
239 ~XSPI_CR_TRANS_INHIBIT;
240 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100241 wait_for_completion(&xspi->done);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100242 } else
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100243 while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) &
244 XSPI_SR_TX_EMPTY_MASK))
245 ;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200246
247 /* A transmit has just completed. Process received data and
248 * check for more data to transmit. Always inhibit the
249 * transmitter while the Isr refills the transmit register/FIFO,
250 * or make sure it is stopped if we're done.
251 */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100252 if (xspi->irq >= 0)
253 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200254 xspi->regs + XSPI_CR_OFFSET);
255
256 /* Read out all the data from the Rx FIFO */
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100257 rx_words = n_words;
258 while (rx_words--)
Ricardo Ribalda Delgado24ba5e52015-01-28 13:23:47 +0100259 xilinx_spi_rx(xspi);
Ricardo Ribalda Delgadob563bfb2015-01-28 13:23:52 +0100260
261 remaining_words -= n_words;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200262 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700263
Ricardo Ribalda Delgadod79b2d02015-01-28 13:23:49 +0100264 return t->len;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700265}
266
267
268/* This driver supports single master mode only. Hence Tx FIFO Empty
269 * is the only interrupt we care about.
270 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
271 * Fault are not to happen.
272 */
273static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
274{
275 struct xilinx_spi *xspi = dev_id;
276 u32 ipif_isr;
277
278 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100279 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
280 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700281
282 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200283 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700284 }
285
286 return IRQ_HANDLED;
287}
288
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100289static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
290{
291 u8 sr;
292 int n_words = 0;
293
294 /*
295 * Before the buffer_size detection we reset the core
296 * to make sure we start with a clean state.
297 */
298 xspi->write_fn(XIPIF_V123B_RESET_MASK,
299 xspi->regs + XIPIF_V123B_RESETR_OFFSET);
300
301 /* Fill the Tx FIFO with as many words as possible */
302 do {
303 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
304 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
305 n_words++;
306 } while (!(sr & XSPI_SR_TX_FULL_MASK));
307
308 return n_words;
309}
310
Grant Likelyeae6cb32010-10-14 09:32:53 -0600311static const struct of_device_id xilinx_spi_of_match[] = {
312 { .compatible = "xlnx,xps-spi-2.00.a", },
313 { .compatible = "xlnx,xps-spi-2.00.b", },
314 {}
315};
316MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600317
Mark Brown7cb2abd2013-07-05 11:24:26 +0100318static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700319{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700320 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100321 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200322 struct resource *res;
Michal Simek7b3b7432013-07-09 18:05:16 +0200323 int ret, num_cs = 0, bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100324 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200325 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100326 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700327
Jingoo Han8074cf02013-07-30 16:58:59 +0900328 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100329 if (pdata) {
330 num_cs = pdata->num_chipselect;
331 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200332 } else {
333 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
334 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100335 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100336
337 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100338 dev_err(&pdev->dev,
339 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100340 return -EINVAL;
341 }
342
Mark Brown7cb2abd2013-07-05 11:24:26 +0100343 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100344 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100345 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700346
David Brownelle7db06b2009-06-17 16:26:04 -0700347 /* the spi->mode bits understood by this driver: */
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100348 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP |
349 SPI_CS_HIGH;
David Brownelle7db06b2009-06-17 16:26:04 -0700350
Andrei Konovalovae918c02007-07-17 04:04:11 -0700351 xspi = spi_master_get_devdata(master);
Ricardo Ribalda Delgadof9c6ef62015-01-28 13:23:46 +0100352 xspi->cs_inactive = 0xffffffff;
Axel Lin94c69f72013-09-10 15:43:41 +0800353 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700354 xspi->bitbang.chipselect = xilinx_spi_chipselect;
355 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
356 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700357 init_completion(&xspi->done);
358
Michal Simekad3fdbc2013-07-08 15:29:15 +0200359 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
360 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100361 if (IS_ERR(xspi->regs)) {
362 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700363 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700364 }
365
Lars-Peter Clausen4b153a22014-07-10 10:30:20 +0200366 master->bus_num = pdev->id;
Grant Likely91565c42010-10-14 08:54:55 -0600367 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100368 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200369
370 /*
371 * Detect endianess on the IP via loop bit in CR. Detection
372 * must be done before reset is sent because incorrect reset
373 * value generates error interrupt.
374 * Setup little endian helper functions first and try to use them
375 * and check if bit was correctly setup or not.
376 */
Ricardo Ribalda Delgado99082ea2015-01-28 13:23:51 +0100377 xspi->read_fn = ioread32;
378 xspi->write_fn = iowrite32;
Michal Simek082339b2013-06-04 16:02:36 +0200379
380 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
381 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
382 tmp &= XSPI_CR_LOOP;
383 if (tmp != XSPI_CR_LOOP) {
Ricardo Ribalda Delgado99082ea2015-01-28 13:23:51 +0100384 xspi->read_fn = ioread32be;
385 xspi->write_fn = iowrite32be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100386 }
Michal Simek082339b2013-06-04 16:02:36 +0200387
Axel Lin9bf46f62014-02-14 21:06:43 +0800388 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Ricardo Ribalda Delgado17aaaa82015-01-28 13:23:50 +0100389 xspi->bytes_per_word = bits_per_word / 8;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100390 xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
391
Michal Simek7b3b7432013-07-09 18:05:16 +0200392 xspi->irq = platform_get_irq(pdev, 0);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100393 if (xspi->irq >= 0) {
394 /* Register for SPI Interrupt */
395 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
396 dev_name(&pdev->dev), xspi);
397 if (ret)
398 goto put_master;
Michal Simek7b3b7432013-07-09 18:05:16 +0200399 }
400
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100401 /* SPI controller initializations */
402 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700403
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100404 ret = spi_bitbang_start(&xspi->bitbang);
405 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100406 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200407 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700408 }
409
Mark Brown7cb2abd2013-07-05 11:24:26 +0100410 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200411 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600412
Grant Likelyeae6cb32010-10-14 09:32:53 -0600413 if (pdata) {
414 for (i = 0; i < pdata->num_devices; i++)
415 spi_new_device(master, pdata->devices + i);
416 }
Grant Likely8fd88212010-10-14 09:04:29 -0600417
Mark Brown7cb2abd2013-07-05 11:24:26 +0100418 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600419 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100420
Mark Brownd81c0bb2013-07-03 12:05:42 +0100421put_master:
422 spi_master_put(master);
423
424 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600425}
426
Mark Brown7cb2abd2013-07-05 11:24:26 +0100427static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600428{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100429 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100430 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200431 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100432
433 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200434
435 /* Disable all the interrupts just in case */
436 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
437 /* Disable the global IPIF interrupt */
438 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100439
440 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600441
442 return 0;
443}
444
445/* work with hotplug and coldplug */
446MODULE_ALIAS("platform:" XILINX_SPI_NAME);
447
448static struct platform_driver xilinx_spi_driver = {
449 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000450 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600451 .driver = {
452 .name = XILINX_SPI_NAME,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600453 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600454 },
455};
Grant Likely940ab882011-10-05 11:29:49 -0600456module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600457
Andrei Konovalovae918c02007-07-17 04:04:11 -0700458MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
459MODULE_DESCRIPTION("Xilinx SPI driver");
460MODULE_LICENSE("GPL");