blob: 768ed47da9bdb739436e7655b0c486d437c4a332 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingere4f14822009-06-17 07:30:40 +000053#define DRV_VERSION "1.23"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemminger793b8832005-09-14 16:06:14 -070067#define TX_RING_SIZE 512
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000068#define TX_DEF_PENDING 128
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080069#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemminger793b8832005-09-14 16:06:14 -070071
72#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070073#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074#define TX_WATCHDOG (5 * HZ)
75#define NAPI_WEIGHT 64
76#define PHY_RETRIES 1000
77
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070078#define SKY2_EEPROM_MAGIC 0x9955aabb
79
80
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070081#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700100static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
102 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140 { 0 }
141};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143MODULE_DEVICE_TABLE(pci, sky2_id_table);
144
145/* Avoid conditionals by using array */
146static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
147static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700148static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100150static void sky2_set_multicast(struct net_device *dev);
151
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800152/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154{
155 int i;
156
157 gma_write16(hw, port, GM_SMI_DATA, val);
158 gma_write16(hw, port, GM_SMI_CTRL,
159 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
160
161 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800162 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
163 if (ctrl == 0xffff)
164 goto io_error;
165
166 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800168
169 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174
175io_error:
176 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
177 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178}
179
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181{
182 int i;
183
Stephen Hemminger793b8832005-09-14 16:06:14 -0700184 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
186
187 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800188 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
189 if (ctrl == 0xffff)
190 goto io_error;
191
192 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 *val = gma_read16(hw, port, GM_SMI_DATA);
194 return 0;
195 }
196
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202io_error:
203 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
204 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205}
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208{
209 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700212}
213
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800214
215static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700216{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700233 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700234 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 /* set all bits to 0 except bits 15..12 and 8 */
240 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 28 & 27 */
245 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700249
250 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
251 reg = sky2_read32(hw, B2_GP_IO);
252 reg |= GLB_GPIO_STAT_RACE_DIS;
253 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700254
255 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700256 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800257}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259static void sky2_power_aux(struct sky2_hw *hw)
260{
261 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
262 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
263 else
264 /* enable bits are inverted */
265 sky2_write8(hw, B2_Y2_CLK_GATE,
266 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
267 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
268 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
269
270 /* switch power to VAUX */
271 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
272 sky2_write8(hw, B0_POWER_CTRL,
273 (PC_VAUX_ENA | PC_VCC_ENA |
274 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275}
276
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700277static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278{
279 u16 reg;
280
281 /* disable all GMAC IRQ's */
282 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700284 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
285 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
287 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
288
289 reg = gma_read16(hw, port, GM_RX_CTRL);
290 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
291 gma_write16(hw, port, GM_RX_CTRL, reg);
292}
293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700294/* flow control to advertise bits */
295static const u16 copper_fc_adv[] = {
296 [FC_NONE] = 0,
297 [FC_TX] = PHY_M_AN_ASP,
298 [FC_RX] = PHY_M_AN_PC,
299 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
300};
301
302/* flow control to advertise bits when using 1000BaseX */
303static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700304 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305 [FC_TX] = PHY_M_P_ASYM_MD_X,
306 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700307 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308};
309
310/* flow control to GMA disable bits */
311static const u16 gm_fc_disable[] = {
312 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
313 [FC_TX] = GM_GPCR_FC_RX_DIS,
314 [FC_RX] = GM_GPCR_FC_TX_DIS,
315 [FC_BOTH] = 0,
316};
317
318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
320{
321 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700322 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700324 if (sky2->autoneg == AUTONEG_ENABLE &&
325 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
327
328 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700329 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
331
Stephen Hemminger53419c62007-05-14 12:38:11 -0700332 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
336 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700337 /* set master & slave downshift counter to 1x */
338 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339
340 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
341 }
342
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700344 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700345 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700348
349 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
350 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
351 u16 spec;
352
353 /* Enable Class A driver for FE+ A0 */
354 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
355 spec |= PHY_M_FESC_SEL_CL_A;
356 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
357 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700358 } else {
359 /* disable energy detect */
360 ctrl &= ~PHY_M_PC_EN_DET_MSK;
361
362 /* enable automatic crossover */
363 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
364
Stephen Hemminger53419c62007-05-14 12:38:11 -0700365 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800366 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700367 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700368 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 ctrl &= ~PHY_M_PC_DSC_MSK;
370 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
371 }
372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700373 } else {
374 /* workaround for deviation #4.88 (CRC errors) */
375 /* disable Automatic Crossover */
376
377 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 }
379
380 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381
382 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700383 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700384 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385
386 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
387 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
388 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
389 ctrl &= ~PHY_M_MAC_MD_MSK;
390 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 /* select page 1 to access Fiber registers */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 /* for SFP-module set SIGDET polarity to low */
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700400 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 }
405
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700406 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 ct1000 = 0;
408 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700409 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700410
411 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413 if (sky2->advertising & ADVERTISED_1000baseT_Full)
414 ct1000 |= PHY_M_1000C_AFD;
415 if (sky2->advertising & ADVERTISED_1000baseT_Half)
416 ct1000 |= PHY_M_1000C_AHD;
417 if (sky2->advertising & ADVERTISED_100baseT_Full)
418 adv |= PHY_M_AN_100_FD;
419 if (sky2->advertising & ADVERTISED_100baseT_Half)
420 adv |= PHY_M_AN_100_HD;
421 if (sky2->advertising & ADVERTISED_10baseT_Full)
422 adv |= PHY_M_AN_10_FD;
423 if (sky2->advertising & ADVERTISED_10baseT_Half)
424 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700425
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700426 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700427 } else { /* special defines for FIBER (88E1040S only) */
428 if (sky2->advertising & ADVERTISED_1000baseT_Full)
429 adv |= PHY_M_AN_1000X_AFD;
430 if (sky2->advertising & ADVERTISED_1000baseT_Half)
431 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700432
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700433 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700434 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435
436 /* Restart Auto-negotiation */
437 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
438 } else {
439 /* forced speed/duplex settings */
440 ct1000 = PHY_M_1000C_MSE;
441
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442 /* Disable auto update for duplex flow control and speed */
443 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700444
445 switch (sky2->speed) {
446 case SPEED_1000:
447 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449 break;
450 case SPEED_100:
451 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700452 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700453 break;
454 }
455
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 if (sky2->duplex == DUPLEX_FULL) {
457 reg |= GM_GPCR_DUP_FULL;
458 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700459 } else if (sky2->speed < SPEED_1000)
460 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700463 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464
465 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
468 else
469 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700470 }
471
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472 gma_write16(hw, port, GM_GP_CTRL, reg);
473
Stephen Hemminger05745c42007-09-19 15:36:45 -0700474 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700475 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
476
477 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
478 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
479
480 /* Setup Phy LED's */
481 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
482 ledover = 0;
483
484 switch (hw->chip_id) {
485 case CHIP_ID_YUKON_FE:
486 /* on 88E3082 these bits are at 11..9 (shifted left) */
487 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
488
489 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
490
491 /* delete ACT LED control bits */
492 ctrl &= ~PHY_M_FELP_LED1_MSK;
493 /* change ACT LED control to blink mode */
494 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
495 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
496 break;
497
Stephen Hemminger05745c42007-09-19 15:36:45 -0700498 case CHIP_ID_YUKON_FE_P:
499 /* Enable Link Partner Next Page */
500 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
501 ctrl |= PHY_M_PC_ENA_LIP_NP;
502
503 /* disable Energy Detect and enable scrambler */
504 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
505 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
506
507 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
508 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
509 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
510 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
511
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700515 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700516 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700517
518 /* select page 3 to access LED control register */
519 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
520
521 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
523 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
524 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
525 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
526 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700527
528 /* set Polarity Control register */
529 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 (PHY_M_POLC_LS1_P_MIX(4) |
531 PHY_M_POLC_IS0_P_MIX(4) |
532 PHY_M_POLC_LOS_CTRL(2) |
533 PHY_M_POLC_INIT_CTRL(2) |
534 PHY_M_POLC_STA1_CTRL(2) |
535 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536
537 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800540
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800542 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800543 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700544 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
545
546 /* select page 3 to access LED control register */
547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
548
549 /* set LED Function Control register */
550 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
551 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
552 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
553 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
554 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
555
556 /* set Blink Rate in LED Timer Control Register */
557 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
558 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
559 /* restore page register */
560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
561 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562
563 default:
564 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
565 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700567 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800568 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569 }
570
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700571 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800572 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700573 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
574
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800575 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700576 gm_phy_write(hw, port, 0x18, 0xaa99);
577 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700579 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
580 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
581 gm_phy_write(hw, port, 0x18, 0xa204);
582 gm_phy_write(hw, port, 0x17, 0x2002);
583 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584
585 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700586 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700587 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
588 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
589 /* apply workaround for integrated resistors calibration */
590 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
591 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700592 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
593 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700594 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800595 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
596
597 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
598 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800599 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800600 }
601
602 if (ledover)
603 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
604
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700606
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700607 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608 if (sky2->autoneg == AUTONEG_ENABLE)
609 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
610 else
611 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
612}
613
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700614static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
615static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
616
617static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700618{
619 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700620
Stephen Hemminger82637e82008-01-23 19:16:04 -0800621 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800622 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700623 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700624
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700625 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700626 reg1 |= coma_mode[port];
627
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800628 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800629 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
630 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700631
632 if (hw->chip_id == CHIP_ID_YUKON_FE)
633 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
634 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
635 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700636}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700637
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
639{
640 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700641 u16 ctrl;
642
643 /* release GPHY Control reset */
644 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
645
646 /* release GMAC reset */
647 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
648
649 if (hw->flags & SKY2_HW_NEWER_PHY) {
650 /* select page 2 to access MAC control register */
651 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
652
653 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
654 /* allow GMII Power Down */
655 ctrl &= ~PHY_M_MAC_GMIF_PUP;
656 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
657
658 /* set page register back to 0 */
659 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
660 }
661
662 /* setup General Purpose Control Register */
663 gma_write16(hw, port, GM_GP_CTRL,
664 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
665
666 if (hw->chip_id != CHIP_ID_YUKON_EC) {
667 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200668 /* select page 2 to access MAC control register */
669 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700670
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200671 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700672 /* enable Power Down */
673 ctrl |= PHY_M_PC_POW_D_ENA;
674 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200675
676 /* set page register back to 0 */
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700678 }
679
680 /* set IEEE compatible Power Down Mode (dev. #4.99) */
681 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
682 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700683
684 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
685 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700686 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700687 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
688 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700689}
690
Stephen Hemminger1b537562005-12-20 15:08:07 -0800691/* Force a renegotiation */
692static void sky2_phy_reinit(struct sky2_port *sky2)
693{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800694 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800695 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800696 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800697}
698
Stephen Hemmingere3173832007-02-06 10:45:39 -0800699/* Put device in state to listen for Wake On Lan */
700static void sky2_wol_init(struct sky2_port *sky2)
701{
702 struct sky2_hw *hw = sky2->hw;
703 unsigned port = sky2->port;
704 enum flow_control save_mode;
705 u16 ctrl;
706 u32 reg1;
707
708 /* Bring hardware out of reset */
709 sky2_write16(hw, B0_CTST, CS_RST_CLR);
710 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
711
712 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
713 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
714
715 /* Force to 10/100
716 * sky2_reset will re-enable on resume
717 */
718 save_mode = sky2->flow_mode;
719 ctrl = sky2->advertising;
720
721 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
722 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700723
724 spin_lock_bh(&sky2->phy_lock);
725 sky2_phy_power_up(hw, port);
726 sky2_phy_init(hw, port);
727 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800728
729 sky2->flow_mode = save_mode;
730 sky2->advertising = ctrl;
731
732 /* Set GMAC to no flow control and auto update for speed/duplex */
733 gma_write16(hw, port, GM_GP_CTRL,
734 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
735 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
736
737 /* Set WOL address */
738 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
739 sky2->netdev->dev_addr, ETH_ALEN);
740
741 /* Turn on appropriate WOL control bits */
742 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
743 ctrl = 0;
744 if (sky2->wol & WAKE_PHY)
745 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
746 else
747 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
748
749 if (sky2->wol & WAKE_MAGIC)
750 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
751 else
752 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
753
754 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
755 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
756
757 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800758 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800759 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800760 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800761
762 /* block receiver */
763 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
764
765}
766
Stephen Hemminger69161612007-06-04 17:23:26 -0700767static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
768{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700769 struct net_device *dev = hw->dev[port];
770
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800771 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
772 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
773 hw->chip_id == CHIP_ID_YUKON_FE_P ||
774 hw->chip_id == CHIP_ID_YUKON_SUPR) {
775 /* Yukon-Extreme B0 and further Extreme devices */
776 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700777
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800778 if (dev->mtu <= ETH_DATA_LEN)
779 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
780 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700781
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800782 else
783 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
784 TX_JUMBO_ENA| TX_STFW_ENA);
785 } else {
786 if (dev->mtu <= ETH_DATA_LEN)
787 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
788 else {
789 /* set Tx GMAC FIFO Almost Empty Threshold */
790 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
791 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700792
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800793 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
794
795 /* Can't do offload because of lack of store/forward */
796 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
797 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700798 }
799}
800
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700801static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
802{
803 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
804 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100805 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 int i;
807 const u8 *addr = hw->dev[port]->dev_addr;
808
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700809 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
810 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811
812 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
813
Stephen Hemminger793b8832005-09-14 16:06:14 -0700814 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 /* WA DEV_472 -- looks like crossed wires on port 2 */
816 /* clear GMAC 1 Control reset */
817 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
818 do {
819 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
820 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
821 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
822 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
823 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
824 }
825
Stephen Hemminger793b8832005-09-14 16:06:14 -0700826 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700827
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700828 /* Enable Transmit FIFO Underrun */
829 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
830
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800831 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700832 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800834 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835
836 /* MIB clear */
837 reg = gma_read16(hw, port, GM_PHY_ADDR);
838 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
839
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700840 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
841 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 gma_write16(hw, port, GM_PHY_ADDR, reg);
843
844 /* transmit control */
845 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
846
847 /* receive control reg: unicast + multicast + no FCS */
848 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700849 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700850
851 /* transmit flow control */
852 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
853
854 /* transmit parameter */
855 gma_write16(hw, port, GM_TX_PARAM,
856 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
857 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
858 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
859 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
860
861 /* serial mode register */
862 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700863 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700865 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700866 reg |= GM_SMOD_JUMBO_ENA;
867
868 gma_write16(hw, port, GM_SERIAL_MODE, reg);
869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870 /* virtual address for data */
871 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
872
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 /* physical address: used for pause frames */
874 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
875
876 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
878 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
879 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
880
881 /* Configure Rx MAC FIFO */
882 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100883 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700884 if (hw->chip_id == CHIP_ID_YUKON_EX ||
885 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100886 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700887
Al Viro25cccec2007-07-20 16:07:33 +0100888 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800890 if (hw->chip_id == CHIP_ID_YUKON_XL) {
891 /* Hardware errata - clear flush mask */
892 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
893 } else {
894 /* Flush Rx MAC FIFO on any flow control or error */
895 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
896 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800898 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700899 reg = RX_GMF_FL_THR_DEF + 1;
900 /* Another magic mystery workaround from sk98lin */
901 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
902 hw->chip_rev == CHIP_REV_YU_FE2_A0)
903 reg = 0x178;
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905
906 /* Configure Tx MAC FIFO */
907 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
908 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800909
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700910 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800911 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800912 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800913 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -0700914
Stephen Hemminger69161612007-06-04 17:23:26 -0700915 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800916 }
917
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800918 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
919 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
920 /* disable dynamic watermark */
921 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
922 reg &= ~TX_DYN_WM_ENA;
923 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
924 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925}
926
Stephen Hemminger67712902006-12-04 15:53:45 -0800927/* Assign Ram Buffer allocation to queue */
928static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929{
Stephen Hemminger67712902006-12-04 15:53:45 -0800930 u32 end;
931
932 /* convert from K bytes to qwords used for hw register */
933 start *= 1024/8;
934 space *= 1024/8;
935 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
938 sky2_write32(hw, RB_ADDR(q, RB_START), start);
939 sky2_write32(hw, RB_ADDR(q, RB_END), end);
940 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
941 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
942
943 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800944 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800946 /* On receive queue's set the thresholds
947 * give receiver priority when > 3/4 full
948 * send pause when down to 2K
949 */
950 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
951 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700952
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 tp = space - 2048/8;
954 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
955 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956 } else {
957 /* Enable store & forward on Tx queue's because
958 * Tx FIFO is only 1K on Yukon
959 */
960 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
961 }
962
963 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700964 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965}
966
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800968static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969{
970 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
971 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
972 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800973 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974}
975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976/* Setup prefetch unit registers. This is the interface between
977 * hardware and driver list elements
978 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800979static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980 u64 addr, u32 last)
981{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
983 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
984 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
985 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
986 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
987 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988
989 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990}
991
Mike McCormack9b289c32009-08-14 05:15:12 +0000992static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700993{
Mike McCormack9b289c32009-08-14 05:15:12 +0000994 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995
Mike McCormack9b289c32009-08-14 05:15:12 +0000996 *slot = RING_NEXT(*slot, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700997 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700998 return le;
999}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001001static void tx_init(struct sky2_port *sky2)
1002{
1003 struct sky2_tx_le *le;
1004
1005 sky2->tx_prod = sky2->tx_cons = 0;
1006 sky2->tx_tcpsum = 0;
1007 sky2->tx_last_mss = 0;
1008
Mike McCormack9b289c32009-08-14 05:15:12 +00001009 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001010 le->addr = 0;
1011 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001012}
1013
Stephen Hemminger291ea612006-09-26 11:57:41 -07001014static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1015 struct sky2_tx_le *le)
1016{
1017 return sky2->tx_ring + (le - sky2->tx_le);
1018}
1019
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001020/* Update chip's next pointer */
1021static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001023 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001024 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001025 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1026
1027 /* Synchronize I/O on since next processor may write to tail */
1028 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029}
1030
Stephen Hemminger793b8832005-09-14 16:06:14 -07001031
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1033{
1034 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001035 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001036 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001037 return le;
1038}
1039
Stephen Hemminger14d02632006-09-26 11:57:43 -07001040/* Build description to hardware for one receive segment */
1041static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1042 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043{
1044 struct sky2_rx_le *le;
1045
Stephen Hemminger86c68872008-01-10 16:14:12 -08001046 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001048 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 le->opcode = OP_ADDR64 | HW_OWNER;
1050 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001051
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -08001053 le->addr = cpu_to_le32((u32) map);
1054 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001055 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056}
1057
Stephen Hemminger14d02632006-09-26 11:57:43 -07001058/* Build description to hardware for one possibly fragmented skb */
1059static void sky2_rx_submit(struct sky2_port *sky2,
1060 const struct rx_ring_info *re)
1061{
1062 int i;
1063
1064 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1065
1066 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1067 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1068}
1069
1070
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001071static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001072 unsigned size)
1073{
1074 struct sk_buff *skb = re->skb;
1075 int i;
1076
1077 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1079 return -EIO;
1080
Stephen Hemminger14d02632006-09-26 11:57:43 -07001081 pci_unmap_len_set(re, data_size, size);
1082
1083 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1084 re->frag_addr[i] = pci_map_page(pdev,
1085 skb_shinfo(skb)->frags[i].page,
1086 skb_shinfo(skb)->frags[i].page_offset,
1087 skb_shinfo(skb)->frags[i].size,
1088 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001089 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001090}
1091
1092static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1093{
1094 struct sk_buff *skb = re->skb;
1095 int i;
1096
1097 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1098 PCI_DMA_FROMDEVICE);
1099
1100 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1101 pci_unmap_page(pdev, re->frag_addr[i],
1102 skb_shinfo(skb)->frags[i].size,
1103 PCI_DMA_FROMDEVICE);
1104}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106/* Tell chip where to start receive checksum.
1107 * Actually has two checksums, but set both same to avoid possible byte
1108 * order problems.
1109 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001111{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001112 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001114 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1115 le->ctrl = 0;
1116 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001118 sky2_write32(sky2->hw,
1119 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1120 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121}
1122
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001123/*
1124 * The RX Stop command will not work for Yukon-2 if the BMU does not
1125 * reach the end of packet and since we can't make sure that we have
1126 * incoming data, we must reset the BMU while it is not doing a DMA
1127 * transfer. Since it is possible that the RX path is still active,
1128 * the RX RAM buffer will be stopped first, so any possible incoming
1129 * data will not trigger a DMA. After the RAM buffer is stopped, the
1130 * BMU is polled until any DMA in progress is ended and only then it
1131 * will be reset.
1132 */
1133static void sky2_rx_stop(struct sky2_port *sky2)
1134{
1135 struct sky2_hw *hw = sky2->hw;
1136 unsigned rxq = rxqaddr[sky2->port];
1137 int i;
1138
1139 /* disable the RAM Buffer receive queue */
1140 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1141
1142 for (i = 0; i < 0xffff; i++)
1143 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1144 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1145 goto stopped;
1146
1147 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1148 sky2->netdev->name);
1149stopped:
1150 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1151
1152 /* reset the Rx prefetch unit */
1153 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001154 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001155}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001156
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001157/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158static void sky2_rx_clean(struct sky2_port *sky2)
1159{
1160 unsigned i;
1161
1162 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001163 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001164 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001165
1166 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001167 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001168 kfree_skb(re->skb);
1169 re->skb = NULL;
1170 }
1171 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001172 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173}
1174
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001175/* Basic MII support */
1176static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1177{
1178 struct mii_ioctl_data *data = if_mii(ifr);
1179 struct sky2_port *sky2 = netdev_priv(dev);
1180 struct sky2_hw *hw = sky2->hw;
1181 int err = -EOPNOTSUPP;
1182
1183 if (!netif_running(dev))
1184 return -ENODEV; /* Phy still in reset */
1185
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001186 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001187 case SIOCGMIIPHY:
1188 data->phy_id = PHY_ADDR_MARV;
1189
1190 /* fallthru */
1191 case SIOCGMIIREG: {
1192 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001193
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001194 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001195 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001196 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001197
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001198 data->val_out = val;
1199 break;
1200 }
1201
1202 case SIOCSMIIREG:
1203 if (!capable(CAP_NET_ADMIN))
1204 return -EPERM;
1205
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001206 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001207 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1208 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001209 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001210 break;
1211 }
1212 return err;
1213}
1214
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001215#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001216static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001217{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001218 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001219 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1220 RX_VLAN_STRIP_ON);
1221 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1222 TX_VLAN_TAG_ON);
1223 } else {
1224 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1225 RX_VLAN_STRIP_OFF);
1226 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1227 TX_VLAN_TAG_OFF);
1228 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001229}
1230
1231static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1232{
1233 struct sky2_port *sky2 = netdev_priv(dev);
1234 struct sky2_hw *hw = sky2->hw;
1235 u16 port = sky2->port;
1236
1237 netif_tx_lock_bh(dev);
1238 napi_disable(&hw->napi);
1239
1240 sky2->vlgrp = grp;
1241 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001242
David S. Millerd1d08d12008-01-07 20:53:33 -08001243 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001244 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001245 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001246}
1247#endif
1248
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001249/* Amount of required worst case padding in rx buffer */
1250static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1251{
1252 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1253}
1254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001255/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001256 * Allocate an skb for receiving. If the MTU is large enough
1257 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001258 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001259static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001260{
1261 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001262 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001263
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001264 skb = __skb_dequeue(&sky2->rx_recycle);
1265 if (!skb)
1266 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1267 + sky2_rx_pad(sky2->hw));
1268 if (!skb)
1269 goto nomem;
1270
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001271 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001272 unsigned char *start;
1273 /*
1274 * Workaround for a bug in FIFO that cause hang
1275 * if the FIFO if the receive buffer is not 64 byte aligned.
1276 * The buffer returned from netdev_alloc_skb is
1277 * aligned except if slab debugging is enabled.
1278 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001279 start = PTR_ALIGN(skb->data, 8);
1280 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001281 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001282 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001283
1284 for (i = 0; i < sky2->rx_nfrags; i++) {
1285 struct page *page = alloc_page(GFP_ATOMIC);
1286
1287 if (!page)
1288 goto free_partial;
1289 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001290 }
1291
1292 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001293free_partial:
1294 kfree_skb(skb);
1295nomem:
1296 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001297}
1298
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001299static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1300{
1301 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1302}
1303
Stephen Hemminger82788c72006-01-17 13:43:10 -08001304/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001306 * Normal case this ends up creating one list element for skb
1307 * in the receive ring. Worst case if using large MTU and each
1308 * allocation falls on a different 64 bit region, that results
1309 * in 6 list elements per ring entry.
1310 * One element is used for checksum enable/disable, and one
1311 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001313static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001315 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001316 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001317 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001318 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001320 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001321 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001322
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001323 /* On PCI express lowering the watermark gives better performance */
1324 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1325 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1326
1327 /* These chips have no ram buffer?
1328 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001329 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc42006-12-04 17:08:19 -08001330 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1331 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001332 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001333
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001334 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1335
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001336 if (!(hw->flags & SKY2_HW_NEW_LE))
1337 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338
Stephen Hemminger14d02632006-09-26 11:57:43 -07001339 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001340 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001341
1342 /* Stopping point for hardware truncation */
1343 thresh = (size - 8) / sizeof(u32);
1344
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001345 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001346 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1347
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001348 /* Compute residue after pages */
1349 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001351 /* Optimize to handle small packets and headers */
1352 if (size < copybreak)
1353 size = copybreak;
1354 if (size < ETH_HLEN)
1355 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001356
Stephen Hemminger14d02632006-09-26 11:57:43 -07001357 sky2->rx_data_size = size;
1358
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001359 skb_queue_head_init(&sky2->rx_recycle);
1360
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361 /* Fill Rx ring */
1362 for (i = 0; i < sky2->rx_pending; i++) {
1363 re = sky2->rx_ring + i;
1364
1365 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001366 if (!re->skb)
1367 goto nomem;
1368
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001369 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1370 dev_kfree_skb(re->skb);
1371 re->skb = NULL;
1372 goto nomem;
1373 }
1374
Stephen Hemminger14d02632006-09-26 11:57:43 -07001375 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001376 }
1377
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001378 /*
1379 * The receiver hangs if it receives frames larger than the
1380 * packet buffer. As a workaround, truncate oversize frames, but
1381 * the register is limited to 9 bits, so if you do frames > 2052
1382 * you better get the MTU right!
1383 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001384 if (thresh > 0x1ff)
1385 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1386 else {
1387 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1388 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1389 }
1390
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001391 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001392 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 return 0;
1394nomem:
1395 sky2_rx_clean(sky2);
1396 return -ENOMEM;
1397}
1398
1399/* Bring up network interface. */
1400static int sky2_up(struct net_device *dev)
1401{
1402 struct sky2_port *sky2 = netdev_priv(dev);
1403 struct sky2_hw *hw = sky2->hw;
1404 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001405 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001406 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001407 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001408
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001409 /*
1410 * On dual port PCI-X card, there is an problem where status
1411 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001412 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001413 if (otherdev && netif_running(otherdev) &&
1414 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001415 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001416
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001417 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001418 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001419 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1420
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001421 }
1422
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001423 netif_carrier_off(dev);
1424
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 /* must be power of 2 */
1426 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427 TX_RING_SIZE *
1428 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429 &sky2->tx_le_map);
1430 if (!sky2->tx_le)
1431 goto err_out;
1432
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001433 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434 GFP_KERNEL);
1435 if (!sky2->tx_ring)
1436 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001437
1438 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439
1440 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1441 &sky2->rx_le_map);
1442 if (!sky2->rx_le)
1443 goto err_out;
1444 memset(sky2->rx_le, 0, RX_LE_BYTES);
1445
Stephen Hemminger291ea612006-09-26 11:57:41 -07001446 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447 GFP_KERNEL);
1448 if (!sky2->rx_ring)
1449 goto err_out;
1450
1451 sky2_mac_init(hw, port);
1452
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001453 /* Register is number of 4K blocks on internal RAM buffer. */
1454 ramsize = sky2_read8(hw, B2_E_0) * 4;
1455 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001456 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001457
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001458 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001459 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001460 if (ramsize < 16)
1461 rxspace = ramsize / 2;
1462 else
1463 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464
Stephen Hemminger67712902006-12-04 15:53:45 -08001465 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1466 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1467
1468 /* Make sure SyncQ is disabled */
1469 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1470 RB_RST_SET);
1471 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001472
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001473 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001474
Stephen Hemminger69161612007-06-04 17:23:26 -07001475 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1476 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1477 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1478
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001479 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001480 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1481 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07001482 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001483
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1485 TX_RING_SIZE - 1);
1486
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001487#ifdef SKY2_VLAN_TAG_USED
1488 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1489#endif
1490
Mike McCormackf6caa142009-07-31 01:57:42 +00001491 sky2->restarting = 0;
1492
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001493 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001494 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001495 goto err_out;
1496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001498 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001499 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001500 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001501 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001502
Stephen Hemmingera7bffe72008-01-23 19:11:51 -08001503 sky2_set_multicast(dev);
Alexey Dobriyana11da892009-01-30 13:45:31 -08001504
Mike McCormackf6caa142009-07-31 01:57:42 +00001505 /* wake queue incase we are restarting */
1506 netif_wake_queue(dev);
1507
Alexey Dobriyana11da892009-01-30 13:45:31 -08001508 if (netif_msg_ifup(sky2))
1509 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510 return 0;
1511
1512err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001513 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001514 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1515 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001516 sky2->rx_le = NULL;
1517 }
1518 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 pci_free_consistent(hw->pdev,
1520 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1521 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001522 sky2->tx_le = NULL;
1523 }
1524 kfree(sky2->tx_ring);
1525 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526
Stephen Hemminger1b537562005-12-20 15:08:07 -08001527 sky2->tx_ring = NULL;
1528 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 return err;
1530}
1531
Stephen Hemminger793b8832005-09-14 16:06:14 -07001532/* Modular subtraction in ring */
1533static inline int tx_dist(unsigned tail, unsigned head)
1534{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001535 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536}
1537
1538/* Number of list elements available for next tx */
1539static inline int tx_avail(const struct sky2_port *sky2)
1540{
Mike McCormackf6caa142009-07-31 01:57:42 +00001541 if (unlikely(sky2->restarting))
1542 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1544}
1545
1546/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001547static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001548{
1549 unsigned count;
1550
1551 count = sizeof(dma_addr_t) / sizeof(u32);
1552 count += skb_shinfo(skb)->nr_frags * count;
1553
Herbert Xu89114af2006-07-08 13:34:32 -07001554 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 ++count;
1556
Patrick McHardy84fa7932006-08-29 16:44:56 -07001557 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558 ++count;
1559
1560 return count;
1561}
1562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 * Put one packet in ring for transmit.
1565 * A single packet can generate multiple list elements, and
1566 * the number of ring elements will probably be less than the number
1567 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1570{
1571 struct sky2_port *sky2 = netdev_priv(dev);
1572 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001573 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001574 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001575 unsigned i, len;
1576 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577 dma_addr_t mapping;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578 u16 mss;
1579 u8 ctrl;
1580
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001581 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1582 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 len = skb_headlen(skb);
1585 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001586
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001587 if (pci_dma_mapping_error(hw->pdev, mapping))
1588 goto mapping_error;
1589
Mike McCormack9b289c32009-08-14 05:15:12 +00001590 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001591 if (unlikely(netif_msg_tx_queued(sky2)))
1592 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001593 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001594
Stephen Hemminger86c68872008-01-10 16:14:12 -08001595 /* Send high bits if needed */
1596 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001597 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001598 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001599 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
1602 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001603 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001605
1606 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001607 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
Stephen Hemminger69161612007-06-04 17:23:26 -07001609 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001610 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001611 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001612
1613 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001614 le->opcode = OP_MSS | HW_OWNER;
1615 else
1616 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001617 sky2->tx_last_mss = mss;
1618 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 }
1620
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001622#ifdef SKY2_VLAN_TAG_USED
1623 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1624 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1625 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001626 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001627 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001628 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001629 } else
1630 le->opcode |= OP_VLAN;
1631 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1632 ctrl |= INS_VLAN;
1633 }
1634#endif
1635
1636 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001637 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001638 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001639 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001640 ctrl |= CALSUM; /* auto checksum */
1641 else {
1642 const unsigned offset = skb_transport_offset(skb);
1643 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001644
Stephen Hemminger69161612007-06-04 17:23:26 -07001645 tcpsum = offset << 16; /* sum start */
1646 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647
Stephen Hemminger69161612007-06-04 17:23:26 -07001648 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1649 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1650 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001651
Stephen Hemminger69161612007-06-04 17:23:26 -07001652 if (tcpsum != sky2->tx_tcpsum) {
1653 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001654
Mike McCormack9b289c32009-08-14 05:15:12 +00001655 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 le->addr = cpu_to_le32(tcpsum);
1657 le->length = 0; /* initial checksum value */
1658 le->ctrl = 1; /* one packet */
1659 le->opcode = OP_TCPLISW | HW_OWNER;
1660 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001661 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662 }
1663
Mike McCormack9b289c32009-08-14 05:15:12 +00001664 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001665 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 le->length = cpu_to_le16(len);
1667 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
Stephen Hemminger291ea612006-09-26 11:57:41 -07001670 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001672 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001673 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674
1675 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001676 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677
1678 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1679 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001680
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001681 if (pci_dma_mapping_error(hw->pdev, mapping))
1682 goto mapping_unwind;
1683
Stephen Hemminger86c68872008-01-10 16:14:12 -08001684 if (sizeof(dma_addr_t) > sizeof(u32)) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001685 le = get_tx_le(sky2, &slot);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001686 le->addr = cpu_to_le32(upper_32_bits(mapping));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687 le->ctrl = 0;
1688 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 }
1690
Mike McCormack9b289c32009-08-14 05:15:12 +00001691 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001692 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001693 le->length = cpu_to_le16(frag->size);
1694 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
Stephen Hemminger291ea612006-09-26 11:57:41 -07001697 re = tx_le_re(sky2, le);
1698 re->skb = skb;
1699 pci_unmap_addr_set(re, mapaddr, mapping);
1700 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001702
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703 le->ctrl |= EOP;
1704
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 sky2->tx_prod = slot;
1706
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001707 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1708 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001709
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001710 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001712 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001713
1714mapping_unwind:
Mike McCormack9b289c32009-08-14 05:15:12 +00001715 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001716 le = sky2->tx_le + i;
1717 re = sky2->tx_ring + i;
1718
1719 switch(le->opcode & ~HW_OWNER) {
1720 case OP_LARGESEND:
1721 case OP_PACKET:
1722 pci_unmap_single(hw->pdev,
1723 pci_unmap_addr(re, mapaddr),
1724 pci_unmap_len(re, maplen),
1725 PCI_DMA_TODEVICE);
1726 break;
1727 case OP_BUFFER:
1728 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1729 pci_unmap_len(re, maplen),
1730 PCI_DMA_TODEVICE);
1731 break;
1732 }
1733 }
1734
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001735mapping_error:
1736 if (net_ratelimit())
1737 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1738 dev_kfree_skb(skb);
1739 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740}
1741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 * Free ring elements from starting at tx_cons until "done"
1744 *
1745 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001746 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001748static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001750 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001751 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001752 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001754 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001755
Stephen Hemminger291ea612006-09-26 11:57:41 -07001756 for (idx = sky2->tx_cons; idx != done;
1757 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1758 struct sky2_tx_le *le = sky2->tx_le + idx;
1759 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760
Stephen Hemminger291ea612006-09-26 11:57:41 -07001761 switch(le->opcode & ~HW_OWNER) {
1762 case OP_LARGESEND:
1763 case OP_PACKET:
1764 pci_unmap_single(pdev,
1765 pci_unmap_addr(re, mapaddr),
1766 pci_unmap_len(re, maplen),
1767 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001768 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001769 case OP_BUFFER:
1770 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1771 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001772 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001773 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774 }
1775
Stephen Hemminger291ea612006-09-26 11:57:41 -07001776 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001777 struct sk_buff *skb = re->skb;
1778
Stephen Hemminger291ea612006-09-26 11:57:41 -07001779 if (unlikely(netif_msg_tx_done(sky2)))
1780 printk(KERN_DEBUG "%s: tx done %u\n",
1781 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001782
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001783 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001784 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001785
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001786 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1787 && skb_recycle_check(skb, sky2->rx_data_size
1788 + sky2_rx_pad(sky2->hw)))
1789 __skb_queue_head(&sky2->rx_recycle, skb);
1790 else
1791 dev_kfree_skb_any(skb);
1792
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001793 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001794 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001796
Stephen Hemminger291ea612006-09-26 11:57:41 -07001797 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001798 smp_mb();
1799
Stephen Hemminger22e11702006-07-12 15:23:48 -07001800 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802}
1803
1804/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001805static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001807 struct sky2_port *sky2 = netdev_priv(dev);
1808
1809 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001810 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001811 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812}
1813
Mike McCormacka5109962009-08-14 05:15:13 +00001814static void sky2_tx_reset(struct sky2_port* sky2)
1815{
1816 unsigned port = sky2->port;
1817 struct sky2_hw *hw = sky2->hw;
1818
1819 /* Disable Force Sync bit and Enable Alloc bit */
1820 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1821 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1822
1823 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1824 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1825 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1826
1827 /* Reset the PCI FIFO of the async Tx queue */
1828 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1829 BMU_RST_SET | BMU_FIFO_RST);
1830
1831 /* Reset the Tx prefetch units */
1832 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1833 PREF_UNIT_RST_SET);
1834
1835 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1836 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1837}
1838
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839/* Network shutdown */
1840static int sky2_down(struct net_device *dev)
1841{
1842 struct sky2_port *sky2 = netdev_priv(dev);
1843 struct sky2_hw *hw = sky2->hw;
1844 unsigned port = sky2->port;
1845 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001846 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
Stephen Hemminger1b537562005-12-20 15:08:07 -08001848 /* Never really got started! */
1849 if (!sky2->tx_le)
1850 return 0;
1851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 if (netif_msg_ifdown(sky2))
1853 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1854
Mike McCormackf6caa142009-07-31 01:57:42 +00001855 /* explicitly shut off tx incase we're restarting */
1856 sky2->restarting = 1;
1857 netif_tx_disable(dev);
1858
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001859 /* Force flow control off */
1860 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862 /* Stop transmitter */
1863 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1864 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1865
1866 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001867 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
1869 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1872
1873 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1874
1875 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1877 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1879
Mike McCormacka5109962009-08-14 05:15:13 +00001880 sky2_tx_reset(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001881
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001882 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883
Stephen Hemminger6c835042009-06-17 07:30:35 +00001884 /* Force any delayed status interrrupt and NAPI */
1885 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1886 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1887 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1888 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1889
Mike McCormacka947a392009-07-21 20:57:56 -07001890 sky2_rx_stop(sky2);
1891
1892 /* Disable port IRQ */
1893 imask = sky2_read32(hw, B0_IMSK);
1894 imask &= ~portirq_msk[port];
1895 sky2_write32(hw, B0_IMSK, imask);
1896 sky2_read32(hw, B0_IMSK);
1897
Stephen Hemminger6c835042009-06-17 07:30:35 +00001898 synchronize_irq(hw->pdev->irq);
1899 napi_synchronize(&hw->napi);
1900
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001901 sky2_phy_power_down(hw, port);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001902
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001903 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1905
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001906 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907 sky2_rx_clean(sky2);
1908
1909 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1910 sky2->rx_le, sky2->rx_le_map);
1911 kfree(sky2->rx_ring);
1912
1913 pci_free_consistent(hw->pdev,
1914 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1915 sky2->tx_le, sky2->tx_le_map);
1916 kfree(sky2->tx_ring);
1917
Stephen Hemminger1b537562005-12-20 15:08:07 -08001918 sky2->tx_le = NULL;
1919 sky2->rx_le = NULL;
1920
1921 sky2->rx_ring = NULL;
1922 sky2->tx_ring = NULL;
1923
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924 return 0;
1925}
1926
1927static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1928{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001929 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001930 return SPEED_1000;
1931
Stephen Hemminger05745c42007-09-19 15:36:45 -07001932 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1933 if (aux & PHY_M_PS_SPEED_100)
1934 return SPEED_100;
1935 else
1936 return SPEED_10;
1937 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938
1939 switch (aux & PHY_M_PS_SPEED_MSK) {
1940 case PHY_M_PS_SPEED_1000:
1941 return SPEED_1000;
1942 case PHY_M_PS_SPEED_100:
1943 return SPEED_100;
1944 default:
1945 return SPEED_10;
1946 }
1947}
1948
1949static void sky2_link_up(struct sky2_port *sky2)
1950{
1951 struct sky2_hw *hw = sky2->hw;
1952 unsigned port = sky2->port;
1953 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001954 static const char *fc_name[] = {
1955 [FC_NONE] = "none",
1956 [FC_TX] = "tx",
1957 [FC_RX] = "rx",
1958 [FC_BOTH] = "both",
1959 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001962 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1964 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965
1966 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1967
1968 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969
Stephen Hemminger75e80682007-09-19 15:36:46 -07001970 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001973 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1975
1976 if (netif_msg_link(sky2))
1977 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001978 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 sky2->netdev->name, sky2->speed,
1980 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001981 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982}
1983
1984static void sky2_link_down(struct sky2_port *sky2)
1985{
1986 struct sky2_hw *hw = sky2->hw;
1987 unsigned port = sky2->port;
1988 u16 reg;
1989
1990 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1991
1992 reg = gma_read16(hw, port, GM_GP_CTRL);
1993 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1994 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001997
1998 /* Turn on link LED */
1999 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2000
2001 if (netif_msg_link(sky2))
2002 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004 sky2_phy_init(hw, port);
2005}
2006
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002007static enum flow_control sky2_flow(int rx, int tx)
2008{
2009 if (rx)
2010 return tx ? FC_BOTH : FC_RX;
2011 else
2012 return tx ? FC_TX : FC_NONE;
2013}
2014
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2016{
2017 struct sky2_hw *hw = sky2->hw;
2018 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002019 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002021 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002022 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023 if (lpa & PHY_M_AN_RF) {
2024 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2025 return -1;
2026 }
2027
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2029 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2030 sky2->netdev->name);
2031 return -1;
2032 }
2033
Stephen Hemminger793b8832005-09-14 16:06:14 -07002034 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002035 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002036
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002037 /* Since the pause result bits seem to in different positions on
2038 * different chips. look at registers.
2039 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002040 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002041 /* Shift for bits in fiber PHY */
2042 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2043 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002045 if (advert & ADVERTISE_1000XPAUSE)
2046 advert |= ADVERTISE_PAUSE_CAP;
2047 if (advert & ADVERTISE_1000XPSE_ASYM)
2048 advert |= ADVERTISE_PAUSE_ASYM;
2049 if (lpa & LPA_1000XPAUSE)
2050 lpa |= LPA_PAUSE_CAP;
2051 if (lpa & LPA_1000XPAUSE_ASYM)
2052 lpa |= LPA_PAUSE_ASYM;
2053 }
2054
2055 sky2->flow_status = FC_NONE;
2056 if (advert & ADVERTISE_PAUSE_CAP) {
2057 if (lpa & LPA_PAUSE_CAP)
2058 sky2->flow_status = FC_BOTH;
2059 else if (advert & ADVERTISE_PAUSE_ASYM)
2060 sky2->flow_status = FC_RX;
2061 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2062 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2063 sky2->flow_status = FC_TX;
2064 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002065
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002066 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002067 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002068 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002069
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002070 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002071 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2072 else
2073 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2074
2075 return 0;
2076}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002077
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002078/* Interrupt from PHY */
2079static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002081 struct net_device *dev = hw->dev[port];
2082 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 u16 istatus, phystat;
2084
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002085 if (!netif_running(dev))
2086 return;
2087
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002088 spin_lock(&sky2->phy_lock);
2089 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2090 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2091
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092 if (netif_msg_intr(sky2))
2093 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2094 sky2->netdev->name, istatus, phystat);
2095
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002096 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002099 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100 }
2101
Stephen Hemminger793b8832005-09-14 16:06:14 -07002102 if (istatus & PHY_M_IS_LSP_CHANGE)
2103 sky2->speed = sky2_phy_speed(hw, phystat);
2104
2105 if (istatus & PHY_M_IS_DUP_CHANGE)
2106 sky2->duplex =
2107 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2108
2109 if (istatus & PHY_M_IS_LST_CHANGE) {
2110 if (phystat & PHY_M_PS_LINK_UP)
2111 sky2_link_up(sky2);
2112 else
2113 sky2_link_down(sky2);
2114 }
2115out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002116 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117}
2118
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002119/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002120 * and tx queue is full (stopped).
2121 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122static void sky2_tx_timeout(struct net_device *dev)
2123{
2124 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002125 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002126
2127 if (netif_msg_timer(sky2))
2128 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2129
Stephen Hemminger8f246642006-03-20 15:48:21 -08002130 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002131 dev->name, sky2->tx_cons, sky2->tx_prod,
2132 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2133 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002134
Stephen Hemminger81906792007-02-15 16:40:33 -08002135 /* can't restart safely under softirq */
2136 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137}
2138
2139static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2140{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002141 struct sky2_port *sky2 = netdev_priv(dev);
2142 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002143 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002144 int err;
2145 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002146 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147
2148 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2149 return -EINVAL;
2150
Stephen Hemminger05745c42007-09-19 15:36:45 -07002151 if (new_mtu > ETH_DATA_LEN &&
2152 (hw->chip_id == CHIP_ID_YUKON_FE ||
2153 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002154 return -EINVAL;
2155
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002156 if (!netif_running(dev)) {
2157 dev->mtu = new_mtu;
2158 return 0;
2159 }
2160
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002161 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002162 sky2_write32(hw, B0_IMSK, 0);
2163
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002164 dev->trans_start = jiffies; /* prevent tx timeout */
2165 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002166 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002167
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002168 synchronize_irq(hw->pdev->irq);
2169
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002170 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002171 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002172
2173 ctl = gma_read16(hw, port, GM_GP_CTRL);
2174 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002175 sky2_rx_stop(sky2);
2176 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177
2178 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002179
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002180 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2181 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002183 if (dev->mtu > ETH_DATA_LEN)
2184 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002185
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002186 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002187
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002188 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002189
2190 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002191 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002192
David S. Millerd1d08d12008-01-07 20:53:33 -08002193 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002194 napi_enable(&hw->napi);
2195
Stephen Hemminger1b537562005-12-20 15:08:07 -08002196 if (err)
2197 dev_close(dev);
2198 else {
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07002199 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002200
Stephen Hemminger1b537562005-12-20 15:08:07 -08002201 netif_wake_queue(dev);
2202 }
2203
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 return err;
2205}
2206
Stephen Hemminger14d02632006-09-26 11:57:43 -07002207/* For small just reuse existing skb for next receive */
2208static struct sk_buff *receive_copy(struct sky2_port *sky2,
2209 const struct rx_ring_info *re,
2210 unsigned length)
2211{
2212 struct sk_buff *skb;
2213
2214 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2215 if (likely(skb)) {
2216 skb_reserve(skb, 2);
2217 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2218 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002219 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002220 skb->ip_summed = re->skb->ip_summed;
2221 skb->csum = re->skb->csum;
2222 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2223 length, PCI_DMA_FROMDEVICE);
2224 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002225 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002226 }
2227 return skb;
2228}
2229
2230/* Adjust length of skb with fragments to match received data */
2231static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2232 unsigned int length)
2233{
2234 int i, num_frags;
2235 unsigned int size;
2236
2237 /* put header into skb */
2238 size = min(length, hdr_space);
2239 skb->tail += size;
2240 skb->len += size;
2241 length -= size;
2242
2243 num_frags = skb_shinfo(skb)->nr_frags;
2244 for (i = 0; i < num_frags; i++) {
2245 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2246
2247 if (length == 0) {
2248 /* don't need this page */
2249 __free_page(frag->page);
2250 --skb_shinfo(skb)->nr_frags;
2251 } else {
2252 size = min(length, (unsigned) PAGE_SIZE);
2253
2254 frag->size = size;
2255 skb->data_len += size;
2256 skb->truesize += size;
2257 skb->len += size;
2258 length -= size;
2259 }
2260 }
2261}
2262
2263/* Normal packet - take skb from ring element and put in a new one */
2264static struct sk_buff *receive_new(struct sky2_port *sky2,
2265 struct rx_ring_info *re,
2266 unsigned int length)
2267{
2268 struct sk_buff *skb, *nskb;
2269 unsigned hdr_space = sky2->rx_data_size;
2270
Stephen Hemminger14d02632006-09-26 11:57:43 -07002271 /* Don't be tricky about reusing pages (yet) */
2272 nskb = sky2_rx_alloc(sky2);
2273 if (unlikely(!nskb))
2274 return NULL;
2275
2276 skb = re->skb;
2277 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2278
2279 prefetch(skb->data);
2280 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002281 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2282 dev_kfree_skb(nskb);
2283 re->skb = skb;
2284 return NULL;
2285 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002286
2287 if (skb_shinfo(skb)->nr_frags)
2288 skb_put_frags(skb, hdr_space, length);
2289 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002290 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002291 return skb;
2292}
2293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002294/*
2295 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002296 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002298static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 u16 length, u32 status)
2300{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002301 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002302 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002303 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002304 u16 count = (status & GMR_FS_LEN) >> 16;
2305
2306#ifdef SKY2_VLAN_TAG_USED
2307 /* Account for vlan tag */
2308 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2309 count -= VLAN_HLEN;
2310#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311
2312 if (unlikely(netif_msg_rx_status(sky2)))
2313 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002314 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315
Stephen Hemminger793b8832005-09-14 16:06:14 -07002316 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002317 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002318
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002319 /* This chip has hardware problems that generates bogus status.
2320 * So do only marginal checking and expect higher level protocols
2321 * to handle crap frames.
2322 */
2323 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2324 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2325 length != count)
2326 goto okay;
2327
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002328 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329 goto error;
2330
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002331 if (!(status & GMR_FS_RX_OK))
2332 goto resubmit;
2333
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002334 /* if length reported by DMA does not match PHY, packet was truncated */
2335 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002336 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002337
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002338okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002339 if (length < copybreak)
2340 skb = receive_copy(sky2, re, length);
2341 else
2342 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002343resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002344 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002345
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346 return skb;
2347
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002348len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002349 /* Truncation of overlength packets
2350 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002351 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002352 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002353 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2354 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002355 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002356
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002358 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002359 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002360 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002361 goto resubmit;
2362 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002363
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002364 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002366 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002367
2368 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002369 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002371 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002373 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002374
Stephen Hemminger793b8832005-09-14 16:06:14 -07002375 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376}
2377
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002378/* Transmit complete */
2379static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002380{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002381 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002382
Mike McCormackf6caa142009-07-31 01:57:42 +00002383 if (likely(netif_running(dev) && !sky2->restarting)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002384 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002385 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002386 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002387 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388}
2389
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002390static inline void sky2_skb_rx(const struct sky2_port *sky2,
2391 u32 status, struct sk_buff *skb)
2392{
2393#ifdef SKY2_VLAN_TAG_USED
2394 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2395 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2396 if (skb->ip_summed == CHECKSUM_NONE)
2397 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2398 else
2399 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2400 vlan_tag, skb);
2401 return;
2402 }
2403#endif
2404 if (skb->ip_summed == CHECKSUM_NONE)
2405 netif_receive_skb(skb);
2406 else
2407 napi_gro_receive(&sky2->hw->napi, skb);
2408}
2409
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002410static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2411 unsigned packets, unsigned bytes)
2412{
2413 if (packets) {
2414 struct net_device *dev = hw->dev[port];
2415
2416 dev->stats.rx_packets += packets;
2417 dev->stats.rx_bytes += bytes;
2418 dev->last_rx = jiffies;
2419 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2420 }
2421}
2422
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002423/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002424static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002425{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002426 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002427 unsigned int total_bytes[2] = { 0 };
2428 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002429
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002430 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002431 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002432 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002433 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002434 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002435 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 u32 status;
2438 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002439 u8 opcode = le->opcode;
2440
2441 if (!(opcode & HW_OWNER))
2442 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002443
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002444 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002445
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002446 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002447 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002448 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002449 length = le16_to_cpu(le->length);
2450 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002452 le->opcode = 0;
2453 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002454 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002455 total_packets[port]++;
2456 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002457 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002458 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002459 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002460 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002461 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002462
Stephen Hemminger69161612007-06-04 17:23:26 -07002463 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002464 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002465 if (sky2->rx_csum &&
2466 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2467 (le->css & CSS_TCPUDPCSOK))
2468 skb->ip_summed = CHECKSUM_UNNECESSARY;
2469 else
2470 skb->ip_summed = CHECKSUM_NONE;
2471 }
2472
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002473 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002474
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002475 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002476
Stephen Hemminger22e11702006-07-12 15:23:48 -07002477 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002478 if (++work_done >= to_do)
2479 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480 break;
2481
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002482#ifdef SKY2_VLAN_TAG_USED
2483 case OP_RXVLAN:
2484 sky2->rx_tag = length;
2485 break;
2486
2487 case OP_RXCHKSVLAN:
2488 sky2->rx_tag = length;
2489 /* fall through */
2490#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002492 if (!sky2->rx_csum)
2493 break;
2494
Stephen Hemminger05745c42007-09-19 15:36:45 -07002495 /* If this happens then driver assuming wrong format */
2496 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2497 if (net_ratelimit())
2498 printk(KERN_NOTICE "%s: unexpected"
2499 " checksum status\n",
2500 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002501 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002502 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002503
Stephen Hemminger87418302007-03-08 12:42:30 -08002504 /* Both checksum counters are programmed to start at
2505 * the same offset, so unless there is a problem they
2506 * should match. This failure is an early indication that
2507 * hardware receive checksumming won't work.
2508 */
2509 if (likely(status >> 16 == (status & 0xffff))) {
2510 skb = sky2->rx_ring[sky2->rx_next].skb;
2511 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002512 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002513 } else {
2514 printk(KERN_NOTICE PFX "%s: hardware receive "
2515 "checksum problem (status = %#x)\n",
2516 dev->name, status);
2517 sky2->rx_csum = 0;
2518 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002519 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002520 BMU_DIS_RX_CHKSUM);
2521 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002522 break;
2523
2524 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002525 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002526 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2527 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002528 if (hw->dev[1])
2529 sky2_tx_done(hw->dev[1],
2530 ((status >> 24) & 0xff)
2531 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532 break;
2533
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534 default:
2535 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002536 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002537 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002539 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002541 /* Fully processed status ring so clear irq */
2542 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2543
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002544exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002545 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2546 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002547
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002548 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549}
2550
2551static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2552{
2553 struct net_device *dev = hw->dev[port];
2554
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2557 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558
2559 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002560 if (net_ratelimit())
2561 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2562 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563 /* Clear IRQ */
2564 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2565 }
2566
2567 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002568 if (net_ratelimit())
2569 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2570 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571
2572 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2573 }
2574
2575 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002576 if (net_ratelimit())
2577 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2579 }
2580
2581 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002582 if (net_ratelimit())
2583 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2585 }
2586
2587 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002588 if (net_ratelimit())
2589 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2590 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2592 }
2593}
2594
2595static void sky2_hw_intr(struct sky2_hw *hw)
2596{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002597 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002599 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2600
2601 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602
Stephen Hemminger793b8832005-09-14 16:06:14 -07002603 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002604 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605
2606 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002607 u16 pci_err;
2608
Stephen Hemminger82637e82008-01-23 19:16:04 -08002609 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002610 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002611 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002612 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002613 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002614
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002615 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002616 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002617 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618 }
2619
2620 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002621 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002622 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623
Stephen Hemminger82637e82008-01-23 19:16:04 -08002624 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002625 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2626 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2627 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002628 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002629 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002630
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002631 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002632 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633 }
2634
2635 if (status & Y2_HWE_L1_MASK)
2636 sky2_hw_error(hw, 0, status);
2637 status >>= 8;
2638 if (status & Y2_HWE_L1_MASK)
2639 sky2_hw_error(hw, 1, status);
2640}
2641
2642static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2643{
2644 struct net_device *dev = hw->dev[port];
2645 struct sky2_port *sky2 = netdev_priv(dev);
2646 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2647
2648 if (netif_msg_intr(sky2))
2649 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2650 dev->name, status);
2651
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002652 if (status & GM_IS_RX_CO_OV)
2653 gma_read16(hw, port, GM_RX_IRQ_SRC);
2654
2655 if (status & GM_IS_TX_CO_OV)
2656 gma_read16(hw, port, GM_TX_IRQ_SRC);
2657
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002659 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2661 }
2662
2663 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002664 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2666 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667}
2668
Stephen Hemminger40b01722007-04-11 14:47:59 -07002669/* This should never happen it is a bug. */
2670static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2671 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002672{
2673 struct net_device *dev = hw->dev[port];
2674 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002675 unsigned idx;
2676 const u64 *le = (q == Q_R1 || q == Q_R2)
2677 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002678
Stephen Hemminger40b01722007-04-11 14:47:59 -07002679 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2680 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2681 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2682 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002683
Stephen Hemminger40b01722007-04-11 14:47:59 -07002684 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002685}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002686
Stephen Hemminger75e80682007-09-19 15:36:46 -07002687static int sky2_rx_hung(struct net_device *dev)
2688{
2689 struct sky2_port *sky2 = netdev_priv(dev);
2690 struct sky2_hw *hw = sky2->hw;
2691 unsigned port = sky2->port;
2692 unsigned rxq = rxqaddr[port];
2693 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2694 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2695 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2696 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2697
2698 /* If idle and MAC or PCI is stuck */
2699 if (sky2->check.last == dev->last_rx &&
2700 ((mac_rp == sky2->check.mac_rp &&
2701 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2702 /* Check if the PCI RX hang */
2703 (fifo_rp == sky2->check.fifo_rp &&
2704 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2705 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2706 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2707 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2708 return 1;
2709 } else {
2710 sky2->check.last = dev->last_rx;
2711 sky2->check.mac_rp = mac_rp;
2712 sky2->check.mac_lev = mac_lev;
2713 sky2->check.fifo_rp = fifo_rp;
2714 sky2->check.fifo_lev = fifo_lev;
2715 return 0;
2716 }
2717}
2718
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002719static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002720{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002721 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002722
Stephen Hemminger75e80682007-09-19 15:36:46 -07002723 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002724 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002725 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002726 } else {
2727 int i, active = 0;
2728
2729 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002730 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002731 if (!netif_running(dev))
2732 continue;
2733 ++active;
2734
2735 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002736 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002737 sky2_rx_hung(dev)) {
2738 pr_info(PFX "%s: receiver hang detected\n",
2739 dev->name);
2740 schedule_work(&hw->restart_work);
2741 return;
2742 }
2743 }
2744
2745 if (active == 0)
2746 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002747 }
2748
Stephen Hemminger75e80682007-09-19 15:36:46 -07002749 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002750}
2751
Stephen Hemminger40b01722007-04-11 14:47:59 -07002752/* Hardware/software error handling */
2753static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002755 if (net_ratelimit())
2756 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002757
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002758 if (status & Y2_IS_HW_ERR)
2759 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002761 if (status & Y2_IS_IRQ_MAC1)
2762 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002764 if (status & Y2_IS_IRQ_MAC2)
2765 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002766
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002767 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002768 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002769
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002770 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002771 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002772
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002773 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002774 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002775
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002776 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002777 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2778}
2779
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002780static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002781{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002782 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002783 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002784 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002785 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002786
2787 if (unlikely(status & Y2_IS_ERROR))
2788 sky2_err_intr(hw, status);
2789
2790 if (status & Y2_IS_IRQ_PHY1)
2791 sky2_phy_intr(hw, 0);
2792
2793 if (status & Y2_IS_IRQ_PHY2)
2794 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795
Stephen Hemminger26691832007-10-11 18:31:13 -07002796 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2797 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002798
David S. Miller6f535762007-10-11 18:08:29 -07002799 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002800 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002801 }
David S. Miller6f535762007-10-11 18:08:29 -07002802
Stephen Hemminger26691832007-10-11 18:31:13 -07002803 napi_complete(napi);
2804 sky2_read32(hw, B0_Y2_SP_LISR);
2805done:
2806
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002807 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002808}
2809
David Howells7d12e782006-10-05 14:55:46 +01002810static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002811{
2812 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002813 u32 status;
2814
2815 /* Reading this mask interrupts as side effect */
2816 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2817 if (status == 0 || status == ~0)
2818 return IRQ_NONE;
2819
2820 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002821
2822 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824 return IRQ_HANDLED;
2825}
2826
2827#ifdef CONFIG_NET_POLL_CONTROLLER
2828static void sky2_netpoll(struct net_device *dev)
2829{
2830 struct sky2_port *sky2 = netdev_priv(dev);
2831
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002832 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833}
2834#endif
2835
2836/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002837static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002839 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002841 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002842 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002843 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002844 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002845 return 125;
2846
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002848 return 100;
2849
2850 case CHIP_ID_YUKON_FE_P:
2851 return 50;
2852
2853 case CHIP_ID_YUKON_XL:
2854 return 156;
2855
2856 default:
2857 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858 }
2859}
2860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002861static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2862{
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002863 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864}
2865
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08002866static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2867{
2868 return clk / sky2_mhz(hw);
2869}
2870
2871
Stephen Hemmingere3173832007-02-06 10:45:39 -08002872static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002874 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002875
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002876 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002877 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002882 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2883
2884 switch(hw->chip_id) {
2885 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002886 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002887 break;
2888
2889 case CHIP_ID_YUKON_EC_U:
2890 hw->flags = SKY2_HW_GIGABIT
2891 | SKY2_HW_NEWER_PHY
2892 | SKY2_HW_ADV_POWER_CTL;
2893 break;
2894
2895 case CHIP_ID_YUKON_EX:
2896 hw->flags = SKY2_HW_GIGABIT
2897 | SKY2_HW_NEWER_PHY
2898 | SKY2_HW_NEW_LE
2899 | SKY2_HW_ADV_POWER_CTL;
2900
2901 /* New transmit checksum */
2902 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2903 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2904 break;
2905
2906 case CHIP_ID_YUKON_EC:
2907 /* This rev is really old, and requires untested workarounds */
2908 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2909 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2910 return -EOPNOTSUPP;
2911 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002912 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002913 break;
2914
2915 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002916 break;
2917
Stephen Hemminger05745c42007-09-19 15:36:45 -07002918 case CHIP_ID_YUKON_FE_P:
2919 hw->flags = SKY2_HW_NEWER_PHY
2920 | SKY2_HW_NEW_LE
2921 | SKY2_HW_AUTO_TX_SUM
2922 | SKY2_HW_ADV_POWER_CTL;
2923 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002924
2925 case CHIP_ID_YUKON_SUPR:
2926 hw->flags = SKY2_HW_GIGABIT
2927 | SKY2_HW_NEWER_PHY
2928 | SKY2_HW_NEW_LE
2929 | SKY2_HW_AUTO_TX_SUM
2930 | SKY2_HW_ADV_POWER_CTL;
2931 break;
2932
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002933 case CHIP_ID_YUKON_UL_2:
2934 hw->flags = SKY2_HW_GIGABIT
2935 | SKY2_HW_ADV_POWER_CTL;
2936 break;
2937
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002938 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002939 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2940 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941 return -EOPNOTSUPP;
2942 }
2943
Stephen Hemmingere3173832007-02-06 10:45:39 -08002944 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002945 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2946 hw->flags |= SKY2_HW_FIBRE_PHY;
2947
Stephen Hemmingere3173832007-02-06 10:45:39 -08002948 hw->ports = 1;
2949 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2950 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2951 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2952 ++hw->ports;
2953 }
2954
2955 return 0;
2956}
2957
2958static void sky2_reset(struct sky2_hw *hw)
2959{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002960 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002961 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002962 int i, cap;
2963 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002966 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2967 status = sky2_read16(hw, HCU_CCSR);
2968 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2969 HCU_CCSR_UC_STATE_MSK);
2970 sky2_write16(hw, HCU_CCSR, status);
2971 } else
2972 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2973 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974
2975 /* do a SW reset */
2976 sky2_write8(hw, B0_CTST, CS_RST_SET);
2977 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2978
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002979 /* allow writes to PCI config */
2980 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002983 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002984 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002985 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986
2987 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2988
Stephen Hemminger555382c2007-08-29 12:58:14 -07002989 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2990 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002991 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2992 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002993
Stephen Hemminger555382c2007-08-29 12:58:14 -07002994 /* If error bit is stuck on ignore it */
2995 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2996 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002997 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002998 hwe_mask |= Y2_IS_PCI_EXP;
2999 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003001 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08003002 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 for (i = 0; i < hw->ports; i++) {
3005 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3006 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003007
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003008 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3009 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003010 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3011 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3012 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003013 }
3014
Stephen Hemminger793b8832005-09-14 16:06:14 -07003015 /* Clear I2C IRQ noise */
3016 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017
3018 /* turn off hardware timer (unused) */
3019 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3020 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003021
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3023
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003024 /* Turn off descriptor polling */
3025 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003026
3027 /* Turn off receive timestamp */
3028 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003029 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
3031 /* enable the Tx Arbiters */
3032 for (i = 0; i < hw->ports; i++)
3033 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3034
3035 /* Initialize ram interface */
3036 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003037 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038
3039 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3040 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3041 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3042 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3043 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3044 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3045 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3046 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3047 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3048 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3049 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3050 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3051 }
3052
Stephen Hemminger555382c2007-08-29 12:58:14 -07003053 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003056 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058 memset(hw->st_le, 0, STATUS_LE_BYTES);
3059 hw->st_idx = 0;
3060
3061 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3062 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3063
3064 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003065 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003066
3067 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003068 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003070 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3071 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003072
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003073 /* set Status-FIFO ISR watermark */
3074 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3075 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3076 else
3077 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003079 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003080 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3081 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082
Stephen Hemminger793b8832005-09-14 16:06:14 -07003083 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3085
3086 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3087 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3088 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003089}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090
Stephen Hemminger81906792007-02-15 16:40:33 -08003091static void sky2_restart(struct work_struct *work)
3092{
3093 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3094 struct net_device *dev;
3095 int i, err;
3096
Stephen Hemminger81906792007-02-15 16:40:33 -08003097 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003098 for (i = 0; i < hw->ports; i++) {
3099 dev = hw->dev[i];
3100 if (netif_running(dev))
3101 sky2_down(dev);
3102 }
3103
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003104 napi_disable(&hw->napi);
3105 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003106 sky2_reset(hw);
3107 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003108 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003109
3110 for (i = 0; i < hw->ports; i++) {
3111 dev = hw->dev[i];
3112 if (netif_running(dev)) {
3113 err = sky2_up(dev);
3114 if (err) {
3115 printk(KERN_INFO PFX "%s: could not restart %d\n",
3116 dev->name, err);
3117 dev_close(dev);
3118 }
3119 }
3120 }
3121
Stephen Hemminger81906792007-02-15 16:40:33 -08003122 rtnl_unlock();
3123}
3124
Stephen Hemmingere3173832007-02-06 10:45:39 -08003125static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3126{
3127 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3128}
3129
3130static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3131{
3132 const struct sky2_port *sky2 = netdev_priv(dev);
3133
3134 wol->supported = sky2_wol_supported(sky2->hw);
3135 wol->wolopts = sky2->wol;
3136}
3137
3138static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3139{
3140 struct sky2_port *sky2 = netdev_priv(dev);
3141 struct sky2_hw *hw = sky2->hw;
3142
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003143 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3144 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003145 return -EOPNOTSUPP;
3146
3147 sky2->wol = wol->wolopts;
3148
Stephen Hemminger05745c42007-09-19 15:36:45 -07003149 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3150 hw->chip_id == CHIP_ID_YUKON_EX ||
3151 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003152 sky2_write32(hw, B0_CTST, sky2->wol
3153 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3154
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003155 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3156
Stephen Hemmingere3173832007-02-06 10:45:39 -08003157 if (!netif_running(dev))
3158 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003159 return 0;
3160}
3161
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003162static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003164 if (sky2_is_copper(hw)) {
3165 u32 modes = SUPPORTED_10baseT_Half
3166 | SUPPORTED_10baseT_Full
3167 | SUPPORTED_100baseT_Half
3168 | SUPPORTED_100baseT_Full
3169 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003171 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003173 | SUPPORTED_1000baseT_Full;
3174 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003176 return SUPPORTED_1000baseT_Half
3177 | SUPPORTED_1000baseT_Full
3178 | SUPPORTED_Autoneg
3179 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180}
3181
Stephen Hemminger793b8832005-09-14 16:06:14 -07003182static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183{
3184 struct sky2_port *sky2 = netdev_priv(dev);
3185 struct sky2_hw *hw = sky2->hw;
3186
3187 ecmd->transceiver = XCVR_INTERNAL;
3188 ecmd->supported = sky2_supported_modes(hw);
3189 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003190 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003192 ecmd->speed = sky2->speed;
3193 } else {
3194 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003196 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003197
3198 ecmd->advertising = sky2->advertising;
3199 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200 ecmd->duplex = sky2->duplex;
3201 return 0;
3202}
3203
3204static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3205{
3206 struct sky2_port *sky2 = netdev_priv(dev);
3207 const struct sky2_hw *hw = sky2->hw;
3208 u32 supported = sky2_supported_modes(hw);
3209
3210 if (ecmd->autoneg == AUTONEG_ENABLE) {
3211 ecmd->advertising = supported;
3212 sky2->duplex = -1;
3213 sky2->speed = -1;
3214 } else {
3215 u32 setting;
3216
Stephen Hemminger793b8832005-09-14 16:06:14 -07003217 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003218 case SPEED_1000:
3219 if (ecmd->duplex == DUPLEX_FULL)
3220 setting = SUPPORTED_1000baseT_Full;
3221 else if (ecmd->duplex == DUPLEX_HALF)
3222 setting = SUPPORTED_1000baseT_Half;
3223 else
3224 return -EINVAL;
3225 break;
3226 case SPEED_100:
3227 if (ecmd->duplex == DUPLEX_FULL)
3228 setting = SUPPORTED_100baseT_Full;
3229 else if (ecmd->duplex == DUPLEX_HALF)
3230 setting = SUPPORTED_100baseT_Half;
3231 else
3232 return -EINVAL;
3233 break;
3234
3235 case SPEED_10:
3236 if (ecmd->duplex == DUPLEX_FULL)
3237 setting = SUPPORTED_10baseT_Full;
3238 else if (ecmd->duplex == DUPLEX_HALF)
3239 setting = SUPPORTED_10baseT_Half;
3240 else
3241 return -EINVAL;
3242 break;
3243 default:
3244 return -EINVAL;
3245 }
3246
3247 if ((setting & supported) == 0)
3248 return -EINVAL;
3249
3250 sky2->speed = ecmd->speed;
3251 sky2->duplex = ecmd->duplex;
3252 }
3253
3254 sky2->autoneg = ecmd->autoneg;
3255 sky2->advertising = ecmd->advertising;
3256
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003257 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003258 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003259 sky2_set_multicast(dev);
3260 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003261
3262 return 0;
3263}
3264
3265static void sky2_get_drvinfo(struct net_device *dev,
3266 struct ethtool_drvinfo *info)
3267{
3268 struct sky2_port *sky2 = netdev_priv(dev);
3269
3270 strcpy(info->driver, DRV_NAME);
3271 strcpy(info->version, DRV_VERSION);
3272 strcpy(info->fw_version, "N/A");
3273 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3274}
3275
3276static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003277 char name[ETH_GSTRING_LEN];
3278 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003279} sky2_stats[] = {
3280 { "tx_bytes", GM_TXO_OK_HI },
3281 { "rx_bytes", GM_RXO_OK_HI },
3282 { "tx_broadcast", GM_TXF_BC_OK },
3283 { "rx_broadcast", GM_RXF_BC_OK },
3284 { "tx_multicast", GM_TXF_MC_OK },
3285 { "rx_multicast", GM_RXF_MC_OK },
3286 { "tx_unicast", GM_TXF_UC_OK },
3287 { "rx_unicast", GM_RXF_UC_OK },
3288 { "tx_mac_pause", GM_TXF_MPAUSE },
3289 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003290 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 { "late_collision",GM_TXF_LAT_COL },
3292 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003293 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003294 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003295
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003296 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003298 { "rx_64_byte_packets", GM_RXF_64B },
3299 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3300 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3301 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3302 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3303 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3304 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003306 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3307 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003309
3310 { "tx_64_byte_packets", GM_TXF_64B },
3311 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3312 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3313 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3314 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3315 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3316 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3317 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318};
3319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320static u32 sky2_get_rx_csum(struct net_device *dev)
3321{
3322 struct sky2_port *sky2 = netdev_priv(dev);
3323
3324 return sky2->rx_csum;
3325}
3326
3327static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3328{
3329 struct sky2_port *sky2 = netdev_priv(dev);
3330
3331 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3334 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3335
3336 return 0;
3337}
3338
3339static u32 sky2_get_msglevel(struct net_device *netdev)
3340{
3341 struct sky2_port *sky2 = netdev_priv(netdev);
3342 return sky2->msg_enable;
3343}
3344
Stephen Hemminger9a7ae0a92005-09-27 15:28:42 -07003345static int sky2_nway_reset(struct net_device *dev)
3346{
3347 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a92005-09-27 15:28:42 -07003348
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003349 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a92005-09-27 15:28:42 -07003350 return -EINVAL;
3351
Stephen Hemminger1b537562005-12-20 15:08:07 -08003352 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003353 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a92005-09-27 15:28:42 -07003354
3355 return 0;
3356}
3357
Stephen Hemminger793b8832005-09-14 16:06:14 -07003358static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359{
3360 struct sky2_hw *hw = sky2->hw;
3361 unsigned port = sky2->port;
3362 int i;
3363
3364 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003365 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003366 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3371}
3372
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3374{
3375 struct sky2_port *sky2 = netdev_priv(netdev);
3376 sky2->msg_enable = value;
3377}
3378
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003379static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003380{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003381 switch (sset) {
3382 case ETH_SS_STATS:
3383 return ARRAY_SIZE(sky2_stats);
3384 default:
3385 return -EOPNOTSUPP;
3386 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387}
3388
3389static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391{
3392 struct sky2_port *sky2 = netdev_priv(dev);
3393
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395}
3396
Stephen Hemminger793b8832005-09-14 16:06:14 -07003397static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398{
3399 int i;
3400
3401 switch (stringset) {
3402 case ETH_SS_STATS:
3403 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3404 memcpy(data + i * ETH_GSTRING_LEN,
3405 sky2_stats[i].name, ETH_GSTRING_LEN);
3406 break;
3407 }
3408}
3409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410static int sky2_set_mac_address(struct net_device *dev, void *p)
3411{
3412 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003413 struct sky2_hw *hw = sky2->hw;
3414 unsigned port = sky2->port;
3415 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416
3417 if (!is_valid_ether_addr(addr->sa_data))
3418 return -EADDRNOTAVAIL;
3419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003421 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003422 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003423 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003424 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003425
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003426 /* virtual address for data */
3427 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3428
3429 /* physical address: used for pause frames */
3430 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003431
3432 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433}
3434
Stephen Hemmingera052b522006-10-17 10:24:23 -07003435static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3436{
3437 u32 bit;
3438
3439 bit = ether_crc(ETH_ALEN, addr) & 63;
3440 filter[bit >> 3] |= 1 << (bit & 7);
3441}
3442
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003443static void sky2_set_multicast(struct net_device *dev)
3444{
3445 struct sky2_port *sky2 = netdev_priv(dev);
3446 struct sky2_hw *hw = sky2->hw;
3447 unsigned port = sky2->port;
3448 struct dev_mc_list *list = dev->mc_list;
3449 u16 reg;
3450 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003451 int rx_pause;
3452 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003453
Stephen Hemmingera052b522006-10-17 10:24:23 -07003454 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003455 memset(filter, 0, sizeof(filter));
3456
3457 reg = gma_read16(hw, port, GM_RX_CTRL);
3458 reg |= GM_RXCR_UCF_ENA;
3459
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003460 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003461 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003462 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003464 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003465 reg &= ~GM_RXCR_MCF_ENA;
3466 else {
3467 int i;
3468 reg |= GM_RXCR_MCF_ENA;
3469
Stephen Hemmingera052b522006-10-17 10:24:23 -07003470 if (rx_pause)
3471 sky2_add_filter(filter, pause_mc_addr);
3472
3473 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3474 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 }
3476
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003478 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003480 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003481 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003482 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003484 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485
3486 gma_write16(hw, port, GM_RX_CTRL, reg);
3487}
3488
3489/* Can have one global because blinking is controlled by
3490 * ethtool and that is always under RTNL mutex
3491 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003492static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003494 struct sky2_hw *hw = sky2->hw;
3495 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003497 spin_lock_bh(&sky2->phy_lock);
3498 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3499 hw->chip_id == CHIP_ID_YUKON_EX ||
3500 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3501 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003502 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003504
3505 switch (mode) {
3506 case MO_LED_OFF:
3507 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3508 PHY_M_LEDC_LOS_CTRL(8) |
3509 PHY_M_LEDC_INIT_CTRL(8) |
3510 PHY_M_LEDC_STA1_CTRL(8) |
3511 PHY_M_LEDC_STA0_CTRL(8));
3512 break;
3513 case MO_LED_ON:
3514 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3515 PHY_M_LEDC_LOS_CTRL(9) |
3516 PHY_M_LEDC_INIT_CTRL(9) |
3517 PHY_M_LEDC_STA1_CTRL(9) |
3518 PHY_M_LEDC_STA0_CTRL(9));
3519 break;
3520 case MO_LED_BLINK:
3521 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3522 PHY_M_LEDC_LOS_CTRL(0xa) |
3523 PHY_M_LEDC_INIT_CTRL(0xa) |
3524 PHY_M_LEDC_STA1_CTRL(0xa) |
3525 PHY_M_LEDC_STA0_CTRL(0xa));
3526 break;
3527 case MO_LED_NORM:
3528 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3529 PHY_M_LEDC_LOS_CTRL(1) |
3530 PHY_M_LEDC_INIT_CTRL(8) |
3531 PHY_M_LEDC_STA1_CTRL(7) |
3532 PHY_M_LEDC_STA0_CTRL(7));
3533 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003534
3535 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003536 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003537 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003538 PHY_M_LED_MO_DUP(mode) |
3539 PHY_M_LED_MO_10(mode) |
3540 PHY_M_LED_MO_100(mode) |
3541 PHY_M_LED_MO_1000(mode) |
3542 PHY_M_LED_MO_RX(mode) |
3543 PHY_M_LED_MO_TX(mode));
3544
3545 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003546}
3547
3548/* blink LED's for finding board */
3549static int sky2_phys_id(struct net_device *dev, u32 data)
3550{
3551 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003552 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003554 if (data == 0)
3555 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003556
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003557 for (i = 0; i < data; i++) {
3558 sky2_led(sky2, MO_LED_ON);
3559 if (msleep_interruptible(500))
3560 break;
3561 sky2_led(sky2, MO_LED_OFF);
3562 if (msleep_interruptible(500))
3563 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003564 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003565 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003566
3567 return 0;
3568}
3569
3570static void sky2_get_pauseparam(struct net_device *dev,
3571 struct ethtool_pauseparam *ecmd)
3572{
3573 struct sky2_port *sky2 = netdev_priv(dev);
3574
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003575 switch (sky2->flow_mode) {
3576 case FC_NONE:
3577 ecmd->tx_pause = ecmd->rx_pause = 0;
3578 break;
3579 case FC_TX:
3580 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3581 break;
3582 case FC_RX:
3583 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3584 break;
3585 case FC_BOTH:
3586 ecmd->tx_pause = ecmd->rx_pause = 1;
3587 }
3588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003589 ecmd->autoneg = sky2->autoneg;
3590}
3591
3592static int sky2_set_pauseparam(struct net_device *dev,
3593 struct ethtool_pauseparam *ecmd)
3594{
3595 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003596
3597 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003598 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003600 if (netif_running(dev))
3601 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003602
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003603 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604}
3605
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003606static int sky2_get_coalesce(struct net_device *dev,
3607 struct ethtool_coalesce *ecmd)
3608{
3609 struct sky2_port *sky2 = netdev_priv(dev);
3610 struct sky2_hw *hw = sky2->hw;
3611
3612 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3613 ecmd->tx_coalesce_usecs = 0;
3614 else {
3615 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3616 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3617 }
3618 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3619
3620 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3621 ecmd->rx_coalesce_usecs = 0;
3622 else {
3623 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3624 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3625 }
3626 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3627
3628 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3629 ecmd->rx_coalesce_usecs_irq = 0;
3630 else {
3631 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3632 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3633 }
3634
3635 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3636
3637 return 0;
3638}
3639
3640/* Note: this affect both ports */
3641static int sky2_set_coalesce(struct net_device *dev,
3642 struct ethtool_coalesce *ecmd)
3643{
3644 struct sky2_port *sky2 = netdev_priv(dev);
3645 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003646 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003647
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003648 if (ecmd->tx_coalesce_usecs > tmax ||
3649 ecmd->rx_coalesce_usecs > tmax ||
3650 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003651 return -EINVAL;
3652
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003653 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003654 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003655 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003656 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003657 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003658 return -EINVAL;
3659
3660 if (ecmd->tx_coalesce_usecs == 0)
3661 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3662 else {
3663 sky2_write32(hw, STAT_TX_TIMER_INI,
3664 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3665 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3666 }
3667 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3668
3669 if (ecmd->rx_coalesce_usecs == 0)
3670 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3671 else {
3672 sky2_write32(hw, STAT_LEV_TIMER_INI,
3673 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3674 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3675 }
3676 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3677
3678 if (ecmd->rx_coalesce_usecs_irq == 0)
3679 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3680 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003681 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb17358f2005-12-09 11:34:56 -08003682 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3683 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3684 }
3685 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3686 return 0;
3687}
3688
Stephen Hemminger793b8832005-09-14 16:06:14 -07003689static void sky2_get_ringparam(struct net_device *dev,
3690 struct ethtool_ringparam *ering)
3691{
3692 struct sky2_port *sky2 = netdev_priv(dev);
3693
3694 ering->rx_max_pending = RX_MAX_PENDING;
3695 ering->rx_mini_max_pending = 0;
3696 ering->rx_jumbo_max_pending = 0;
3697 ering->tx_max_pending = TX_RING_SIZE - 1;
3698
3699 ering->rx_pending = sky2->rx_pending;
3700 ering->rx_mini_pending = 0;
3701 ering->rx_jumbo_pending = 0;
3702 ering->tx_pending = sky2->tx_pending;
3703}
3704
3705static int sky2_set_ringparam(struct net_device *dev,
3706 struct ethtool_ringparam *ering)
3707{
3708 struct sky2_port *sky2 = netdev_priv(dev);
3709 int err = 0;
3710
3711 if (ering->rx_pending > RX_MAX_PENDING ||
3712 ering->rx_pending < 8 ||
3713 ering->tx_pending < MAX_SKB_TX_LE ||
3714 ering->tx_pending > TX_RING_SIZE - 1)
3715 return -EINVAL;
3716
3717 if (netif_running(dev))
3718 sky2_down(dev);
3719
3720 sky2->rx_pending = ering->rx_pending;
3721 sky2->tx_pending = ering->tx_pending;
3722
Stephen Hemminger1b537562005-12-20 15:08:07 -08003723 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003724 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003725 if (err)
3726 dev_close(dev);
3727 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003728
3729 return err;
3730}
3731
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732static int sky2_get_regs_len(struct net_device *dev)
3733{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003734 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003735}
3736
3737/*
3738 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003739 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003740 */
3741static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3742 void *p)
3743{
3744 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003745 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003746 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003747
3748 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003749
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003750 for (b = 0; b < 128; b++) {
3751 /* This complicated switch statement is to make sure and
3752 * only access regions that are unreserved.
3753 * Some blocks are only valid on dual port cards.
3754 * and block 3 has some special diagnostic registers that
3755 * are poison.
3756 */
3757 switch (b) {
3758 case 3:
3759 /* skip diagnostic ram region */
3760 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3761 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003762
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003763 /* dual port cards only */
3764 case 5: /* Tx Arbiter 2 */
3765 case 9: /* RX2 */
3766 case 14 ... 15: /* TX2 */
3767 case 17: case 19: /* Ram Buffer 2 */
3768 case 22 ... 23: /* Tx Ram Buffer 2 */
3769 case 25: /* Rx MAC Fifo 1 */
3770 case 27: /* Tx MAC Fifo 2 */
3771 case 31: /* GPHY 2 */
3772 case 40 ... 47: /* Pattern Ram 2 */
3773 case 52: case 54: /* TCP Segmentation 2 */
3774 case 112 ... 116: /* GMAC 2 */
3775 if (sky2->hw->ports == 1)
3776 goto reserved;
3777 /* fall through */
3778 case 0: /* Control */
3779 case 2: /* Mac address */
3780 case 4: /* Tx Arbiter 1 */
3781 case 7: /* PCI express reg */
3782 case 8: /* RX1 */
3783 case 12 ... 13: /* TX1 */
3784 case 16: case 18:/* Rx Ram Buffer 1 */
3785 case 20 ... 21: /* Tx Ram Buffer 1 */
3786 case 24: /* Rx MAC Fifo 1 */
3787 case 26: /* Tx MAC Fifo 1 */
3788 case 28 ... 29: /* Descriptor and status unit */
3789 case 30: /* GPHY 1*/
3790 case 32 ... 39: /* Pattern Ram 1 */
3791 case 48: case 50: /* TCP Segmentation 1 */
3792 case 56 ... 60: /* PCI space */
3793 case 80 ... 84: /* GMAC 1 */
3794 memcpy_fromio(p, io, 128);
3795 break;
3796 default:
3797reserved:
3798 memset(p, 0, 128);
3799 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003800
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003801 p += 128;
3802 io += 128;
3803 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003804}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003806/* In order to do Jumbo packets on these chips, need to turn off the
3807 * transmit store/forward. Therefore checksum offload won't work.
3808 */
3809static int no_tx_offload(struct net_device *dev)
3810{
3811 const struct sky2_port *sky2 = netdev_priv(dev);
3812 const struct sky2_hw *hw = sky2->hw;
3813
Stephen Hemminger69161612007-06-04 17:23:26 -07003814 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed982007-04-11 14:48:01 -07003815}
3816
3817static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3818{
3819 if (data && no_tx_offload(dev))
3820 return -EINVAL;
3821
3822 return ethtool_op_set_tx_csum(dev, data);
3823}
3824
3825
3826static int sky2_set_tso(struct net_device *dev, u32 data)
3827{
3828 if (data && no_tx_offload(dev))
3829 return -EINVAL;
3830
3831 return ethtool_op_set_tso(dev, data);
3832}
3833
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003834static int sky2_get_eeprom_len(struct net_device *dev)
3835{
3836 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003837 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003838 u16 reg2;
3839
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003840 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003841 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3842}
3843
Stephen Hemminger14132352008-08-27 20:46:26 -07003844static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003845{
Stephen Hemminger14132352008-08-27 20:46:26 -07003846 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003847
Stephen Hemminger14132352008-08-27 20:46:26 -07003848 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3849 /* Can take up to 10.6 ms for write */
3850 if (time_after(jiffies, start + HZ/4)) {
3851 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3852 return -ETIMEDOUT;
3853 }
3854 mdelay(1);
3855 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003856
Stephen Hemminger14132352008-08-27 20:46:26 -07003857 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003858}
3859
Stephen Hemminger14132352008-08-27 20:46:26 -07003860static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3861 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003862{
Stephen Hemminger14132352008-08-27 20:46:26 -07003863 int rc = 0;
3864
3865 while (length > 0) {
3866 u32 val;
3867
3868 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3869 rc = sky2_vpd_wait(hw, cap, 0);
3870 if (rc)
3871 break;
3872
3873 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3874
3875 memcpy(data, &val, min(sizeof(val), length));
3876 offset += sizeof(u32);
3877 data += sizeof(u32);
3878 length -= sizeof(u32);
3879 }
3880
3881 return rc;
3882}
3883
3884static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3885 u16 offset, unsigned int length)
3886{
3887 unsigned int i;
3888 int rc = 0;
3889
3890 for (i = 0; i < length; i += sizeof(u32)) {
3891 u32 val = *(u32 *)(data + i);
3892
3893 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3894 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3895
3896 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3897 if (rc)
3898 break;
3899 }
3900 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003901}
3902
3903static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3904 u8 *data)
3905{
3906 struct sky2_port *sky2 = netdev_priv(dev);
3907 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003908
3909 if (!cap)
3910 return -EINVAL;
3911
3912 eeprom->magic = SKY2_EEPROM_MAGIC;
3913
Stephen Hemminger14132352008-08-27 20:46:26 -07003914 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003915}
3916
3917static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3918 u8 *data)
3919{
3920 struct sky2_port *sky2 = netdev_priv(dev);
3921 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003922
3923 if (!cap)
3924 return -EINVAL;
3925
3926 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3927 return -EINVAL;
3928
Stephen Hemminger14132352008-08-27 20:46:26 -07003929 /* Partial writes not supported */
3930 if ((eeprom->offset & 3) || (eeprom->len & 3))
3931 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003932
Stephen Hemminger14132352008-08-27 20:46:26 -07003933 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003934}
3935
3936
Jeff Garzik7282d492006-09-13 14:30:00 -04003937static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003938 .get_settings = sky2_get_settings,
3939 .set_settings = sky2_set_settings,
3940 .get_drvinfo = sky2_get_drvinfo,
3941 .get_wol = sky2_get_wol,
3942 .set_wol = sky2_set_wol,
3943 .get_msglevel = sky2_get_msglevel,
3944 .set_msglevel = sky2_set_msglevel,
3945 .nway_reset = sky2_nway_reset,
3946 .get_regs_len = sky2_get_regs_len,
3947 .get_regs = sky2_get_regs,
3948 .get_link = ethtool_op_get_link,
3949 .get_eeprom_len = sky2_get_eeprom_len,
3950 .get_eeprom = sky2_get_eeprom,
3951 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003952 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003953 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003954 .set_tso = sky2_set_tso,
3955 .get_rx_csum = sky2_get_rx_csum,
3956 .set_rx_csum = sky2_set_rx_csum,
3957 .get_strings = sky2_get_strings,
3958 .get_coalesce = sky2_get_coalesce,
3959 .set_coalesce = sky2_set_coalesce,
3960 .get_ringparam = sky2_get_ringparam,
3961 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003962 .get_pauseparam = sky2_get_pauseparam,
3963 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003964 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003965 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003966 .get_ethtool_stats = sky2_get_ethtool_stats,
3967};
3968
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003969#ifdef CONFIG_SKY2_DEBUG
3970
3971static struct dentry *sky2_debug;
3972
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003973
3974/*
3975 * Read and parse the first part of Vital Product Data
3976 */
3977#define VPD_SIZE 128
3978#define VPD_MAGIC 0x82
3979
3980static const struct vpd_tag {
3981 char tag[2];
3982 char *label;
3983} vpd_tags[] = {
3984 { "PN", "Part Number" },
3985 { "EC", "Engineering Level" },
3986 { "MN", "Manufacturer" },
3987 { "SN", "Serial Number" },
3988 { "YA", "Asset Tag" },
3989 { "VL", "First Error Log Message" },
3990 { "VF", "Second Error Log Message" },
3991 { "VB", "Boot Agent ROM Configuration" },
3992 { "VE", "EFI UNDI Configuration" },
3993};
3994
3995static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3996{
3997 size_t vpd_size;
3998 loff_t offs;
3999 u8 len;
4000 unsigned char *buf;
4001 u16 reg2;
4002
4003 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4004 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4005
4006 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4007 buf = kmalloc(vpd_size, GFP_KERNEL);
4008 if (!buf) {
4009 seq_puts(seq, "no memory!\n");
4010 return;
4011 }
4012
4013 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4014 seq_puts(seq, "VPD read failed\n");
4015 goto out;
4016 }
4017
4018 if (buf[0] != VPD_MAGIC) {
4019 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4020 goto out;
4021 }
4022 len = buf[1];
4023 if (len == 0 || len > vpd_size - 4) {
4024 seq_printf(seq, "Invalid id length: %d\n", len);
4025 goto out;
4026 }
4027
4028 seq_printf(seq, "%.*s\n", len, buf + 3);
4029 offs = len + 3;
4030
4031 while (offs < vpd_size - 4) {
4032 int i;
4033
4034 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4035 break;
4036 len = buf[offs + 2];
4037 if (offs + len + 3 >= vpd_size)
4038 break;
4039
4040 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4041 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4042 seq_printf(seq, " %s: %.*s\n",
4043 vpd_tags[i].label, len, buf + offs + 3);
4044 break;
4045 }
4046 }
4047 offs += len + 3;
4048 }
4049out:
4050 kfree(buf);
4051}
4052
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004053static int sky2_debug_show(struct seq_file *seq, void *v)
4054{
4055 struct net_device *dev = seq->private;
4056 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004057 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004058 unsigned port = sky2->port;
4059 unsigned idx, last;
4060 int sop;
4061
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004062 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004063
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004064 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004065 sky2_read32(hw, B0_ISRC),
4066 sky2_read32(hw, B0_IMSK),
4067 sky2_read32(hw, B0_Y2_SP_ICR));
4068
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004069 if (!netif_running(dev)) {
4070 seq_printf(seq, "network not running\n");
4071 return 0;
4072 }
4073
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004074 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004075 last = sky2_read16(hw, STAT_PUT_IDX);
4076
4077 if (hw->st_idx == last)
4078 seq_puts(seq, "Status ring (empty)\n");
4079 else {
4080 seq_puts(seq, "Status ring\n");
4081 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4082 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4083 const struct sky2_status_le *le = hw->st_le + idx;
4084 seq_printf(seq, "[%d] %#x %d %#x\n",
4085 idx, le->opcode, le->length, le->status);
4086 }
4087 seq_puts(seq, "\n");
4088 }
4089
4090 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4091 sky2->tx_cons, sky2->tx_prod,
4092 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4093 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4094
4095 /* Dump contents of tx ring */
4096 sop = 1;
4097 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
4098 idx = RING_NEXT(idx, TX_RING_SIZE)) {
4099 const struct sky2_tx_le *le = sky2->tx_le + idx;
4100 u32 a = le32_to_cpu(le->addr);
4101
4102 if (sop)
4103 seq_printf(seq, "%u:", idx);
4104 sop = 0;
4105
4106 switch(le->opcode & ~HW_OWNER) {
4107 case OP_ADDR64:
4108 seq_printf(seq, " %#x:", a);
4109 break;
4110 case OP_LRGLEN:
4111 seq_printf(seq, " mtu=%d", a);
4112 break;
4113 case OP_VLAN:
4114 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4115 break;
4116 case OP_TCPLISW:
4117 seq_printf(seq, " csum=%#x", a);
4118 break;
4119 case OP_LARGESEND:
4120 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4121 break;
4122 case OP_PACKET:
4123 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4124 break;
4125 case OP_BUFFER:
4126 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4127 break;
4128 default:
4129 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4130 a, le16_to_cpu(le->length));
4131 }
4132
4133 if (le->ctrl & EOP) {
4134 seq_putc(seq, '\n');
4135 sop = 1;
4136 }
4137 }
4138
4139 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4140 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004141 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004142 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4143
David S. Millerd1d08d12008-01-07 20:53:33 -08004144 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004145 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004146 return 0;
4147}
4148
4149static int sky2_debug_open(struct inode *inode, struct file *file)
4150{
4151 return single_open(file, sky2_debug_show, inode->i_private);
4152}
4153
4154static const struct file_operations sky2_debug_fops = {
4155 .owner = THIS_MODULE,
4156 .open = sky2_debug_open,
4157 .read = seq_read,
4158 .llseek = seq_lseek,
4159 .release = single_release,
4160};
4161
4162/*
4163 * Use network device events to create/remove/rename
4164 * debugfs file entries
4165 */
4166static int sky2_device_event(struct notifier_block *unused,
4167 unsigned long event, void *ptr)
4168{
4169 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004170 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004171
Stephen Hemminger1436b302008-11-19 21:59:54 -08004172 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004173 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004174
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004175 switch(event) {
4176 case NETDEV_CHANGENAME:
4177 if (sky2->debugfs) {
4178 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4179 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004180 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004181 break;
4182
4183 case NETDEV_GOING_DOWN:
4184 if (sky2->debugfs) {
4185 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4186 dev->name);
4187 debugfs_remove(sky2->debugfs);
4188 sky2->debugfs = NULL;
4189 }
4190 break;
4191
4192 case NETDEV_UP:
4193 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4194 sky2_debug, dev,
4195 &sky2_debug_fops);
4196 if (IS_ERR(sky2->debugfs))
4197 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004198 }
4199
4200 return NOTIFY_DONE;
4201}
4202
4203static struct notifier_block sky2_notifier = {
4204 .notifier_call = sky2_device_event,
4205};
4206
4207
4208static __init void sky2_debug_init(void)
4209{
4210 struct dentry *ent;
4211
4212 ent = debugfs_create_dir("sky2", NULL);
4213 if (!ent || IS_ERR(ent))
4214 return;
4215
4216 sky2_debug = ent;
4217 register_netdevice_notifier(&sky2_notifier);
4218}
4219
4220static __exit void sky2_debug_cleanup(void)
4221{
4222 if (sky2_debug) {
4223 unregister_netdevice_notifier(&sky2_notifier);
4224 debugfs_remove(sky2_debug);
4225 sky2_debug = NULL;
4226 }
4227}
4228
4229#else
4230#define sky2_debug_init()
4231#define sky2_debug_cleanup()
4232#endif
4233
Stephen Hemminger1436b302008-11-19 21:59:54 -08004234/* Two copies of network device operations to handle special case of
4235 not allowing netpoll on second port */
4236static const struct net_device_ops sky2_netdev_ops[2] = {
4237 {
4238 .ndo_open = sky2_up,
4239 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004240 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004241 .ndo_do_ioctl = sky2_ioctl,
4242 .ndo_validate_addr = eth_validate_addr,
4243 .ndo_set_mac_address = sky2_set_mac_address,
4244 .ndo_set_multicast_list = sky2_set_multicast,
4245 .ndo_change_mtu = sky2_change_mtu,
4246 .ndo_tx_timeout = sky2_tx_timeout,
4247#ifdef SKY2_VLAN_TAG_USED
4248 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4249#endif
4250#ifdef CONFIG_NET_POLL_CONTROLLER
4251 .ndo_poll_controller = sky2_netpoll,
4252#endif
4253 },
4254 {
4255 .ndo_open = sky2_up,
4256 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004257 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004258 .ndo_do_ioctl = sky2_ioctl,
4259 .ndo_validate_addr = eth_validate_addr,
4260 .ndo_set_mac_address = sky2_set_mac_address,
4261 .ndo_set_multicast_list = sky2_set_multicast,
4262 .ndo_change_mtu = sky2_change_mtu,
4263 .ndo_tx_timeout = sky2_tx_timeout,
4264#ifdef SKY2_VLAN_TAG_USED
4265 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4266#endif
4267 },
4268};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270/* Initialize network device */
4271static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004272 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004273 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004274{
4275 struct sky2_port *sky2;
4276 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4277
4278 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004279 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280 return NULL;
4281 }
4282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004284 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004285 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004287 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288
4289 sky2 = netdev_priv(dev);
4290 sky2->netdev = dev;
4291 sky2->hw = hw;
4292 sky2->msg_enable = netif_msg_init(debug, default_msg);
4293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004294 /* Auto speed and flow control */
4295 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004296 sky2->flow_mode = FC_BOTH;
4297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298 sky2->duplex = -1;
4299 sky2->speed = -1;
4300 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger8b31cfbc2007-11-21 14:55:26 -08004301 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004302 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004303
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004304 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004305 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004306 sky2->rx_pending = RX_DEF_PENDING;
Mike McCormackf6caa142009-07-31 01:57:42 +00004307 sky2->restarting = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004308
4309 hw->dev[port] = dev;
4310
4311 sky2->port = port;
4312
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004313 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 if (highmem)
4315 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004317#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004318 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4319 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4320 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4321 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004322 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004323#endif
4324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004325 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004326 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb72005-09-28 10:01:03 -07004327 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004329 return dev;
4330}
4331
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004332static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004333{
4334 const struct sky2_port *sky2 = netdev_priv(dev);
4335
4336 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004337 printk(KERN_INFO PFX "%s: addr %pM\n",
4338 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004339}
4340
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004341/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004342static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004343{
4344 struct sky2_hw *hw = dev_id;
4345 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4346
4347 if (status == 0)
4348 return IRQ_NONE;
4349
4350 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004351 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004352 wake_up(&hw->msi_wait);
4353 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4354 }
4355 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4356
4357 return IRQ_HANDLED;
4358}
4359
4360/* Test interrupt path by forcing a a software IRQ */
4361static int __devinit sky2_test_msi(struct sky2_hw *hw)
4362{
4363 struct pci_dev *pdev = hw->pdev;
4364 int err;
4365
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004366 init_waitqueue_head (&hw->msi_wait);
4367
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4369
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004370 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004371 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004372 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004373 return err;
4374 }
4375
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004376 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004377 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004378
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004379 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004380
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004381 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004382 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004383 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4384 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004385
4386 err = -EOPNOTSUPP;
4387 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4388 }
4389
4390 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004391 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004392
4393 free_irq(pdev->irq, hw);
4394
4395 return err;
4396}
4397
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004398/* This driver supports yukon2 chipset only */
4399static const char *sky2_name(u8 chipid, char *buf, int sz)
4400{
4401 const char *name[] = {
4402 "XL", /* 0xb3 */
4403 "EC Ultra", /* 0xb4 */
4404 "Extreme", /* 0xb5 */
4405 "EC", /* 0xb6 */
4406 "FE", /* 0xb7 */
4407 "FE+", /* 0xb8 */
4408 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004409 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004410 };
4411
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004412 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004413 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4414 else
4415 snprintf(buf, sz, "(chip %#x)", chipid);
4416 return buf;
4417}
4418
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419static int __devinit sky2_probe(struct pci_dev *pdev,
4420 const struct pci_device_id *ent)
4421{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004422 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004423 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004424 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004425 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004426 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004427
Stephen Hemminger793b8832005-09-14 16:06:14 -07004428 err = pci_enable_device(pdev);
4429 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004430 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431 goto err_out;
4432 }
4433
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004434 /* Get configuration information
4435 * Note: only regular PCI config access once to test for HW issues
4436 * other PCI access through shared memory for speed and to
4437 * avoid MMCONFIG problems.
4438 */
4439 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4440 if (err) {
4441 dev_err(&pdev->dev, "PCI read config failed\n");
4442 goto err_out;
4443 }
4444
4445 if (~reg == 0) {
4446 dev_err(&pdev->dev, "PCI configuration read error\n");
4447 goto err_out;
4448 }
4449
Stephen Hemminger793b8832005-09-14 16:06:14 -07004450 err = pci_request_regions(pdev, DRV_NAME);
4451 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004452 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004453 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004454 }
4455
4456 pci_set_master(pdev);
4457
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004458 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004459 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004460 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004461 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004462 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004463 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4464 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004465 goto err_out_free_regions;
4466 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004467 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004468 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004470 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471 goto err_out_free_regions;
4472 }
4473 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004474
Stephen Hemminger38345072009-02-03 11:27:30 +00004475
4476#ifdef __BIG_ENDIAN
4477 /* The sk98lin vendor driver uses hardware byte swapping but
4478 * this driver uses software swapping.
4479 */
4480 reg &= ~PCI_REV_DESC;
4481 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4482 if (err) {
4483 dev_err(&pdev->dev, "PCI write config failed\n");
4484 goto err_out_free_regions;
4485 }
4486#endif
4487
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004488 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004491 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004493 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004494 goto err_out_free_regions;
4495 }
4496
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004497 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004498
4499 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4500 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004501 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004502 goto err_out_free_hw;
4503 }
4504
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004505 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004506 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004507 if (!hw->st_le)
4508 goto err_out_iounmap;
4509
Stephen Hemmingere3173832007-02-06 10:45:39 -08004510 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004511 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004512 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004514 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4515 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004516
Stephen Hemmingere3173832007-02-06 10:45:39 -08004517 sky2_reset(hw);
4518
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004519 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004520 if (!dev) {
4521 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004522 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004523 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004524
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004525 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4526 err = sky2_test_msi(hw);
4527 if (err == -EOPNOTSUPP)
4528 pci_disable_msi(pdev);
4529 else if (err)
4530 goto err_out_free_netdev;
4531 }
4532
Stephen Hemminger793b8832005-09-14 16:06:14 -07004533 err = register_netdev(dev);
4534 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004535 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004536 goto err_out_free_netdev;
4537 }
4538
Stephen Hemminger6de16232007-10-17 13:26:42 -07004539 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4540
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004541 err = request_irq(pdev->irq, sky2_intr,
4542 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004543 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004544 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004545 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004546 goto err_out_unregister;
4547 }
4548 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004549 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004550
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004551 sky2_show_addr(dev);
4552
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004553 if (hw->ports > 1) {
4554 struct net_device *dev1;
4555
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004556 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004557 if (!dev1)
4558 dev_warn(&pdev->dev, "allocation for second device failed\n");
4559 else if ((err = register_netdev(dev1))) {
4560 dev_warn(&pdev->dev,
4561 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004562 hw->dev[1] = NULL;
4563 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004564 } else
4565 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004566 }
4567
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004568 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004569 INIT_WORK(&hw->restart_work, sky2_restart);
4570
Stephen Hemminger793b8832005-09-14 16:06:14 -07004571 pci_set_drvdata(pdev, hw);
4572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004573 return 0;
4574
Stephen Hemminger793b8832005-09-14 16:06:14 -07004575err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004576 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004577 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004578 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579err_out_free_netdev:
4580 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004581err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004582 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004583 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584err_out_iounmap:
4585 iounmap(hw->regs);
4586err_out_free_hw:
4587 kfree(hw);
4588err_out_free_regions:
4589 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004590err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004591 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004593 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004594 return err;
4595}
4596
4597static void __devexit sky2_remove(struct pci_dev *pdev)
4598{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004599 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004600 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601
Stephen Hemminger793b8832005-09-14 16:06:14 -07004602 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603 return;
4604
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004605 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004606 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004607
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004608 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004609 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004610
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004611 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004612
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004613 sky2_power_aux(hw);
4614
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004615 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004616 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004617 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004618
4619 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004620 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004621 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004622 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004623 pci_release_regions(pdev);
4624 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004625
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004626 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004627 free_netdev(hw->dev[i]);
4628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004629 iounmap(hw->regs);
4630 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004632 pci_set_drvdata(pdev, NULL);
4633}
4634
4635#ifdef CONFIG_PM
4636static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4637{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004638 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004639 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004641 if (!hw)
4642 return 0;
4643
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004644 del_timer_sync(&hw->watchdog_timer);
4645 cancel_work_sync(&hw->restart_work);
4646
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004647 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004649 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004650
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004651 netif_device_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004652 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004653 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004654
4655 if (sky2->wol)
4656 sky2_wol_init(sky2);
4657
4658 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004659 }
4660
Stephen Hemminger8ab8fca22006-06-13 17:17:30 +09004661 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004662 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004663 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004664
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004665 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004666 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004667 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004668
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004669 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004670}
4671
4672static int sky2_resume(struct pci_dev *pdev)
4673{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004674 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004675 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004676
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004677 if (!hw)
4678 return 0;
4679
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004680 err = pci_set_power_state(pdev, PCI_D0);
4681 if (err)
4682 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004683
4684 err = pci_restore_state(pdev);
4685 if (err)
4686 goto out;
4687
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004688 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004689
4690 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004691 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4692 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4693 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004694 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004695
Stephen Hemmingere3173832007-02-06 10:45:39 -08004696 sky2_reset(hw);
Stephen Hemminger8ab8fca22006-06-13 17:17:30 +09004697 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004698 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca22006-06-13 17:17:30 +09004699
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004700 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004701 struct net_device *dev = hw->dev[i];
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004702
4703 netif_device_attach(dev);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004704 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004705 err = sky2_up(dev);
4706 if (err) {
4707 printk(KERN_ERR PFX "%s: could not up: %d\n",
4708 dev->name, err);
Ben Hutchings68c28892008-05-31 16:52:52 +01004709 rtnl_lock();
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004710 dev_close(dev);
Ben Hutchings68c28892008-05-31 16:52:52 +01004711 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004712 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004713 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004714 }
4715 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004716
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004717 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004718out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004719 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004720 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004721 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004722}
4723#endif
4724
Stephen Hemmingere3173832007-02-06 10:45:39 -08004725static void sky2_shutdown(struct pci_dev *pdev)
4726{
4727 struct sky2_hw *hw = pci_get_drvdata(pdev);
4728 int i, wol = 0;
4729
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004730 if (!hw)
4731 return;
4732
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004733 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004734
4735 for (i = 0; i < hw->ports; i++) {
4736 struct net_device *dev = hw->dev[i];
4737 struct sky2_port *sky2 = netdev_priv(dev);
4738
4739 if (sky2->wol) {
4740 wol = 1;
4741 sky2_wol_init(sky2);
4742 }
4743 }
4744
4745 if (wol)
4746 sky2_power_aux(hw);
4747
4748 pci_enable_wake(pdev, PCI_D3hot, wol);
4749 pci_enable_wake(pdev, PCI_D3cold, wol);
4750
4751 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004752 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004753}
4754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004756 .name = DRV_NAME,
4757 .id_table = sky2_id_table,
4758 .probe = sky2_probe,
4759 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004760#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004761 .suspend = sky2_suspend,
4762 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004763#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004764 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004765};
4766
4767static int __init sky2_init_module(void)
4768{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004769 pr_info(PFX "driver version " DRV_VERSION "\n");
4770
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004771 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004772 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004773}
4774
4775static void __exit sky2_cleanup_module(void)
4776{
4777 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004778 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779}
4780
4781module_init(sky2_init_module);
4782module_exit(sky2_cleanup_module);
4783
4784MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004785MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004786MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004787MODULE_VERSION(DRV_VERSION);