blob: c040f87ee144e2a74c5fa358deaca44115688cf5 [file] [log] [blame]
Thierry Reding0134b932011-12-21 07:47:07 +01001/*
2 * drivers/pwm/pwm-tegra.c
3 *
4 * Tegra pulse-width-modulation controller driver
5 *
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
22 */
23
24#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/io.h>
27#include <linux/module.h>
28#include <linux/of.h>
Laxman Dewangane9be88a2016-06-22 17:17:23 +053029#include <linux/of_device.h>
Thierry Reding0134b932011-12-21 07:47:07 +010030#include <linux/pwm.h>
31#include <linux/platform_device.h>
Laxman Dewangan4a813b22017-04-07 15:04:02 +053032#include <linux/pinctrl/consumer.h>
Thierry Reding0134b932011-12-21 07:47:07 +010033#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053034#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010035
36#define PWM_ENABLE (1 << 31)
37#define PWM_DUTY_WIDTH 8
38#define PWM_DUTY_SHIFT 16
39#define PWM_SCALE_WIDTH 13
40#define PWM_SCALE_SHIFT 0
41
Laxman Dewangane9be88a2016-06-22 17:17:23 +053042struct tegra_pwm_soc {
43 unsigned int num_channels;
44};
45
Thierry Reding0134b932011-12-21 07:47:07 +010046struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020047 struct pwm_chip chip;
48 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010049
Thierry Redinge17c0b22016-07-11 11:26:52 +020050 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053051 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010052
Thierry Reding4f57f5a2016-07-11 11:27:29 +020053 void __iomem *regs;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053054
55 const struct tegra_pwm_soc *soc;
Thierry Reding0134b932011-12-21 07:47:07 +010056};
57
58static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
59{
60 return container_of(chip, struct tegra_pwm_chip, chip);
61}
62
63static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
64{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020065 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010066}
67
68static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
69 unsigned long val)
70{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020071 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010072}
73
74static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
75 int duty_ns, int period_ns)
76{
77 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
Thierry Reding6db78b22017-04-12 18:29:23 +020078 unsigned long long c = duty_ns, hz;
79 unsigned long rate;
Thierry Reding0134b932011-12-21 07:47:07 +010080 u32 val = 0;
81 int err;
82
83 /*
84 * Convert from duty_ns / period_ns to a fixed number of duty ticks
85 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
86 * nearest integer during division.
87 */
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053088 c *= (1 << PWM_DUTY_WIDTH);
Laxman Dewangan90241fb2017-04-07 15:03:59 +053089 c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
Thierry Reding0134b932011-12-21 07:47:07 +010090
91 val = (u32)c << PWM_DUTY_SHIFT;
92
93 /*
94 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
95 * cycles at the PWM clock rate will take period_ns nanoseconds.
96 */
97 rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
Thierry Reding0134b932011-12-21 07:47:07 +010098
Laxman Dewangan250b76f2017-04-07 15:04:00 +053099 /* Consider precision in PWM_SCALE_WIDTH rate calculation */
Thierry Reding6db78b22017-04-12 18:29:23 +0200100 hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
101 rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
Thierry Reding0134b932011-12-21 07:47:07 +0100102
103 /*
104 * Since the actual PWM divider is the register's frequency divider
105 * field minus 1, we need to decrement to get the correct value to
106 * write to the register.
107 */
108 if (rate > 0)
109 rate--;
110
111 /*
112 * Make sure that the rate will fit in the register's frequency
113 * divider field.
114 */
115 if (rate >> PWM_SCALE_WIDTH)
116 return -EINVAL;
117
118 val |= rate << PWM_SCALE_SHIFT;
119
120 /*
121 * If the PWM channel is disabled, make sure to turn on the clock
122 * before writing the register. Otherwise, keep it enabled.
123 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200124 if (!pwm_is_enabled(pwm)) {
Thierry Reding0134b932011-12-21 07:47:07 +0100125 err = clk_prepare_enable(pc->clk);
126 if (err < 0)
127 return err;
128 } else
129 val |= PWM_ENABLE;
130
131 pwm_writel(pc, pwm->hwpwm, val);
132
133 /*
134 * If the PWM is not enabled, turn the clock off again to save power.
135 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200136 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100137 clk_disable_unprepare(pc->clk);
138
139 return 0;
140}
141
142static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
143{
144 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
145 int rc = 0;
146 u32 val;
147
148 rc = clk_prepare_enable(pc->clk);
149 if (rc < 0)
150 return rc;
151
152 val = pwm_readl(pc, pwm->hwpwm);
153 val |= PWM_ENABLE;
154 pwm_writel(pc, pwm->hwpwm, val);
155
156 return 0;
157}
158
159static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
160{
161 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
162 u32 val;
163
164 val = pwm_readl(pc, pwm->hwpwm);
165 val &= ~PWM_ENABLE;
166 pwm_writel(pc, pwm->hwpwm, val);
167
168 clk_disable_unprepare(pc->clk);
169}
170
171static const struct pwm_ops tegra_pwm_ops = {
172 .config = tegra_pwm_config,
173 .enable = tegra_pwm_enable,
174 .disable = tegra_pwm_disable,
175 .owner = THIS_MODULE,
176};
177
178static int tegra_pwm_probe(struct platform_device *pdev)
179{
180 struct tegra_pwm_chip *pwm;
181 struct resource *r;
182 int ret;
183
184 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900185 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100186 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100187
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530188 pwm->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100189 pwm->dev = &pdev->dev;
190
191 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200192 pwm->regs = devm_ioremap_resource(&pdev->dev, r);
193 if (IS_ERR(pwm->regs))
194 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100195
196 platform_set_drvdata(pdev, pwm);
197
Axel Lin0c8f5272012-07-01 13:00:51 +0800198 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100199 if (IS_ERR(pwm->clk))
200 return PTR_ERR(pwm->clk);
201
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530202 pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
203 if (IS_ERR(pwm->rst)) {
204 ret = PTR_ERR(pwm->rst);
205 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
206 return ret;
207 }
208
209 reset_control_deassert(pwm->rst);
210
Thierry Reding0134b932011-12-21 07:47:07 +0100211 pwm->chip.dev = &pdev->dev;
212 pwm->chip.ops = &tegra_pwm_ops;
213 pwm->chip.base = -1;
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530214 pwm->chip.npwm = pwm->soc->num_channels;
Thierry Reding0134b932011-12-21 07:47:07 +0100215
216 ret = pwmchip_add(&pwm->chip);
217 if (ret < 0) {
218 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530219 reset_control_assert(pwm->rst);
Thierry Reding0134b932011-12-21 07:47:07 +0100220 return ret;
221 }
222
223 return 0;
224}
225
Bill Pemberton77f37912012-11-19 13:26:09 -0500226static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100227{
228 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Thierry Redingc009c562016-07-11 11:08:29 +0200229 unsigned int i;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530230 int err;
Thierry Reding0134b932011-12-21 07:47:07 +0100231
232 if (WARN_ON(!pc))
233 return -ENODEV;
234
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530235 err = clk_prepare_enable(pc->clk);
236 if (err < 0)
237 return err;
238
Thierry Redingc009c562016-07-11 11:08:29 +0200239 for (i = 0; i < pc->chip.npwm; i++) {
Thierry Reding0134b932011-12-21 07:47:07 +0100240 struct pwm_device *pwm = &pc->chip.pwms[i];
241
Boris Brezillon5c312522015-07-01 10:21:47 +0200242 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100243 if (clk_prepare_enable(pc->clk) < 0)
244 continue;
245
246 pwm_writel(pc, i, 0);
247
248 clk_disable_unprepare(pc->clk);
249 }
250
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530251 reset_control_assert(pc->rst);
252 clk_disable_unprepare(pc->clk);
253
Axel Lin0c8f5272012-07-01 13:00:51 +0800254 return pwmchip_remove(&pc->chip);
Thierry Reding0134b932011-12-21 07:47:07 +0100255}
256
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530257#ifdef CONFIG_PM_SLEEP
258static int tegra_pwm_suspend(struct device *dev)
259{
260 return pinctrl_pm_select_sleep_state(dev);
261}
262
263static int tegra_pwm_resume(struct device *dev)
264{
265 return pinctrl_pm_select_default_state(dev);
266}
267#endif
268
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530269static const struct tegra_pwm_soc tegra20_pwm_soc = {
270 .num_channels = 4,
271};
272
273static const struct tegra_pwm_soc tegra186_pwm_soc = {
274 .num_channels = 1,
275};
276
Thierry Redingf1a88702013-04-18 10:04:14 +0200277static const struct of_device_id tegra_pwm_of_match[] = {
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530278 { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
279 { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
Thierry Reding140fd972011-12-21 08:04:13 +0100280 { }
281};
282
283MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100284
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530285static const struct dev_pm_ops tegra_pwm_pm_ops = {
286 SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend, tegra_pwm_resume)
287};
288
Thierry Reding0134b932011-12-21 07:47:07 +0100289static struct platform_driver tegra_pwm_driver = {
290 .driver = {
291 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700292 .of_match_table = tegra_pwm_of_match,
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530293 .pm = &tegra_pwm_pm_ops,
Thierry Reding0134b932011-12-21 07:47:07 +0100294 },
295 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500296 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100297};
298
299module_platform_driver(tegra_pwm_driver);
300
301MODULE_LICENSE("GPL");
302MODULE_AUTHOR("NVIDIA Corporation");
303MODULE_ALIAS("platform:tegra-pwm");