blob: b3112dc293bab741da572f9a331260f21b5374da [file] [log] [blame]
Tomasz Figaf1189982013-04-20 23:22:13 +02001/*
2 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com/
4 *
5 * samsung - Common hr-timer support (s3c and s5p)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/interrupt.h>
13#include <linux/irq.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/clockchips.h>
17#include <linux/list.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/of_address.h>
21#include <linux/of_irq.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070024#include <linux/sched_clock.h>
Tomasz Figaf1189982013-04-20 23:22:13 +020025
26#include <clocksource/samsung_pwm.h>
27
Tomasz Figaf1189982013-04-20 23:22:13 +020028
29/*
30 * Clocksource driver
31 */
32
33#define REG_TCFG0 0x00
34#define REG_TCFG1 0x04
35#define REG_TCON 0x08
36#define REG_TINT_CSTAT 0x44
37
38#define REG_TCNTB(chan) (0x0c + 12 * (chan))
39#define REG_TCMPB(chan) (0x10 + 12 * (chan))
40
41#define TCFG0_PRESCALER_MASK 0xff
42#define TCFG0_PRESCALER1_SHIFT 8
43
44#define TCFG1_SHIFT(x) ((x) * 4)
45#define TCFG1_MUX_MASK 0xf
46
Tomasz Figaceea1242013-06-17 02:10:24 +020047/*
48 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
49 * bits (one channel) after channel 0, so channels have different numbering
50 * when accessing TCON register.
51 *
52 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
53 * in its set of bits is 2 as opposed to 3 for other channels.
54 */
Tomasz Figaf1189982013-04-20 23:22:13 +020055#define TCON_START(chan) (1 << (4 * (chan) + 0))
56#define TCON_MANUALUPDATE(chan) (1 << (4 * (chan) + 1))
57#define TCON_INVERT(chan) (1 << (4 * (chan) + 2))
Tomasz Figaceea1242013-06-17 02:10:24 +020058#define _TCON_AUTORELOAD(chan) (1 << (4 * (chan) + 3))
59#define _TCON_AUTORELOAD4(chan) (1 << (4 * (chan) + 2))
60#define TCON_AUTORELOAD(chan) \
61 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
Tomasz Figaf1189982013-04-20 23:22:13 +020062
Tomasz Figa7aac4822013-04-23 17:46:24 +020063DEFINE_SPINLOCK(samsung_pwm_lock);
64EXPORT_SYMBOL(samsung_pwm_lock);
65
Tomasz Figa030c2a12013-04-23 17:46:25 +020066struct samsung_pwm_clocksource {
67 void __iomem *base;
Tomasz Figa61d7e202013-06-17 00:07:03 +020068 void __iomem *source_reg;
Tomasz Figa030c2a12013-04-23 17:46:25 +020069 unsigned int irq[SAMSUNG_PWM_NUM];
70 struct samsung_pwm_variant variant;
71
72 struct clk *timerclk;
73
Tomasz Figaf1189982013-04-20 23:22:13 +020074 unsigned int event_id;
75 unsigned int source_id;
76 unsigned int tcnt_max;
77 unsigned int tscaler_div;
78 unsigned int tdiv;
Tomasz Figa030c2a12013-04-23 17:46:25 +020079
80 unsigned long clock_count_per_tick;
Tomasz Figaf1189982013-04-20 23:22:13 +020081};
82
Tomasz Figa030c2a12013-04-23 17:46:25 +020083static struct samsung_pwm_clocksource pwm;
Tomasz Figaf1189982013-04-20 23:22:13 +020084
Tomasz Figa030c2a12013-04-23 17:46:25 +020085static void samsung_timer_set_prescale(unsigned int channel, u16 prescale)
Tomasz Figaf1189982013-04-20 23:22:13 +020086{
87 unsigned long flags;
88 u8 shift = 0;
89 u32 reg;
90
91 if (channel >= 2)
92 shift = TCFG0_PRESCALER1_SHIFT;
93
Tomasz Figa7aac4822013-04-23 17:46:24 +020094 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +020095
Tomasz Figa030c2a12013-04-23 17:46:25 +020096 reg = readl(pwm.base + REG_TCFG0);
Tomasz Figaf1189982013-04-20 23:22:13 +020097 reg &= ~(TCFG0_PRESCALER_MASK << shift);
98 reg |= (prescale - 1) << shift;
Tomasz Figa030c2a12013-04-23 17:46:25 +020099 writel(reg, pwm.base + REG_TCFG0);
Tomasz Figaf1189982013-04-20 23:22:13 +0200100
Tomasz Figa7aac4822013-04-23 17:46:24 +0200101 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200102}
103
Tomasz Figa030c2a12013-04-23 17:46:25 +0200104static void samsung_timer_set_divisor(unsigned int channel, u8 divisor)
Tomasz Figaf1189982013-04-20 23:22:13 +0200105{
106 u8 shift = TCFG1_SHIFT(channel);
107 unsigned long flags;
108 u32 reg;
109 u8 bits;
110
Tomasz Figa030c2a12013-04-23 17:46:25 +0200111 bits = (fls(divisor) - 1) - pwm.variant.div_base;
Tomasz Figaf1189982013-04-20 23:22:13 +0200112
Tomasz Figa7aac4822013-04-23 17:46:24 +0200113 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200114
Tomasz Figa030c2a12013-04-23 17:46:25 +0200115 reg = readl(pwm.base + REG_TCFG1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200116 reg &= ~(TCFG1_MUX_MASK << shift);
117 reg |= bits << shift;
Tomasz Figa030c2a12013-04-23 17:46:25 +0200118 writel(reg, pwm.base + REG_TCFG1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200119
Tomasz Figa7aac4822013-04-23 17:46:24 +0200120 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200121}
122
123static void samsung_time_stop(unsigned int channel)
124{
125 unsigned long tcon;
126 unsigned long flags;
127
128 if (channel > 0)
129 ++channel;
130
Tomasz Figa7aac4822013-04-23 17:46:24 +0200131 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200132
Tomasz Figa030c2a12013-04-23 17:46:25 +0200133 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200134 tcon &= ~TCON_START(channel);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200135 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200136
Tomasz Figa7aac4822013-04-23 17:46:24 +0200137 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200138}
139
140static void samsung_time_setup(unsigned int channel, unsigned long tcnt)
141{
142 unsigned long tcon;
143 unsigned long flags;
144 unsigned int tcon_chan = channel;
145
146 if (tcon_chan > 0)
147 ++tcon_chan;
148
Tomasz Figa7aac4822013-04-23 17:46:24 +0200149 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200150
Tomasz Figa030c2a12013-04-23 17:46:25 +0200151 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200152
Tomasz Figaf1189982013-04-20 23:22:13 +0200153 tcon &= ~(TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan));
154 tcon |= TCON_MANUALUPDATE(tcon_chan);
155
Tomasz Figa030c2a12013-04-23 17:46:25 +0200156 __raw_writel(tcnt, pwm.base + REG_TCNTB(channel));
157 __raw_writel(tcnt, pwm.base + REG_TCMPB(channel));
158 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200159
Tomasz Figa7aac4822013-04-23 17:46:24 +0200160 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200161}
162
163static void samsung_time_start(unsigned int channel, bool periodic)
164{
165 unsigned long tcon;
166 unsigned long flags;
167
168 if (channel > 0)
169 ++channel;
170
Tomasz Figa7aac4822013-04-23 17:46:24 +0200171 spin_lock_irqsave(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200172
Tomasz Figa030c2a12013-04-23 17:46:25 +0200173 tcon = __raw_readl(pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200174
175 tcon &= ~TCON_MANUALUPDATE(channel);
176 tcon |= TCON_START(channel);
177
178 if (periodic)
179 tcon |= TCON_AUTORELOAD(channel);
180 else
181 tcon &= ~TCON_AUTORELOAD(channel);
182
Tomasz Figa030c2a12013-04-23 17:46:25 +0200183 __raw_writel(tcon, pwm.base + REG_TCON);
Tomasz Figaf1189982013-04-20 23:22:13 +0200184
Tomasz Figa7aac4822013-04-23 17:46:24 +0200185 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
Tomasz Figaf1189982013-04-20 23:22:13 +0200186}
187
188static int samsung_set_next_event(unsigned long cycles,
189 struct clock_event_device *evt)
190{
Tomasz Figa81d4f7b2013-04-23 17:46:30 +0200191 /*
192 * This check is needed to account for internal rounding
193 * errors inside clockevents core, which might result in
194 * passing cycles = 0, which in turn would not generate any
195 * timer interrupt and hang the system.
196 *
197 * Another solution would be to set up the clockevent device
198 * with min_delta = 2, but this would unnecessarily increase
199 * the minimum sleep period.
200 */
201 if (!cycles)
202 cycles = 1;
203
Tomasz Figa030c2a12013-04-23 17:46:25 +0200204 samsung_time_setup(pwm.event_id, cycles);
205 samsung_time_start(pwm.event_id, false);
Tomasz Figaf1189982013-04-20 23:22:13 +0200206
207 return 0;
208}
209
210static void samsung_timer_resume(void)
211{
212 /* event timer restart */
Tomasz Figa6fe4dfd2013-04-23 17:46:29 +0200213 samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200214 samsung_time_start(pwm.event_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200215
216 /* source timer restart */
Tomasz Figa030c2a12013-04-23 17:46:25 +0200217 samsung_time_setup(pwm.source_id, pwm.tcnt_max);
218 samsung_time_start(pwm.source_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200219}
220
221static void samsung_set_mode(enum clock_event_mode mode,
222 struct clock_event_device *evt)
223{
Tomasz Figa030c2a12013-04-23 17:46:25 +0200224 samsung_time_stop(pwm.event_id);
Tomasz Figaf1189982013-04-20 23:22:13 +0200225
226 switch (mode) {
227 case CLOCK_EVT_MODE_PERIODIC:
Tomasz Figa6fe4dfd2013-04-23 17:46:29 +0200228 samsung_time_setup(pwm.event_id, pwm.clock_count_per_tick - 1);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200229 samsung_time_start(pwm.event_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200230 break;
231
232 case CLOCK_EVT_MODE_ONESHOT:
233 break;
234
235 case CLOCK_EVT_MODE_UNUSED:
236 case CLOCK_EVT_MODE_SHUTDOWN:
237 break;
238
239 case CLOCK_EVT_MODE_RESUME:
240 samsung_timer_resume();
241 break;
242 }
243}
244
245static struct clock_event_device time_event_device = {
246 .name = "samsung_event_timer",
247 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
248 .rating = 200,
249 .set_next_event = samsung_set_next_event,
250 .set_mode = samsung_set_mode,
251};
252
253static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)
254{
255 struct clock_event_device *evt = dev_id;
256
Tomasz Figa030c2a12013-04-23 17:46:25 +0200257 if (pwm.variant.has_tint_cstat) {
258 u32 mask = (1 << pwm.event_id);
259 writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
Tomasz Figaf1189982013-04-20 23:22:13 +0200260 }
261
262 evt->event_handler(evt);
263
264 return IRQ_HANDLED;
265}
266
267static struct irqaction samsung_clock_event_irq = {
268 .name = "samsung_time_irq",
269 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
270 .handler = samsung_clock_event_isr,
271 .dev_id = &time_event_device,
272};
273
274static void __init samsung_clockevent_init(void)
275{
276 unsigned long pclk;
277 unsigned long clock_rate;
278 unsigned int irq_number;
279
Tomasz Figa030c2a12013-04-23 17:46:25 +0200280 pclk = clk_get_rate(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200281
Tomasz Figa030c2a12013-04-23 17:46:25 +0200282 samsung_timer_set_prescale(pwm.event_id, pwm.tscaler_div);
283 samsung_timer_set_divisor(pwm.event_id, pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200284
Tomasz Figa030c2a12013-04-23 17:46:25 +0200285 clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
286 pwm.clock_count_per_tick = clock_rate / HZ;
Tomasz Figaf1189982013-04-20 23:22:13 +0200287
288 time_event_device.cpumask = cpumask_of(0);
Tomasz Figae9b852b2013-04-23 17:46:28 +0200289 clockevents_config_and_register(&time_event_device,
290 clock_rate, 1, pwm.tcnt_max);
Tomasz Figaf1189982013-04-20 23:22:13 +0200291
Tomasz Figa030c2a12013-04-23 17:46:25 +0200292 irq_number = pwm.irq[pwm.event_id];
Tomasz Figaf1189982013-04-20 23:22:13 +0200293 setup_irq(irq_number, &samsung_clock_event_irq);
294
Tomasz Figa030c2a12013-04-23 17:46:25 +0200295 if (pwm.variant.has_tint_cstat) {
296 u32 mask = (1 << pwm.event_id);
297 writel(mask | (mask << 5), pwm.base + REG_TINT_CSTAT);
Tomasz Figaf1189982013-04-20 23:22:13 +0200298 }
299}
300
Tomasz Figa6792e632013-06-17 00:13:06 +0200301static cycle_t samsung_clocksource_read(struct clocksource *c)
302{
303 return ~readl_relaxed(pwm.source_reg);
304}
305
306static struct clocksource samsung_clocksource = {
307 .name = "samsung_clocksource_timer",
308 .rating = 250,
309 .read = samsung_clocksource_read,
310 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
311};
312
Tomasz Figaf1189982013-04-20 23:22:13 +0200313/*
314 * Override the global weak sched_clock symbol with this
315 * local implementation which uses the clocksource to get some
316 * better resolution when scheduling the kernel. We accept that
317 * this wraps around for now, since it is just a relative time
318 * stamp. (Inspired by U300 implementation.)
319 */
320static u32 notrace samsung_read_sched_clock(void)
321{
Tomasz Figa6792e632013-06-17 00:13:06 +0200322 return samsung_clocksource_read(NULL);
Tomasz Figaf1189982013-04-20 23:22:13 +0200323}
324
325static void __init samsung_clocksource_init(void)
326{
Tomasz Figaf1189982013-04-20 23:22:13 +0200327 unsigned long pclk;
328 unsigned long clock_rate;
329 int ret;
330
Tomasz Figa030c2a12013-04-23 17:46:25 +0200331 pclk = clk_get_rate(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200332
Tomasz Figa030c2a12013-04-23 17:46:25 +0200333 samsung_timer_set_prescale(pwm.source_id, pwm.tscaler_div);
334 samsung_timer_set_divisor(pwm.source_id, pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200335
Tomasz Figa030c2a12013-04-23 17:46:25 +0200336 clock_rate = pclk / (pwm.tscaler_div * pwm.tdiv);
Tomasz Figaf1189982013-04-20 23:22:13 +0200337
Tomasz Figa030c2a12013-04-23 17:46:25 +0200338 samsung_time_setup(pwm.source_id, pwm.tcnt_max);
339 samsung_time_start(pwm.source_id, true);
Tomasz Figaf1189982013-04-20 23:22:13 +0200340
Tomasz Figa61d7e202013-06-17 00:07:03 +0200341 if (pwm.source_id == 4)
342 pwm.source_reg = pwm.base + 0x40;
343 else
344 pwm.source_reg = pwm.base + pwm.source_id * 0x0c + 0x14;
345
Tomasz Figaf1189982013-04-20 23:22:13 +0200346 setup_sched_clock(samsung_read_sched_clock,
Tomasz Figa030c2a12013-04-23 17:46:25 +0200347 pwm.variant.bits, clock_rate);
Tomasz Figaf1189982013-04-20 23:22:13 +0200348
Tomasz Figa6792e632013-06-17 00:13:06 +0200349 samsung_clocksource.mask = CLOCKSOURCE_MASK(pwm.variant.bits);
350 ret = clocksource_register_hz(&samsung_clocksource, clock_rate);
Tomasz Figaf1189982013-04-20 23:22:13 +0200351 if (ret)
352 panic("samsung_clocksource_timer: can't register clocksource\n");
353}
354
355static void __init samsung_timer_resources(void)
356{
Tomasz Figa030c2a12013-04-23 17:46:25 +0200357 pwm.timerclk = clk_get(NULL, "timers");
358 if (IS_ERR(pwm.timerclk))
Tomasz Figaf1189982013-04-20 23:22:13 +0200359 panic("failed to get timers clock for timer");
360
Tomasz Figa030c2a12013-04-23 17:46:25 +0200361 clk_prepare_enable(pwm.timerclk);
Tomasz Figaf1189982013-04-20 23:22:13 +0200362
Tomasz Figa030c2a12013-04-23 17:46:25 +0200363 pwm.tcnt_max = (1UL << pwm.variant.bits) - 1;
364 if (pwm.variant.bits == 16) {
365 pwm.tscaler_div = 25;
366 pwm.tdiv = 2;
Tomasz Figaf1189982013-04-20 23:22:13 +0200367 } else {
Tomasz Figa030c2a12013-04-23 17:46:25 +0200368 pwm.tscaler_div = 2;
369 pwm.tdiv = 1;
Tomasz Figaf1189982013-04-20 23:22:13 +0200370 }
371}
372
373/*
374 * PWM master driver
375 */
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200376static void __init _samsung_pwm_clocksource_init(void)
Tomasz Figaf1189982013-04-20 23:22:13 +0200377{
378 u8 mask;
379 int channel;
380
Tomasz Figa030c2a12013-04-23 17:46:25 +0200381 mask = ~pwm.variant.output_mask & ((1 << SAMSUNG_PWM_NUM) - 1);
Tomasz Figaf1189982013-04-20 23:22:13 +0200382 channel = fls(mask) - 1;
383 if (channel < 0)
384 panic("failed to find PWM channel for clocksource");
Tomasz Figa030c2a12013-04-23 17:46:25 +0200385 pwm.source_id = channel;
Tomasz Figaf1189982013-04-20 23:22:13 +0200386
387 mask &= ~(1 << channel);
388 channel = fls(mask) - 1;
389 if (channel < 0)
390 panic("failed to find PWM channel for clock event");
Tomasz Figa030c2a12013-04-23 17:46:25 +0200391 pwm.event_id = channel;
Tomasz Figaf1189982013-04-20 23:22:13 +0200392
393 samsung_timer_resources();
394 samsung_clockevent_init();
395 samsung_clocksource_init();
396}
397
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200398void __init samsung_pwm_clocksource_init(void __iomem *base,
399 unsigned int *irqs, struct samsung_pwm_variant *variant)
400{
401 pwm.base = base;
402 memcpy(&pwm.variant, variant, sizeof(pwm.variant));
403 memcpy(pwm.irq, irqs, SAMSUNG_PWM_NUM * sizeof(*irqs));
404
405 _samsung_pwm_clocksource_init();
406}
407
408#ifdef CONFIG_CLKSRC_OF
Tomasz Figaf1189982013-04-20 23:22:13 +0200409static void __init samsung_pwm_alloc(struct device_node *np,
410 const struct samsung_pwm_variant *variant)
411{
Tomasz Figaf1189982013-04-20 23:22:13 +0200412 struct property *prop;
413 const __be32 *cur;
414 u32 val;
415 int i;
416
Tomasz Figa030c2a12013-04-23 17:46:25 +0200417 memcpy(&pwm.variant, variant, sizeof(pwm.variant));
Tomasz Figaf1189982013-04-20 23:22:13 +0200418 for (i = 0; i < SAMSUNG_PWM_NUM; ++i)
Tomasz Figa030c2a12013-04-23 17:46:25 +0200419 pwm.irq[i] = irq_of_parse_and_map(np, i);
Tomasz Figaf1189982013-04-20 23:22:13 +0200420
421 of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
422 if (val >= SAMSUNG_PWM_NUM) {
423 pr_warning("%s: invalid channel index in samsung,pwm-outputs property\n",
424 __func__);
425 continue;
426 }
Tomasz Figa030c2a12013-04-23 17:46:25 +0200427 pwm.variant.output_mask |= 1 << val;
Tomasz Figaf1189982013-04-20 23:22:13 +0200428 }
429
Tomasz Figae2415482013-06-13 21:22:44 +0200430 pwm.base = of_iomap(np, 0);
Tomasz Figa030c2a12013-04-23 17:46:25 +0200431 if (!pwm.base) {
Tomasz Figaf1189982013-04-20 23:22:13 +0200432 pr_err("%s: failed to map PWM registers\n", __func__);
Tomasz Figaf1189982013-04-20 23:22:13 +0200433 return;
434 }
435
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200436 _samsung_pwm_clocksource_init();
Tomasz Figaf1189982013-04-20 23:22:13 +0200437}
438
439static const struct samsung_pwm_variant s3c24xx_variant = {
440 .bits = 16,
441 .div_base = 1,
442 .has_tint_cstat = false,
443 .tclk_mask = (1 << 4),
444};
445
446static void __init s3c2410_pwm_clocksource_init(struct device_node *np)
447{
448 samsung_pwm_alloc(np, &s3c24xx_variant);
449}
450CLOCKSOURCE_OF_DECLARE(s3c2410_pwm, "samsung,s3c2410-pwm", s3c2410_pwm_clocksource_init);
451
452static const struct samsung_pwm_variant s3c64xx_variant = {
453 .bits = 32,
454 .div_base = 0,
455 .has_tint_cstat = true,
456 .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
457};
458
459static void __init s3c64xx_pwm_clocksource_init(struct device_node *np)
460{
461 samsung_pwm_alloc(np, &s3c64xx_variant);
462}
463CLOCKSOURCE_OF_DECLARE(s3c6400_pwm, "samsung,s3c6400-pwm", s3c64xx_pwm_clocksource_init);
464
465static const struct samsung_pwm_variant s5p64x0_variant = {
466 .bits = 32,
467 .div_base = 0,
468 .has_tint_cstat = true,
469 .tclk_mask = 0,
470};
471
472static void __init s5p64x0_pwm_clocksource_init(struct device_node *np)
473{
474 samsung_pwm_alloc(np, &s5p64x0_variant);
475}
476CLOCKSOURCE_OF_DECLARE(s5p6440_pwm, "samsung,s5p6440-pwm", s5p64x0_pwm_clocksource_init);
477
478static const struct samsung_pwm_variant s5p_variant = {
479 .bits = 32,
480 .div_base = 0,
481 .has_tint_cstat = true,
482 .tclk_mask = (1 << 5),
483};
484
485static void __init s5p_pwm_clocksource_init(struct device_node *np)
486{
487 samsung_pwm_alloc(np, &s5p_variant);
488}
489CLOCKSOURCE_OF_DECLARE(s5pc100_pwm, "samsung,s5pc100-pwm", s5p_pwm_clocksource_init);
Tomasz Figaf9bb48a22013-04-23 17:46:27 +0200490#endif