blob: dd907048f5718e7304c23d270b02602eb1632e95 [file] [log] [blame]
Marc Zyngier022c03a2012-01-11 17:25:17 +00001/*
2 * linux/arch/arm/kernel/arch_timer.c
3 *
4 * Copyright (C) 2011 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/kernel.h>
13#include <linux/delay.h>
14#include <linux/device.h>
15#include <linux/smp.h>
16#include <linux/cpu.h>
17#include <linux/jiffies.h>
18#include <linux/clockchips.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
21
22#include <asm/cputype.h>
23#include <asm/localtimer.h>
24#include <asm/arch_timer.h>
25#include <asm/system_info.h>
Marc Zyngier3f61c802011-01-14 15:32:36 +000026#include <asm/sched_clock.h>
Marc Zyngier022c03a2012-01-11 17:25:17 +000027
28static unsigned long arch_timer_rate;
29static int arch_timer_ppi;
30static int arch_timer_ppi2;
31
32static struct clock_event_device __percpu **arch_timer_evt;
33
34/*
35 * Architected system timer support.
36 */
37
38#define ARCH_TIMER_CTRL_ENABLE (1 << 0)
39#define ARCH_TIMER_CTRL_IT_MASK (1 << 1)
40#define ARCH_TIMER_CTRL_IT_STAT (1 << 2)
41
42#define ARCH_TIMER_REG_CTRL 0
43#define ARCH_TIMER_REG_FREQ 1
44#define ARCH_TIMER_REG_TVAL 2
45
46static void arch_timer_reg_write(int reg, u32 val)
47{
48 switch (reg) {
49 case ARCH_TIMER_REG_CTRL:
50 asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val));
51 break;
52 case ARCH_TIMER_REG_TVAL:
53 asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val));
54 break;
55 }
56
57 isb();
58}
59
60static u32 arch_timer_reg_read(int reg)
61{
62 u32 val;
63
64 switch (reg) {
65 case ARCH_TIMER_REG_CTRL:
66 asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val));
67 break;
68 case ARCH_TIMER_REG_FREQ:
69 asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val));
70 break;
71 case ARCH_TIMER_REG_TVAL:
72 asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val));
73 break;
74 default:
75 BUG();
76 }
77
78 return val;
79}
80
81static irqreturn_t arch_timer_handler(int irq, void *dev_id)
82{
83 struct clock_event_device *evt = *(struct clock_event_device **)dev_id;
84 unsigned long ctrl;
85
86 ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL);
87 if (ctrl & ARCH_TIMER_CTRL_IT_STAT) {
88 ctrl |= ARCH_TIMER_CTRL_IT_MASK;
89 arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl);
90 evt->event_handler(evt);
91 return IRQ_HANDLED;
92 }
93
94 return IRQ_NONE;
95}
96
97static void arch_timer_disable(void)
98{
99 unsigned long ctrl;
100
101 ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL);
102 ctrl &= ~ARCH_TIMER_CTRL_ENABLE;
103 arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl);
104}
105
106static void arch_timer_set_mode(enum clock_event_mode mode,
107 struct clock_event_device *clk)
108{
109 switch (mode) {
110 case CLOCK_EVT_MODE_UNUSED:
111 case CLOCK_EVT_MODE_SHUTDOWN:
112 arch_timer_disable();
113 break;
114 default:
115 break;
116 }
117}
118
119static int arch_timer_set_next_event(unsigned long evt,
120 struct clock_event_device *unused)
121{
122 unsigned long ctrl;
123
124 ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL);
125 ctrl |= ARCH_TIMER_CTRL_ENABLE;
126 ctrl &= ~ARCH_TIMER_CTRL_IT_MASK;
127
128 arch_timer_reg_write(ARCH_TIMER_REG_TVAL, evt);
129 arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl);
130
131 return 0;
132}
133
134static int __cpuinit arch_timer_setup(struct clock_event_device *clk)
135{
136 /* Be safe... */
137 arch_timer_disable();
138
139 clk->features = CLOCK_EVT_FEAT_ONESHOT;
140 clk->name = "arch_sys_timer";
141 clk->rating = 450;
142 clk->set_mode = arch_timer_set_mode;
143 clk->set_next_event = arch_timer_set_next_event;
144 clk->irq = arch_timer_ppi;
145
146 clockevents_config_and_register(clk, arch_timer_rate,
147 0xf, 0x7fffffff);
148
149 *__this_cpu_ptr(arch_timer_evt) = clk;
150
151 enable_percpu_irq(clk->irq, 0);
152 if (arch_timer_ppi2)
153 enable_percpu_irq(arch_timer_ppi2, 0);
154
155 return 0;
156}
157
158/* Is the optional system timer available? */
159static int local_timer_is_architected(void)
160{
161 return (cpu_architecture() >= CPU_ARCH_ARMv7) &&
162 ((read_cpuid_ext(CPUID_EXT_PFR1) >> 16) & 0xf) == 1;
163}
164
165static int arch_timer_available(void)
166{
167 unsigned long freq;
168
169 if (!local_timer_is_architected())
170 return -ENXIO;
171
172 if (arch_timer_rate == 0) {
173 arch_timer_reg_write(ARCH_TIMER_REG_CTRL, 0);
174 freq = arch_timer_reg_read(ARCH_TIMER_REG_FREQ);
175
176 /* Check the timer frequency. */
177 if (freq == 0) {
178 pr_warn("Architected timer frequency not available\n");
179 return -EINVAL;
180 }
181
182 arch_timer_rate = freq;
183 }
184
185 pr_info_once("Architected local timer running at %lu.%02luMHz.\n",
186 arch_timer_rate / 1000000, (arch_timer_rate / 10000) % 100);
187 return 0;
188}
189
190static inline cycle_t arch_counter_get_cntpct(void)
191{
192 u32 cvall, cvalh;
193
194 asm volatile("mrrc p15, 0, %0, %1, c14" : "=r" (cvall), "=r" (cvalh));
195
196 return ((cycle_t) cvalh << 32) | cvall;
197}
198
199static inline cycle_t arch_counter_get_cntvct(void)
200{
201 u32 cvall, cvalh;
202
203 asm volatile("mrrc p15, 1, %0, %1, c14" : "=r" (cvall), "=r" (cvalh));
204
205 return ((cycle_t) cvalh << 32) | cvall;
206}
207
Marc Zyngier3f61c802011-01-14 15:32:36 +0000208static u32 notrace arch_counter_get_cntvct32(void)
209{
210 cycle_t cntvct = arch_counter_get_cntvct();
211
212 /*
213 * The sched_clock infrastructure only knows about counters
214 * with at most 32bits. Forget about the upper 24 bits for the
215 * time being...
216 */
217 return (u32)(cntvct & (u32)~0);
218}
219
Marc Zyngier022c03a2012-01-11 17:25:17 +0000220static cycle_t arch_counter_read(struct clocksource *cs)
221{
222 return arch_counter_get_cntpct();
223}
224
225static struct clocksource clocksource_counter = {
226 .name = "arch_sys_counter",
227 .rating = 400,
228 .read = arch_counter_read,
229 .mask = CLOCKSOURCE_MASK(56),
230 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
231};
232
233static void __cpuinit arch_timer_stop(struct clock_event_device *clk)
234{
235 pr_debug("arch_timer_teardown disable IRQ%d cpu #%d\n",
236 clk->irq, smp_processor_id());
237 disable_percpu_irq(clk->irq);
238 if (arch_timer_ppi2)
239 disable_percpu_irq(arch_timer_ppi2);
240 arch_timer_set_mode(CLOCK_EVT_MODE_UNUSED, clk);
241}
242
243static struct local_timer_ops arch_timer_ops __cpuinitdata = {
244 .setup = arch_timer_setup,
245 .stop = arch_timer_stop,
246};
247
248int __init arch_timer_register(struct arch_timer *at)
249{
250 int err;
251
252 if (at->res[0].start <= 0 || !(at->res[0].flags & IORESOURCE_IRQ))
253 return -EINVAL;
254
255 err = arch_timer_available();
256 if (err)
257 return err;
258
259 arch_timer_evt = alloc_percpu(struct clock_event_device *);
260 if (!arch_timer_evt)
261 return -ENOMEM;
262
263 clocksource_register_hz(&clocksource_counter, arch_timer_rate);
264
265 arch_timer_ppi = at->res[0].start;
266 err = request_percpu_irq(arch_timer_ppi, arch_timer_handler,
267 "arch_timer", arch_timer_evt);
268 if (err) {
269 pr_err("arch_timer: can't register interrupt %d (%d)\n",
270 arch_timer_ppi, err);
271 goto out_free;
272 }
273
274 if (at->res[1].start > 0 || (at->res[1].flags & IORESOURCE_IRQ)) {
275 arch_timer_ppi2 = at->res[1].start;
276 err = request_percpu_irq(arch_timer_ppi2, arch_timer_handler,
277 "arch_timer", arch_timer_evt);
278 if (err) {
279 pr_err("arch_timer: can't register interrupt %d (%d)\n",
280 arch_timer_ppi2, err);
281 arch_timer_ppi2 = 0;
282 goto out_free_irq;
283 }
284 }
285
286 err = local_timer_register(&arch_timer_ops);
287 if (err)
288 goto out_free_irq;
289
290 return 0;
291
292out_free_irq:
293 free_percpu_irq(arch_timer_ppi, arch_timer_evt);
294 if (arch_timer_ppi2)
295 free_percpu_irq(arch_timer_ppi2, arch_timer_evt);
296
297out_free:
298 free_percpu(arch_timer_evt);
299
300 return err;
301}
Marc Zyngier3f61c802011-01-14 15:32:36 +0000302
303int __init arch_timer_sched_clock_init(void)
304{
305 int err;
306
307 err = arch_timer_available();
308 if (err)
309 return err;
310
311 setup_sched_clock(arch_counter_get_cntvct32, 32, arch_timer_rate);
312 return 0;
313}