blob: 25f6f53a96b321a90224311d890b30111c1bdcfc [file] [log] [blame]
bellard574bbf72005-01-03 23:27:31 +00001/*
2 * APIC support
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard574bbf72005-01-03 23:27:31 +00004 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
pbrook87ecb682007-11-17 17:14:51 +000020#include "hw.h"
21#include "pc.h"
22#include "qemu-timer.h"
bellard574bbf72005-01-03 23:27:31 +000023
24//#define DEBUG_APIC
bellardd592d302005-07-23 19:05:37 +000025//#define DEBUG_IOAPIC
bellard574bbf72005-01-03 23:27:31 +000026
27/* APIC Local Vector Table */
28#define APIC_LVT_TIMER 0
29#define APIC_LVT_THERMAL 1
30#define APIC_LVT_PERFORM 2
31#define APIC_LVT_LINT0 3
32#define APIC_LVT_LINT1 4
33#define APIC_LVT_ERROR 5
34#define APIC_LVT_NB 6
35
36/* APIC delivery modes */
37#define APIC_DM_FIXED 0
38#define APIC_DM_LOWPRI 1
39#define APIC_DM_SMI 2
40#define APIC_DM_NMI 4
41#define APIC_DM_INIT 5
42#define APIC_DM_SIPI 6
43#define APIC_DM_EXTINT 7
44
bellardd592d302005-07-23 19:05:37 +000045/* APIC destination mode */
46#define APIC_DESTMODE_FLAT 0xf
47#define APIC_DESTMODE_CLUSTER 1
48
bellard574bbf72005-01-03 23:27:31 +000049#define APIC_TRIGGER_EDGE 0
50#define APIC_TRIGGER_LEVEL 1
51
52#define APIC_LVT_TIMER_PERIODIC (1<<17)
53#define APIC_LVT_MASKED (1<<16)
54#define APIC_LVT_LEVEL_TRIGGER (1<<15)
55#define APIC_LVT_REMOTE_IRR (1<<14)
56#define APIC_INPUT_POLARITY (1<<13)
57#define APIC_SEND_PENDING (1<<12)
58
bellardd592d302005-07-23 19:05:37 +000059#define IOAPIC_NUM_PINS 0x18
60
bellard574bbf72005-01-03 23:27:31 +000061#define ESR_ILLEGAL_ADDRESS (1 << 7)
62
63#define APIC_SV_ENABLE (1 << 8)
64
bellardd3e9db92005-12-17 01:27:28 +000065#define MAX_APICS 255
66#define MAX_APIC_WORDS 8
67
bellard574bbf72005-01-03 23:27:31 +000068typedef struct APICState {
69 CPUState *cpu_env;
70 uint32_t apicbase;
71 uint8_t id;
bellardd592d302005-07-23 19:05:37 +000072 uint8_t arb_id;
bellard574bbf72005-01-03 23:27:31 +000073 uint8_t tpr;
74 uint32_t spurious_vec;
bellardd592d302005-07-23 19:05:37 +000075 uint8_t log_dest;
76 uint8_t dest_mode;
bellard574bbf72005-01-03 23:27:31 +000077 uint32_t isr[8]; /* in service register */
78 uint32_t tmr[8]; /* trigger mode register */
79 uint32_t irr[8]; /* interrupt request register */
80 uint32_t lvt[APIC_LVT_NB];
81 uint32_t esr; /* error register */
82 uint32_t icr[2];
83
84 uint32_t divide_conf;
85 int count_shift;
86 uint32_t initial_count;
87 int64_t initial_count_load_time, next_time;
88 QEMUTimer *timer;
89} APICState;
90
bellardd592d302005-07-23 19:05:37 +000091struct IOAPICState {
92 uint8_t id;
93 uint8_t ioregsel;
94
95 uint32_t irr;
96 uint64_t ioredtbl[IOAPIC_NUM_PINS];
97};
98
bellard574bbf72005-01-03 23:27:31 +000099static int apic_io_memory;
bellardd3e9db92005-12-17 01:27:28 +0000100static APICState *local_apics[MAX_APICS + 1];
bellardd592d302005-07-23 19:05:37 +0000101static int last_apic_id = 0;
bellardd592d302005-07-23 19:05:37 +0000102
103static void apic_init_ipi(APICState *s);
104static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
105static void apic_update_irq(APICState *s);
106
bellardd3e9db92005-12-17 01:27:28 +0000107/* Find first bit starting from msb. Return 0 if value = 0 */
108static int fls_bit(uint32_t value)
109{
110 unsigned int ret = 0;
111
112#if defined(HOST_I386)
113 __asm__ __volatile__ ("bsr %1, %0\n" : "+r" (ret) : "rm" (value));
114 return ret;
115#else
116 if (value > 0xffff)
117 value >>= 16, ret = 16;
118 if (value > 0xff)
119 value >>= 8, ret += 8;
120 if (value > 0xf)
121 value >>= 4, ret += 4;
122 if (value > 0x3)
123 value >>= 2, ret += 2;
124 return ret + (value >> 1);
125#endif
126}
127
128/* Find first bit starting from lsb. Return 0 if value = 0 */
129static int ffs_bit(uint32_t value)
130{
131 unsigned int ret = 0;
132
133#if defined(HOST_I386)
134 __asm__ __volatile__ ("bsf %1, %0\n" : "+r" (ret) : "rm" (value));
135 return ret;
136#else
137 if (!value)
138 return 0;
139 if (!(value & 0xffff))
140 value >>= 16, ret = 16;
141 if (!(value & 0xff))
142 value >>= 8, ret += 8;
143 if (!(value & 0xf))
144 value >>= 4, ret += 4;
145 if (!(value & 0x3))
146 value >>= 2, ret += 2;
147 if (!(value & 0x1))
148 ret++;
149 return ret;
150#endif
151}
152
153static inline void set_bit(uint32_t *tab, int index)
154{
155 int i, mask;
156 i = index >> 5;
157 mask = 1 << (index & 0x1f);
158 tab[i] |= mask;
159}
160
161static inline void reset_bit(uint32_t *tab, int index)
162{
163 int i, mask;
164 i = index >> 5;
165 mask = 1 << (index & 0x1f);
166 tab[i] &= ~mask;
167}
168
169#define foreach_apic(apic, deliver_bitmask, code) \
170{\
171 int __i, __j, __mask;\
172 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
173 __mask = deliver_bitmask[__i];\
174 if (__mask) {\
175 for(__j = 0; __j < 32; __j++) {\
176 if (__mask & (1 << __j)) {\
177 apic = local_apics[__i * 32 + __j];\
178 if (apic) {\
179 code;\
180 }\
181 }\
182 }\
183 }\
184 }\
185}
186
ths5fafdf22007-09-16 21:08:06 +0000187static void apic_bus_deliver(const uint32_t *deliver_bitmask,
bellardd3e9db92005-12-17 01:27:28 +0000188 uint8_t delivery_mode,
bellardd592d302005-07-23 19:05:37 +0000189 uint8_t vector_num, uint8_t polarity,
190 uint8_t trigger_mode)
191{
192 APICState *apic_iter;
193
194 switch (delivery_mode) {
195 case APIC_DM_LOWPRI:
bellard8dd69b82005-11-23 20:59:44 +0000196 /* XXX: search for focus processor, arbitration */
bellardd3e9db92005-12-17 01:27:28 +0000197 {
198 int i, d;
199 d = -1;
200 for(i = 0; i < MAX_APIC_WORDS; i++) {
201 if (deliver_bitmask[i]) {
202 d = i * 32 + ffs_bit(deliver_bitmask[i]);
203 break;
204 }
205 }
206 if (d >= 0) {
207 apic_iter = local_apics[d];
208 if (apic_iter) {
209 apic_set_irq(apic_iter, vector_num, trigger_mode);
210 }
211 }
bellard8dd69b82005-11-23 20:59:44 +0000212 }
bellardd3e9db92005-12-17 01:27:28 +0000213 return;
bellard8dd69b82005-11-23 20:59:44 +0000214
bellardd592d302005-07-23 19:05:37 +0000215 case APIC_DM_FIXED:
bellardd592d302005-07-23 19:05:37 +0000216 break;
217
218 case APIC_DM_SMI:
219 case APIC_DM_NMI:
220 break;
221
222 case APIC_DM_INIT:
223 /* normal INIT IPI sent to processors */
ths5fafdf22007-09-16 21:08:06 +0000224 foreach_apic(apic_iter, deliver_bitmask,
bellardd3e9db92005-12-17 01:27:28 +0000225 apic_init_ipi(apic_iter) );
bellardd592d302005-07-23 19:05:37 +0000226 return;
ths3b46e622007-09-17 08:09:54 +0000227
bellardd592d302005-07-23 19:05:37 +0000228 case APIC_DM_EXTINT:
bellardb1fc0342005-07-23 21:43:15 +0000229 /* handled in I/O APIC code */
bellardd592d302005-07-23 19:05:37 +0000230 break;
231
232 default:
233 return;
234 }
235
ths5fafdf22007-09-16 21:08:06 +0000236 foreach_apic(apic_iter, deliver_bitmask,
bellardd3e9db92005-12-17 01:27:28 +0000237 apic_set_irq(apic_iter, vector_num, trigger_mode) );
bellardd592d302005-07-23 19:05:37 +0000238}
bellard574bbf72005-01-03 23:27:31 +0000239
240void cpu_set_apic_base(CPUState *env, uint64_t val)
241{
242 APICState *s = env->apic_state;
243#ifdef DEBUG_APIC
bellard26a76462006-06-25 18:15:32 +0000244 printf("cpu_set_apic_base: %016" PRIx64 "\n", val);
bellard574bbf72005-01-03 23:27:31 +0000245#endif
ths5fafdf22007-09-16 21:08:06 +0000246 s->apicbase = (val & 0xfffff000) |
bellard574bbf72005-01-03 23:27:31 +0000247 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
248 /* if disabled, cannot be enabled again */
249 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
250 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
251 env->cpuid_features &= ~CPUID_APIC;
252 s->spurious_vec &= ~APIC_SV_ENABLE;
253 }
254}
255
256uint64_t cpu_get_apic_base(CPUState *env)
257{
258 APICState *s = env->apic_state;
259#ifdef DEBUG_APIC
bellard26a76462006-06-25 18:15:32 +0000260 printf("cpu_get_apic_base: %016" PRIx64 "\n", (uint64_t)s->apicbase);
bellard574bbf72005-01-03 23:27:31 +0000261#endif
262 return s->apicbase;
263}
264
bellard9230e662005-01-23 20:46:56 +0000265void cpu_set_apic_tpr(CPUX86State *env, uint8_t val)
266{
267 APICState *s = env->apic_state;
268 s->tpr = (val & 0x0f) << 4;
bellardd592d302005-07-23 19:05:37 +0000269 apic_update_irq(s);
bellard9230e662005-01-23 20:46:56 +0000270}
271
272uint8_t cpu_get_apic_tpr(CPUX86State *env)
273{
274 APICState *s = env->apic_state;
275 return s->tpr >> 4;
276}
277
bellardd592d302005-07-23 19:05:37 +0000278/* return -1 if no bit is set */
279static int get_highest_priority_int(uint32_t *tab)
280{
281 int i;
282 for(i = 7; i >= 0; i--) {
283 if (tab[i] != 0) {
284 return i * 32 + fls_bit(tab[i]);
285 }
286 }
287 return -1;
288}
289
bellard574bbf72005-01-03 23:27:31 +0000290static int apic_get_ppr(APICState *s)
291{
292 int tpr, isrv, ppr;
293
294 tpr = (s->tpr >> 4);
295 isrv = get_highest_priority_int(s->isr);
296 if (isrv < 0)
297 isrv = 0;
298 isrv >>= 4;
299 if (tpr >= isrv)
300 ppr = s->tpr;
301 else
302 ppr = isrv << 4;
303 return ppr;
304}
305
bellardd592d302005-07-23 19:05:37 +0000306static int apic_get_arb_pri(APICState *s)
307{
308 /* XXX: arbitration */
309 return 0;
310}
311
bellard574bbf72005-01-03 23:27:31 +0000312/* signal the CPU if an irq is pending */
313static void apic_update_irq(APICState *s)
314{
bellardd592d302005-07-23 19:05:37 +0000315 int irrv, ppr;
316 if (!(s->spurious_vec & APIC_SV_ENABLE))
317 return;
bellard574bbf72005-01-03 23:27:31 +0000318 irrv = get_highest_priority_int(s->irr);
319 if (irrv < 0)
320 return;
bellardd592d302005-07-23 19:05:37 +0000321 ppr = apic_get_ppr(s);
322 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0))
bellard574bbf72005-01-03 23:27:31 +0000323 return;
324 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
325}
326
327static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
328{
329 set_bit(s->irr, vector_num);
330 if (trigger_mode)
331 set_bit(s->tmr, vector_num);
332 else
333 reset_bit(s->tmr, vector_num);
334 apic_update_irq(s);
335}
336
337static void apic_eoi(APICState *s)
338{
339 int isrv;
340 isrv = get_highest_priority_int(s->isr);
341 if (isrv < 0)
342 return;
343 reset_bit(s->isr, isrv);
bellardd592d302005-07-23 19:05:37 +0000344 /* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to
345 set the remote IRR bit for level triggered interrupts. */
bellard574bbf72005-01-03 23:27:31 +0000346 apic_update_irq(s);
347}
348
bellardd3e9db92005-12-17 01:27:28 +0000349static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
350 uint8_t dest, uint8_t dest_mode)
bellardd592d302005-07-23 19:05:37 +0000351{
bellardd592d302005-07-23 19:05:37 +0000352 APICState *apic_iter;
bellardd3e9db92005-12-17 01:27:28 +0000353 int i;
bellardd592d302005-07-23 19:05:37 +0000354
355 if (dest_mode == 0) {
bellardd3e9db92005-12-17 01:27:28 +0000356 if (dest == 0xff) {
357 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
358 } else {
359 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
360 set_bit(deliver_bitmask, dest);
361 }
bellardd592d302005-07-23 19:05:37 +0000362 } else {
363 /* XXX: cluster mode */
bellardd3e9db92005-12-17 01:27:28 +0000364 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
365 for(i = 0; i < MAX_APICS; i++) {
366 apic_iter = local_apics[i];
367 if (apic_iter) {
368 if (apic_iter->dest_mode == 0xf) {
369 if (dest & apic_iter->log_dest)
370 set_bit(deliver_bitmask, i);
371 } else if (apic_iter->dest_mode == 0x0) {
372 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
373 (dest & apic_iter->log_dest & 0x0f)) {
374 set_bit(deliver_bitmask, i);
375 }
376 }
377 }
bellardd592d302005-07-23 19:05:37 +0000378 }
379 }
bellardd592d302005-07-23 19:05:37 +0000380}
381
382
383static void apic_init_ipi(APICState *s)
384{
385 int i;
386
bellardd592d302005-07-23 19:05:37 +0000387 s->tpr = 0;
388 s->spurious_vec = 0xff;
389 s->log_dest = 0;
bellarde0fd8782005-11-21 23:26:26 +0000390 s->dest_mode = 0xf;
bellardd592d302005-07-23 19:05:37 +0000391 memset(s->isr, 0, sizeof(s->isr));
392 memset(s->tmr, 0, sizeof(s->tmr));
393 memset(s->irr, 0, sizeof(s->irr));
bellardb4511722006-10-08 18:20:51 +0000394 for(i = 0; i < APIC_LVT_NB; i++)
395 s->lvt[i] = 1 << 16; /* mask LVT */
bellardd592d302005-07-23 19:05:37 +0000396 s->esr = 0;
397 memset(s->icr, 0, sizeof(s->icr));
398 s->divide_conf = 0;
399 s->count_shift = 0;
400 s->initial_count = 0;
401 s->initial_count_load_time = 0;
402 s->next_time = 0;
403}
404
bellarde0fd8782005-11-21 23:26:26 +0000405/* send a SIPI message to the CPU to start it */
406static void apic_startup(APICState *s, int vector_num)
407{
408 CPUState *env = s->cpu_env;
bellard8dd69b82005-11-23 20:59:44 +0000409 if (!(env->hflags & HF_HALTED_MASK))
bellarde0fd8782005-11-21 23:26:26 +0000410 return;
411 env->eip = 0;
ths5fafdf22007-09-16 21:08:06 +0000412 cpu_x86_load_seg_cache(env, R_CS, vector_num << 8, vector_num << 12,
bellarde0fd8782005-11-21 23:26:26 +0000413 0xffff, 0);
bellard8dd69b82005-11-23 20:59:44 +0000414 env->hflags &= ~HF_HALTED_MASK;
bellarde0fd8782005-11-21 23:26:26 +0000415}
416
bellardd592d302005-07-23 19:05:37 +0000417static void apic_deliver(APICState *s, uint8_t dest, uint8_t dest_mode,
418 uint8_t delivery_mode, uint8_t vector_num,
419 uint8_t polarity, uint8_t trigger_mode)
420{
bellardd3e9db92005-12-17 01:27:28 +0000421 uint32_t deliver_bitmask[MAX_APIC_WORDS];
bellardd592d302005-07-23 19:05:37 +0000422 int dest_shorthand = (s->icr[0] >> 18) & 3;
423 APICState *apic_iter;
424
bellarde0fd8782005-11-21 23:26:26 +0000425 switch (dest_shorthand) {
bellardd3e9db92005-12-17 01:27:28 +0000426 case 0:
427 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
428 break;
429 case 1:
430 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
431 set_bit(deliver_bitmask, s->id);
432 break;
433 case 2:
434 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
435 break;
436 case 3:
437 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
438 reset_bit(deliver_bitmask, s->id);
439 break;
bellarde0fd8782005-11-21 23:26:26 +0000440 }
441
bellardd592d302005-07-23 19:05:37 +0000442 switch (delivery_mode) {
bellardd592d302005-07-23 19:05:37 +0000443 case APIC_DM_INIT:
444 {
445 int trig_mode = (s->icr[0] >> 15) & 1;
446 int level = (s->icr[0] >> 14) & 1;
447 if (level == 0 && trig_mode == 1) {
ths5fafdf22007-09-16 21:08:06 +0000448 foreach_apic(apic_iter, deliver_bitmask,
bellardd3e9db92005-12-17 01:27:28 +0000449 apic_iter->arb_id = apic_iter->id );
bellardd592d302005-07-23 19:05:37 +0000450 return;
451 }
452 }
453 break;
454
455 case APIC_DM_SIPI:
ths5fafdf22007-09-16 21:08:06 +0000456 foreach_apic(apic_iter, deliver_bitmask,
bellardd3e9db92005-12-17 01:27:28 +0000457 apic_startup(apic_iter, vector_num) );
bellardd592d302005-07-23 19:05:37 +0000458 return;
459 }
460
bellardd592d302005-07-23 19:05:37 +0000461 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
462 trigger_mode);
463}
464
bellard574bbf72005-01-03 23:27:31 +0000465int apic_get_interrupt(CPUState *env)
466{
467 APICState *s = env->apic_state;
468 int intno;
469
470 /* if the APIC is installed or enabled, we let the 8259 handle the
471 IRQs */
472 if (!s)
473 return -1;
474 if (!(s->spurious_vec & APIC_SV_ENABLE))
475 return -1;
ths3b46e622007-09-17 08:09:54 +0000476
bellard574bbf72005-01-03 23:27:31 +0000477 /* XXX: spurious IRQ handling */
478 intno = get_highest_priority_int(s->irr);
479 if (intno < 0)
480 return -1;
bellardd592d302005-07-23 19:05:37 +0000481 if (s->tpr && intno <= s->tpr)
482 return s->spurious_vec & 0xff;
bellardb4511722006-10-08 18:20:51 +0000483 reset_bit(s->irr, intno);
bellard574bbf72005-01-03 23:27:31 +0000484 set_bit(s->isr, intno);
485 apic_update_irq(s);
486 return intno;
487}
488
ths0e21e122007-10-09 03:08:56 +0000489int apic_accept_pic_intr(CPUState *env)
490{
491 APICState *s = env->apic_state;
492 uint32_t lvt0;
493
494 if (!s)
495 return -1;
496
497 lvt0 = s->lvt[APIC_LVT_LINT0];
498
499 if (s->id == 0 &&
500 ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
501 ((lvt0 & APIC_LVT_MASKED) == 0 &&
502 ((lvt0 >> 8) & 0x7) == APIC_DM_EXTINT)))
503 return 1;
504
505 return 0;
506}
507
bellard574bbf72005-01-03 23:27:31 +0000508static uint32_t apic_get_current_count(APICState *s)
509{
510 int64_t d;
511 uint32_t val;
ths5fafdf22007-09-16 21:08:06 +0000512 d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >>
bellard574bbf72005-01-03 23:27:31 +0000513 s->count_shift;
514 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
515 /* periodic */
bellardd592d302005-07-23 19:05:37 +0000516 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
bellard574bbf72005-01-03 23:27:31 +0000517 } else {
518 if (d >= s->initial_count)
519 val = 0;
520 else
521 val = s->initial_count - d;
522 }
523 return val;
524}
525
526static void apic_timer_update(APICState *s, int64_t current_time)
527{
528 int64_t next_time, d;
ths3b46e622007-09-17 08:09:54 +0000529
bellard574bbf72005-01-03 23:27:31 +0000530 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
ths5fafdf22007-09-16 21:08:06 +0000531 d = (current_time - s->initial_count_load_time) >>
bellard574bbf72005-01-03 23:27:31 +0000532 s->count_shift;
533 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
bellardd592d302005-07-23 19:05:37 +0000534 d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
bellard574bbf72005-01-03 23:27:31 +0000535 } else {
536 if (d >= s->initial_count)
537 goto no_timer;
bellardd592d302005-07-23 19:05:37 +0000538 d = (uint64_t)s->initial_count + 1;
bellard574bbf72005-01-03 23:27:31 +0000539 }
540 next_time = s->initial_count_load_time + (d << s->count_shift);
541 qemu_mod_timer(s->timer, next_time);
542 s->next_time = next_time;
543 } else {
544 no_timer:
545 qemu_del_timer(s->timer);
546 }
547}
548
549static void apic_timer(void *opaque)
550{
551 APICState *s = opaque;
552
553 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
554 apic_set_irq(s, s->lvt[APIC_LVT_TIMER] & 0xff, APIC_TRIGGER_EDGE);
555 }
556 apic_timer_update(s, s->next_time);
557}
558
559static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
560{
561 return 0;
562}
563
564static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
565{
566 return 0;
567}
568
569static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
570{
571}
572
573static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
574{
575}
576
577static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
578{
579 CPUState *env;
580 APICState *s;
581 uint32_t val;
582 int index;
583
584 env = cpu_single_env;
585 if (!env)
586 return 0;
587 s = env->apic_state;
588
589 index = (addr >> 4) & 0xff;
590 switch(index) {
591 case 0x02: /* id */
592 val = s->id << 24;
593 break;
594 case 0x03: /* version */
595 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
596 break;
597 case 0x08:
598 val = s->tpr;
599 break;
bellardd592d302005-07-23 19:05:37 +0000600 case 0x09:
601 val = apic_get_arb_pri(s);
602 break;
bellard574bbf72005-01-03 23:27:31 +0000603 case 0x0a:
604 /* ppr */
605 val = apic_get_ppr(s);
606 break;
aurel32b237db32008-03-28 22:31:36 +0000607 case 0x0b:
608 val = 0;
609 break;
bellardd592d302005-07-23 19:05:37 +0000610 case 0x0d:
611 val = s->log_dest << 24;
612 break;
613 case 0x0e:
614 val = s->dest_mode << 28;
615 break;
bellard574bbf72005-01-03 23:27:31 +0000616 case 0x0f:
617 val = s->spurious_vec;
618 break;
619 case 0x10 ... 0x17:
620 val = s->isr[index & 7];
621 break;
622 case 0x18 ... 0x1f:
623 val = s->tmr[index & 7];
624 break;
625 case 0x20 ... 0x27:
626 val = s->irr[index & 7];
627 break;
628 case 0x28:
629 val = s->esr;
630 break;
bellard574bbf72005-01-03 23:27:31 +0000631 case 0x30:
632 case 0x31:
633 val = s->icr[index & 1];
634 break;
bellarde0fd8782005-11-21 23:26:26 +0000635 case 0x32 ... 0x37:
636 val = s->lvt[index - 0x32];
637 break;
bellard574bbf72005-01-03 23:27:31 +0000638 case 0x38:
639 val = s->initial_count;
640 break;
641 case 0x39:
642 val = apic_get_current_count(s);
643 break;
644 case 0x3e:
645 val = s->divide_conf;
646 break;
647 default:
648 s->esr |= ESR_ILLEGAL_ADDRESS;
649 val = 0;
650 break;
651 }
652#ifdef DEBUG_APIC
653 printf("APIC read: %08x = %08x\n", (uint32_t)addr, val);
654#endif
655 return val;
656}
657
658static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
659{
660 CPUState *env;
661 APICState *s;
662 int index;
663
664 env = cpu_single_env;
665 if (!env)
666 return;
667 s = env->apic_state;
668
669#ifdef DEBUG_APIC
670 printf("APIC write: %08x = %08x\n", (uint32_t)addr, val);
671#endif
672
673 index = (addr >> 4) & 0xff;
674 switch(index) {
675 case 0x02:
676 s->id = (val >> 24);
677 break;
bellarde0fd8782005-11-21 23:26:26 +0000678 case 0x03:
679 break;
bellard574bbf72005-01-03 23:27:31 +0000680 case 0x08:
681 s->tpr = val;
bellardd592d302005-07-23 19:05:37 +0000682 apic_update_irq(s);
bellard574bbf72005-01-03 23:27:31 +0000683 break;
bellarde0fd8782005-11-21 23:26:26 +0000684 case 0x09:
685 case 0x0a:
686 break;
bellard574bbf72005-01-03 23:27:31 +0000687 case 0x0b: /* EOI */
688 apic_eoi(s);
689 break;
bellardd592d302005-07-23 19:05:37 +0000690 case 0x0d:
691 s->log_dest = val >> 24;
692 break;
693 case 0x0e:
694 s->dest_mode = val >> 28;
695 break;
bellard574bbf72005-01-03 23:27:31 +0000696 case 0x0f:
697 s->spurious_vec = val & 0x1ff;
bellardd592d302005-07-23 19:05:37 +0000698 apic_update_irq(s);
bellard574bbf72005-01-03 23:27:31 +0000699 break;
bellarde0fd8782005-11-21 23:26:26 +0000700 case 0x10 ... 0x17:
701 case 0x18 ... 0x1f:
702 case 0x20 ... 0x27:
703 case 0x28:
704 break;
bellard574bbf72005-01-03 23:27:31 +0000705 case 0x30:
bellardd592d302005-07-23 19:05:37 +0000706 s->icr[0] = val;
707 apic_deliver(s, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
708 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
709 (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1);
710 break;
bellard574bbf72005-01-03 23:27:31 +0000711 case 0x31:
bellardd592d302005-07-23 19:05:37 +0000712 s->icr[1] = val;
bellard574bbf72005-01-03 23:27:31 +0000713 break;
714 case 0x32 ... 0x37:
715 {
716 int n = index - 0x32;
717 s->lvt[n] = val;
718 if (n == APIC_LVT_TIMER)
719 apic_timer_update(s, qemu_get_clock(vm_clock));
720 }
721 break;
722 case 0x38:
723 s->initial_count = val;
724 s->initial_count_load_time = qemu_get_clock(vm_clock);
725 apic_timer_update(s, s->initial_count_load_time);
726 break;
bellarde0fd8782005-11-21 23:26:26 +0000727 case 0x39:
728 break;
bellard574bbf72005-01-03 23:27:31 +0000729 case 0x3e:
730 {
731 int v;
732 s->divide_conf = val & 0xb;
733 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
734 s->count_shift = (v + 1) & 7;
735 }
736 break;
737 default:
738 s->esr |= ESR_ILLEGAL_ADDRESS;
739 break;
740 }
741}
742
bellardd592d302005-07-23 19:05:37 +0000743static void apic_save(QEMUFile *f, void *opaque)
744{
745 APICState *s = opaque;
746 int i;
bellard574bbf72005-01-03 23:27:31 +0000747
bellardd592d302005-07-23 19:05:37 +0000748 qemu_put_be32s(f, &s->apicbase);
749 qemu_put_8s(f, &s->id);
750 qemu_put_8s(f, &s->arb_id);
751 qemu_put_8s(f, &s->tpr);
752 qemu_put_be32s(f, &s->spurious_vec);
753 qemu_put_8s(f, &s->log_dest);
754 qemu_put_8s(f, &s->dest_mode);
755 for (i = 0; i < 8; i++) {
756 qemu_put_be32s(f, &s->isr[i]);
757 qemu_put_be32s(f, &s->tmr[i]);
758 qemu_put_be32s(f, &s->irr[i]);
759 }
760 for (i = 0; i < APIC_LVT_NB; i++) {
761 qemu_put_be32s(f, &s->lvt[i]);
762 }
763 qemu_put_be32s(f, &s->esr);
764 qemu_put_be32s(f, &s->icr[0]);
765 qemu_put_be32s(f, &s->icr[1]);
766 qemu_put_be32s(f, &s->divide_conf);
thsbee8d682007-12-16 23:41:11 +0000767 qemu_put_be32(f, s->count_shift);
bellardd592d302005-07-23 19:05:37 +0000768 qemu_put_be32s(f, &s->initial_count);
thsbee8d682007-12-16 23:41:11 +0000769 qemu_put_be64(f, s->initial_count_load_time);
770 qemu_put_be64(f, s->next_time);
bellarde6cf6a82006-08-17 10:48:06 +0000771
772 qemu_put_timer(f, s->timer);
bellardd592d302005-07-23 19:05:37 +0000773}
774
775static int apic_load(QEMUFile *f, void *opaque, int version_id)
776{
777 APICState *s = opaque;
778 int i;
779
bellarde6cf6a82006-08-17 10:48:06 +0000780 if (version_id > 2)
bellardd592d302005-07-23 19:05:37 +0000781 return -EINVAL;
782
783 /* XXX: what if the base changes? (registered memory regions) */
784 qemu_get_be32s(f, &s->apicbase);
785 qemu_get_8s(f, &s->id);
786 qemu_get_8s(f, &s->arb_id);
787 qemu_get_8s(f, &s->tpr);
788 qemu_get_be32s(f, &s->spurious_vec);
789 qemu_get_8s(f, &s->log_dest);
790 qemu_get_8s(f, &s->dest_mode);
791 for (i = 0; i < 8; i++) {
792 qemu_get_be32s(f, &s->isr[i]);
793 qemu_get_be32s(f, &s->tmr[i]);
794 qemu_get_be32s(f, &s->irr[i]);
795 }
796 for (i = 0; i < APIC_LVT_NB; i++) {
797 qemu_get_be32s(f, &s->lvt[i]);
798 }
799 qemu_get_be32s(f, &s->esr);
800 qemu_get_be32s(f, &s->icr[0]);
801 qemu_get_be32s(f, &s->icr[1]);
802 qemu_get_be32s(f, &s->divide_conf);
thsbee8d682007-12-16 23:41:11 +0000803 s->count_shift=qemu_get_be32(f);
bellardd592d302005-07-23 19:05:37 +0000804 qemu_get_be32s(f, &s->initial_count);
thsbee8d682007-12-16 23:41:11 +0000805 s->initial_count_load_time=qemu_get_be64(f);
806 s->next_time=qemu_get_be64(f);
bellarde6cf6a82006-08-17 10:48:06 +0000807
808 if (version_id >= 2)
809 qemu_get_timer(f, s->timer);
bellardd592d302005-07-23 19:05:37 +0000810 return 0;
811}
812
813static void apic_reset(void *opaque)
814{
815 APICState *s = opaque;
816 apic_init_ipi(s);
ths0e21e122007-10-09 03:08:56 +0000817
818 /*
819 * LINT0 delivery mode is set to ExtInt at initialization time
820 * typically by BIOS, so PIC interrupt can be delivered to the
821 * processor when local APIC is enabled.
822 */
823 s->lvt[APIC_LVT_LINT0] = 0x700;
bellardd592d302005-07-23 19:05:37 +0000824}
bellard574bbf72005-01-03 23:27:31 +0000825
826static CPUReadMemoryFunc *apic_mem_read[3] = {
827 apic_mem_readb,
828 apic_mem_readw,
829 apic_mem_readl,
830};
831
832static CPUWriteMemoryFunc *apic_mem_write[3] = {
833 apic_mem_writeb,
834 apic_mem_writew,
835 apic_mem_writel,
836};
837
838int apic_init(CPUState *env)
839{
840 APICState *s;
bellard574bbf72005-01-03 23:27:31 +0000841
bellardd3e9db92005-12-17 01:27:28 +0000842 if (last_apic_id >= MAX_APICS)
843 return -1;
bellardd592d302005-07-23 19:05:37 +0000844 s = qemu_mallocz(sizeof(APICState));
bellard574bbf72005-01-03 23:27:31 +0000845 if (!s)
846 return -1;
bellard574bbf72005-01-03 23:27:31 +0000847 env->apic_state = s;
bellardd592d302005-07-23 19:05:37 +0000848 apic_init_ipi(s);
849 s->id = last_apic_id++;
thseae76292007-04-03 16:38:34 +0000850 env->cpuid_apic_id = s->id;
bellard574bbf72005-01-03 23:27:31 +0000851 s->cpu_env = env;
ths5fafdf22007-09-16 21:08:06 +0000852 s->apicbase = 0xfee00000 |
bellardd592d302005-07-23 19:05:37 +0000853 (s->id ? 0 : MSR_IA32_APICBASE_BSP) | MSR_IA32_APICBASE_ENABLE;
bellard574bbf72005-01-03 23:27:31 +0000854
ths0e21e122007-10-09 03:08:56 +0000855 /*
856 * LINT0 delivery mode is set to ExtInt at initialization time
857 * typically by BIOS, so PIC interrupt can be delivered to the
858 * processor when local APIC is enabled.
859 */
860 s->lvt[APIC_LVT_LINT0] = 0x700;
861
bellardd592d302005-07-23 19:05:37 +0000862 /* XXX: mapping more APICs at the same memory location */
bellard574bbf72005-01-03 23:27:31 +0000863 if (apic_io_memory == 0) {
864 /* NOTE: the APIC is directly connected to the CPU - it is not
865 on the global memory bus. */
ths5fafdf22007-09-16 21:08:06 +0000866 apic_io_memory = cpu_register_io_memory(0, apic_mem_read,
bellard574bbf72005-01-03 23:27:31 +0000867 apic_mem_write, NULL);
bellardd592d302005-07-23 19:05:37 +0000868 cpu_register_physical_memory(s->apicbase & ~0xfff, 0x1000,
869 apic_io_memory);
bellard574bbf72005-01-03 23:27:31 +0000870 }
871 s->timer = qemu_new_timer(vm_clock, apic_timer, s);
bellardd592d302005-07-23 19:05:37 +0000872
thsbe0164f2007-08-26 17:33:08 +0000873 register_savevm("apic", s->id, 2, apic_save, apic_load, s);
bellardd592d302005-07-23 19:05:37 +0000874 qemu_register_reset(apic_reset, s);
ths3b46e622007-09-17 08:09:54 +0000875
bellardd3e9db92005-12-17 01:27:28 +0000876 local_apics[s->id] = s;
bellard574bbf72005-01-03 23:27:31 +0000877 return 0;
878}
bellardd592d302005-07-23 19:05:37 +0000879
880static void ioapic_service(IOAPICState *s)
881{
bellardb1fc0342005-07-23 21:43:15 +0000882 uint8_t i;
883 uint8_t trig_mode;
bellardd592d302005-07-23 19:05:37 +0000884 uint8_t vector;
bellardb1fc0342005-07-23 21:43:15 +0000885 uint8_t delivery_mode;
bellardd592d302005-07-23 19:05:37 +0000886 uint32_t mask;
887 uint64_t entry;
888 uint8_t dest;
889 uint8_t dest_mode;
bellardb1fc0342005-07-23 21:43:15 +0000890 uint8_t polarity;
bellardd3e9db92005-12-17 01:27:28 +0000891 uint32_t deliver_bitmask[MAX_APIC_WORDS];
bellardd592d302005-07-23 19:05:37 +0000892
bellardb1fc0342005-07-23 21:43:15 +0000893 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
894 mask = 1 << i;
bellardd592d302005-07-23 19:05:37 +0000895 if (s->irr & mask) {
bellardb1fc0342005-07-23 21:43:15 +0000896 entry = s->ioredtbl[i];
bellardd592d302005-07-23 19:05:37 +0000897 if (!(entry & APIC_LVT_MASKED)) {
bellardb1fc0342005-07-23 21:43:15 +0000898 trig_mode = ((entry >> 15) & 1);
bellardd592d302005-07-23 19:05:37 +0000899 dest = entry >> 56;
900 dest_mode = (entry >> 11) & 1;
bellardb1fc0342005-07-23 21:43:15 +0000901 delivery_mode = (entry >> 8) & 7;
902 polarity = (entry >> 13) & 1;
903 if (trig_mode == APIC_TRIGGER_EDGE)
904 s->irr &= ~mask;
905 if (delivery_mode == APIC_DM_EXTINT)
906 vector = pic_read_irq(isa_pic);
907 else
908 vector = entry & 0xff;
ths3b46e622007-09-17 08:09:54 +0000909
bellardd3e9db92005-12-17 01:27:28 +0000910 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
ths5fafdf22007-09-16 21:08:06 +0000911 apic_bus_deliver(deliver_bitmask, delivery_mode,
bellardd3e9db92005-12-17 01:27:28 +0000912 vector, polarity, trig_mode);
bellardd592d302005-07-23 19:05:37 +0000913 }
914 }
915 }
916}
917
918void ioapic_set_irq(void *opaque, int vector, int level)
919{
920 IOAPICState *s = opaque;
921
922 if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
923 uint32_t mask = 1 << vector;
924 uint64_t entry = s->ioredtbl[vector];
925
926 if ((entry >> 15) & 1) {
927 /* level triggered */
928 if (level) {
929 s->irr |= mask;
930 ioapic_service(s);
931 } else {
932 s->irr &= ~mask;
933 }
934 } else {
935 /* edge triggered */
936 if (level) {
937 s->irr |= mask;
938 ioapic_service(s);
939 }
940 }
941 }
942}
943
944static uint32_t ioapic_mem_readl(void *opaque, target_phys_addr_t addr)
945{
946 IOAPICState *s = opaque;
947 int index;
948 uint32_t val = 0;
949
950 addr &= 0xff;
951 if (addr == 0x00) {
952 val = s->ioregsel;
953 } else if (addr == 0x10) {
954 switch (s->ioregsel) {
955 case 0x00:
956 val = s->id << 24;
957 break;
958 case 0x01:
959 val = 0x11 | ((IOAPIC_NUM_PINS - 1) << 16); /* version 0x11 */
960 break;
961 case 0x02:
962 val = 0;
963 break;
964 default:
965 index = (s->ioregsel - 0x10) >> 1;
966 if (index >= 0 && index < IOAPIC_NUM_PINS) {
967 if (s->ioregsel & 1)
968 val = s->ioredtbl[index] >> 32;
969 else
970 val = s->ioredtbl[index] & 0xffffffff;
971 }
972 }
973#ifdef DEBUG_IOAPIC
974 printf("I/O APIC read: %08x = %08x\n", s->ioregsel, val);
975#endif
976 }
977 return val;
978}
979
980static void ioapic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
981{
982 IOAPICState *s = opaque;
983 int index;
984
985 addr &= 0xff;
986 if (addr == 0x00) {
987 s->ioregsel = val;
988 return;
989 } else if (addr == 0x10) {
990#ifdef DEBUG_IOAPIC
991 printf("I/O APIC write: %08x = %08x\n", s->ioregsel, val);
992#endif
993 switch (s->ioregsel) {
994 case 0x00:
995 s->id = (val >> 24) & 0xff;
996 return;
997 case 0x01:
998 case 0x02:
999 return;
1000 default:
1001 index = (s->ioregsel - 0x10) >> 1;
1002 if (index >= 0 && index < IOAPIC_NUM_PINS) {
1003 if (s->ioregsel & 1) {
1004 s->ioredtbl[index] &= 0xffffffff;
1005 s->ioredtbl[index] |= (uint64_t)val << 32;
1006 } else {
1007 s->ioredtbl[index] &= ~0xffffffffULL;
1008 s->ioredtbl[index] |= val;
1009 }
1010 ioapic_service(s);
1011 }
1012 }
1013 }
1014}
1015
1016static void ioapic_save(QEMUFile *f, void *opaque)
1017{
1018 IOAPICState *s = opaque;
1019 int i;
1020
1021 qemu_put_8s(f, &s->id);
1022 qemu_put_8s(f, &s->ioregsel);
1023 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1024 qemu_put_be64s(f, &s->ioredtbl[i]);
1025 }
1026}
1027
1028static int ioapic_load(QEMUFile *f, void *opaque, int version_id)
1029{
1030 IOAPICState *s = opaque;
1031 int i;
1032
1033 if (version_id != 1)
1034 return -EINVAL;
1035
1036 qemu_get_8s(f, &s->id);
1037 qemu_get_8s(f, &s->ioregsel);
1038 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1039 qemu_get_be64s(f, &s->ioredtbl[i]);
1040 }
1041 return 0;
1042}
1043
1044static void ioapic_reset(void *opaque)
1045{
1046 IOAPICState *s = opaque;
1047 int i;
1048
1049 memset(s, 0, sizeof(*s));
1050 for(i = 0; i < IOAPIC_NUM_PINS; i++)
1051 s->ioredtbl[i] = 1 << 16; /* mask LVT */
1052}
1053
1054static CPUReadMemoryFunc *ioapic_mem_read[3] = {
1055 ioapic_mem_readl,
1056 ioapic_mem_readl,
1057 ioapic_mem_readl,
1058};
1059
1060static CPUWriteMemoryFunc *ioapic_mem_write[3] = {
1061 ioapic_mem_writel,
1062 ioapic_mem_writel,
1063 ioapic_mem_writel,
1064};
1065
1066IOAPICState *ioapic_init(void)
1067{
1068 IOAPICState *s;
1069 int io_memory;
1070
bellardb1fc0342005-07-23 21:43:15 +00001071 s = qemu_mallocz(sizeof(IOAPICState));
bellardd592d302005-07-23 19:05:37 +00001072 if (!s)
1073 return NULL;
bellardd592d302005-07-23 19:05:37 +00001074 ioapic_reset(s);
1075 s->id = last_apic_id++;
1076
ths5fafdf22007-09-16 21:08:06 +00001077 io_memory = cpu_register_io_memory(0, ioapic_mem_read,
bellardd592d302005-07-23 19:05:37 +00001078 ioapic_mem_write, s);
1079 cpu_register_physical_memory(0xfec00000, 0x1000, io_memory);
1080
1081 register_savevm("ioapic", 0, 1, ioapic_save, ioapic_load, s);
1082 qemu_register_reset(ioapic_reset, s);
ths3b46e622007-09-17 08:09:54 +00001083
bellardd592d302005-07-23 19:05:37 +00001084 return s;
1085}