blob: b49e520c18e6383952dd691af4b3d7dff8b0ae69 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
pbrook53a59602006-03-25 19:31:22 +000037#if defined(CONFIG_USER_ONLY)
38#include <qemu.h>
39#endif
bellard54936002003-05-13 00:25:15 +000040
bellardfd6ce8f2003-05-14 19:00:11 +000041//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000042//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000043//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000044//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000045
46/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000047//#define DEBUG_TB_CHECK
48//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000049
ths1196be32007-03-17 15:17:58 +000050//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000051//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000052
pbrook99773bd2006-04-16 15:14:59 +000053#if !defined(CONFIG_USER_ONLY)
54/* TB consistency checks only implemented for usermode emulation. */
55#undef DEBUG_TB_CHECK
56#endif
57
bellardfd6ce8f2003-05-14 19:00:11 +000058/* threshold to flush the translated code buffer */
59#define CODE_GEN_BUFFER_MAX_SIZE (CODE_GEN_BUFFER_SIZE - CODE_GEN_MAX_SIZE)
60
bellard9fa3e852004-01-04 18:06:42 +000061#define SMC_BITMAP_USE_THRESHOLD 10
62
63#define MMAP_AREA_START 0x00000000
64#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000065
bellard108c49b2005-07-24 12:55:09 +000066#if defined(TARGET_SPARC64)
67#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000068#elif defined(TARGET_SPARC)
69#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000070#elif defined(TARGET_ALPHA)
71#define TARGET_PHYS_ADDR_SPACE_BITS 42
72#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000073#elif defined(TARGET_PPC64)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#else
76/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
77#define TARGET_PHYS_ADDR_SPACE_BITS 32
78#endif
79
bellardfd6ce8f2003-05-14 19:00:11 +000080TranslationBlock tbs[CODE_GEN_MAX_BLOCKS];
bellard9fa3e852004-01-04 18:06:42 +000081TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
bellardfd6ce8f2003-05-14 19:00:11 +000082int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000083/* any access to the tbs or the page table must use this lock */
84spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000085
bellardb8076a72005-04-07 22:20:31 +000086uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE] __attribute__((aligned (32)));
bellardfd6ce8f2003-05-14 19:00:11 +000087uint8_t *code_gen_ptr;
88
bellard9fa3e852004-01-04 18:06:42 +000089int phys_ram_size;
90int phys_ram_fd;
91uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +000092uint8_t *phys_ram_dirty;
bellarde9a1ab12007-02-08 23:08:38 +000093static ram_addr_t phys_ram_alloc_offset = 0;
bellard9fa3e852004-01-04 18:06:42 +000094
bellard6a00d602005-11-21 23:25:50 +000095CPUState *first_cpu;
96/* current CPU in the current thread. It is only valid inside
97 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +000098CPUState *cpu_single_env;
bellard6a00d602005-11-21 23:25:50 +000099
bellard54936002003-05-13 00:25:15 +0000100typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000101 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000102 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000103 /* in order to optimize self modifying code, we count the number
104 of lookups we do to a given page to use a bitmap */
105 unsigned int code_write_count;
106 uint8_t *code_bitmap;
107#if defined(CONFIG_USER_ONLY)
108 unsigned long flags;
109#endif
bellard54936002003-05-13 00:25:15 +0000110} PageDesc;
111
bellard92e873b2004-05-21 14:52:29 +0000112typedef struct PhysPageDesc {
113 /* offset in host memory of the page + io_index in the low 12 bits */
bellarde04f40b2005-04-24 18:02:38 +0000114 uint32_t phys_offset;
bellard92e873b2004-05-21 14:52:29 +0000115} PhysPageDesc;
116
bellard54936002003-05-13 00:25:15 +0000117#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000118#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
119/* XXX: this is a temporary hack for alpha target.
120 * In the future, this is to be replaced by a multi-level table
121 * to actually be able to handle the complete 64 bits address space.
122 */
123#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
124#else
bellard54936002003-05-13 00:25:15 +0000125#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000126#endif
bellard54936002003-05-13 00:25:15 +0000127
128#define L1_SIZE (1 << L1_BITS)
129#define L2_SIZE (1 << L2_BITS)
130
bellard33417e72003-08-10 21:47:01 +0000131static void io_mem_init(void);
bellardfd6ce8f2003-05-14 19:00:11 +0000132
bellard83fb7ad2004-07-05 21:25:26 +0000133unsigned long qemu_real_host_page_size;
134unsigned long qemu_host_page_bits;
135unsigned long qemu_host_page_size;
136unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000137
bellard92e873b2004-05-21 14:52:29 +0000138/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000139static PageDesc *l1_map[L1_SIZE];
bellard0a962c02005-02-10 22:00:27 +0000140PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000141
bellard33417e72003-08-10 21:47:01 +0000142/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000143CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
144CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000145void *io_mem_opaque[IO_MEM_NB_ENTRIES];
bellard33417e72003-08-10 21:47:01 +0000146static int io_mem_nb;
pbrook6658ffb2007-03-16 23:58:11 +0000147#if defined(CONFIG_SOFTMMU)
148static int io_mem_watch;
149#endif
bellard33417e72003-08-10 21:47:01 +0000150
bellard34865132003-10-05 14:28:56 +0000151/* log support */
152char *logfilename = "/tmp/qemu.log";
153FILE *logfile;
154int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000155static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000156
bellarde3db7222005-01-26 22:00:47 +0000157/* statistics */
158static int tlb_flush_count;
159static int tb_flush_count;
160static int tb_phys_invalidate_count;
161
blueswir1db7b5422007-05-26 17:36:03 +0000162#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
163typedef struct subpage_t {
164 target_phys_addr_t base;
165 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE];
166 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE];
167 void *opaque[TARGET_PAGE_SIZE];
168} subpage_t;
169
bellardb346ff42003-06-15 20:05:50 +0000170static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000171{
bellard83fb7ad2004-07-05 21:25:26 +0000172 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000173 TARGET_PAGE_SIZE */
bellard67b915a2004-03-31 23:37:16 +0000174#ifdef _WIN32
bellardd5a8f072004-09-29 21:15:28 +0000175 {
176 SYSTEM_INFO system_info;
177 DWORD old_protect;
ths3b46e622007-09-17 08:09:54 +0000178
bellardd5a8f072004-09-29 21:15:28 +0000179 GetSystemInfo(&system_info);
180 qemu_real_host_page_size = system_info.dwPageSize;
ths3b46e622007-09-17 08:09:54 +0000181
bellardd5a8f072004-09-29 21:15:28 +0000182 VirtualProtect(code_gen_buffer, sizeof(code_gen_buffer),
183 PAGE_EXECUTE_READWRITE, &old_protect);
184 }
bellard67b915a2004-03-31 23:37:16 +0000185#else
bellard83fb7ad2004-07-05 21:25:26 +0000186 qemu_real_host_page_size = getpagesize();
bellardd5a8f072004-09-29 21:15:28 +0000187 {
188 unsigned long start, end;
189
190 start = (unsigned long)code_gen_buffer;
191 start &= ~(qemu_real_host_page_size - 1);
ths3b46e622007-09-17 08:09:54 +0000192
bellardd5a8f072004-09-29 21:15:28 +0000193 end = (unsigned long)code_gen_buffer + sizeof(code_gen_buffer);
194 end += qemu_real_host_page_size - 1;
195 end &= ~(qemu_real_host_page_size - 1);
ths3b46e622007-09-17 08:09:54 +0000196
ths5fafdf22007-09-16 21:08:06 +0000197 mprotect((void *)start, end - start,
bellardd5a8f072004-09-29 21:15:28 +0000198 PROT_READ | PROT_WRITE | PROT_EXEC);
199 }
bellard67b915a2004-03-31 23:37:16 +0000200#endif
bellardd5a8f072004-09-29 21:15:28 +0000201
bellard83fb7ad2004-07-05 21:25:26 +0000202 if (qemu_host_page_size == 0)
203 qemu_host_page_size = qemu_real_host_page_size;
204 if (qemu_host_page_size < TARGET_PAGE_SIZE)
205 qemu_host_page_size = TARGET_PAGE_SIZE;
206 qemu_host_page_bits = 0;
207 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
208 qemu_host_page_bits++;
209 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000210 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
211 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
bellard54936002003-05-13 00:25:15 +0000212}
213
bellardfd6ce8f2003-05-14 19:00:11 +0000214static inline PageDesc *page_find_alloc(unsigned int index)
bellard54936002003-05-13 00:25:15 +0000215{
bellard54936002003-05-13 00:25:15 +0000216 PageDesc **lp, *p;
217
bellard54936002003-05-13 00:25:15 +0000218 lp = &l1_map[index >> L2_BITS];
219 p = *lp;
220 if (!p) {
221 /* allocate if not found */
bellard59817cc2004-02-16 22:01:13 +0000222 p = qemu_malloc(sizeof(PageDesc) * L2_SIZE);
bellardfd6ce8f2003-05-14 19:00:11 +0000223 memset(p, 0, sizeof(PageDesc) * L2_SIZE);
bellard54936002003-05-13 00:25:15 +0000224 *lp = p;
225 }
226 return p + (index & (L2_SIZE - 1));
227}
228
bellardfd6ce8f2003-05-14 19:00:11 +0000229static inline PageDesc *page_find(unsigned int index)
bellard54936002003-05-13 00:25:15 +0000230{
bellard54936002003-05-13 00:25:15 +0000231 PageDesc *p;
232
bellard54936002003-05-13 00:25:15 +0000233 p = l1_map[index >> L2_BITS];
234 if (!p)
235 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000236 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000237}
238
bellard108c49b2005-07-24 12:55:09 +0000239static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000240{
bellard108c49b2005-07-24 12:55:09 +0000241 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000242 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000243
bellard108c49b2005-07-24 12:55:09 +0000244 p = (void **)l1_phys_map;
245#if TARGET_PHYS_ADDR_SPACE_BITS > 32
246
247#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
248#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
249#endif
250 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000251 p = *lp;
252 if (!p) {
253 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000254 if (!alloc)
255 return NULL;
256 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
257 memset(p, 0, sizeof(void *) * L1_SIZE);
258 *lp = p;
259 }
260#endif
261 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000262 pd = *lp;
263 if (!pd) {
264 int i;
bellard108c49b2005-07-24 12:55:09 +0000265 /* allocate if not found */
266 if (!alloc)
267 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000268 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
269 *lp = pd;
270 for (i = 0; i < L2_SIZE; i++)
271 pd[i].phys_offset = IO_MEM_UNASSIGNED;
bellard92e873b2004-05-21 14:52:29 +0000272 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000273 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000274}
275
bellard108c49b2005-07-24 12:55:09 +0000276static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000277{
bellard108c49b2005-07-24 12:55:09 +0000278 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000279}
280
bellard9fa3e852004-01-04 18:06:42 +0000281#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000282static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000283static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000284 target_ulong vaddr);
bellard9fa3e852004-01-04 18:06:42 +0000285#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000286
bellard6a00d602005-11-21 23:25:50 +0000287void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000288{
bellard6a00d602005-11-21 23:25:50 +0000289 CPUState **penv;
290 int cpu_index;
291
bellardfd6ce8f2003-05-14 19:00:11 +0000292 if (!code_gen_ptr) {
293 code_gen_ptr = code_gen_buffer;
bellardb346ff42003-06-15 20:05:50 +0000294 page_init();
bellard33417e72003-08-10 21:47:01 +0000295 io_mem_init();
bellardfd6ce8f2003-05-14 19:00:11 +0000296 }
bellard6a00d602005-11-21 23:25:50 +0000297 env->next_cpu = NULL;
298 penv = &first_cpu;
299 cpu_index = 0;
300 while (*penv != NULL) {
301 penv = (CPUState **)&(*penv)->next_cpu;
302 cpu_index++;
303 }
304 env->cpu_index = cpu_index;
pbrook6658ffb2007-03-16 23:58:11 +0000305 env->nb_watchpoints = 0;
bellard6a00d602005-11-21 23:25:50 +0000306 *penv = env;
bellardfd6ce8f2003-05-14 19:00:11 +0000307}
308
bellard9fa3e852004-01-04 18:06:42 +0000309static inline void invalidate_page_bitmap(PageDesc *p)
310{
311 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000312 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000313 p->code_bitmap = NULL;
314 }
315 p->code_write_count = 0;
316}
317
bellardfd6ce8f2003-05-14 19:00:11 +0000318/* set to NULL all the 'first_tb' fields in all PageDescs */
319static void page_flush_tb(void)
320{
321 int i, j;
322 PageDesc *p;
323
324 for(i = 0; i < L1_SIZE; i++) {
325 p = l1_map[i];
326 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000327 for(j = 0; j < L2_SIZE; j++) {
328 p->first_tb = NULL;
329 invalidate_page_bitmap(p);
330 p++;
331 }
bellardfd6ce8f2003-05-14 19:00:11 +0000332 }
333 }
334}
335
336/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000337/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000338void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000339{
bellard6a00d602005-11-21 23:25:50 +0000340 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000341#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000342 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
343 (unsigned long)(code_gen_ptr - code_gen_buffer),
344 nb_tbs, nb_tbs > 0 ?
345 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000346#endif
347 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000348
bellard6a00d602005-11-21 23:25:50 +0000349 for(env = first_cpu; env != NULL; env = env->next_cpu) {
350 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
351 }
bellard9fa3e852004-01-04 18:06:42 +0000352
bellard8a8a6082004-10-03 13:36:49 +0000353 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000354 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000355
bellardfd6ce8f2003-05-14 19:00:11 +0000356 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000357 /* XXX: flush processor icache at this point if cache flush is
358 expensive */
bellarde3db7222005-01-26 22:00:47 +0000359 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000360}
361
362#ifdef DEBUG_TB_CHECK
363
j_mayerbc98a7e2007-04-04 07:55:12 +0000364static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000365{
366 TranslationBlock *tb;
367 int i;
368 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000369 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
370 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000371 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
372 address >= tb->pc + tb->size)) {
373 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000374 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000375 }
376 }
377 }
378}
379
380/* verify that all the pages have correct rights for code */
381static void tb_page_check(void)
382{
383 TranslationBlock *tb;
384 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000385
pbrook99773bd2006-04-16 15:14:59 +0000386 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
387 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000388 flags1 = page_get_flags(tb->pc);
389 flags2 = page_get_flags(tb->pc + tb->size - 1);
390 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
391 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000392 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000393 }
394 }
395 }
396}
397
bellardd4e81642003-05-25 16:46:15 +0000398void tb_jmp_check(TranslationBlock *tb)
399{
400 TranslationBlock *tb1;
401 unsigned int n1;
402
403 /* suppress any remaining jumps to this TB */
404 tb1 = tb->jmp_first;
405 for(;;) {
406 n1 = (long)tb1 & 3;
407 tb1 = (TranslationBlock *)((long)tb1 & ~3);
408 if (n1 == 2)
409 break;
410 tb1 = tb1->jmp_next[n1];
411 }
412 /* check end of list */
413 if (tb1 != tb) {
414 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
415 }
416}
417
bellardfd6ce8f2003-05-14 19:00:11 +0000418#endif
419
420/* invalidate one TB */
421static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
422 int next_offset)
423{
424 TranslationBlock *tb1;
425 for(;;) {
426 tb1 = *ptb;
427 if (tb1 == tb) {
428 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
429 break;
430 }
431 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
432 }
433}
434
bellard9fa3e852004-01-04 18:06:42 +0000435static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
436{
437 TranslationBlock *tb1;
438 unsigned int n1;
439
440 for(;;) {
441 tb1 = *ptb;
442 n1 = (long)tb1 & 3;
443 tb1 = (TranslationBlock *)((long)tb1 & ~3);
444 if (tb1 == tb) {
445 *ptb = tb1->page_next[n1];
446 break;
447 }
448 ptb = &tb1->page_next[n1];
449 }
450}
451
bellardd4e81642003-05-25 16:46:15 +0000452static inline void tb_jmp_remove(TranslationBlock *tb, int n)
453{
454 TranslationBlock *tb1, **ptb;
455 unsigned int n1;
456
457 ptb = &tb->jmp_next[n];
458 tb1 = *ptb;
459 if (tb1) {
460 /* find tb(n) in circular list */
461 for(;;) {
462 tb1 = *ptb;
463 n1 = (long)tb1 & 3;
464 tb1 = (TranslationBlock *)((long)tb1 & ~3);
465 if (n1 == n && tb1 == tb)
466 break;
467 if (n1 == 2) {
468 ptb = &tb1->jmp_first;
469 } else {
470 ptb = &tb1->jmp_next[n1];
471 }
472 }
473 /* now we can suppress tb(n) from the list */
474 *ptb = tb->jmp_next[n];
475
476 tb->jmp_next[n] = NULL;
477 }
478}
479
480/* reset the jump entry 'n' of a TB so that it is not chained to
481 another TB */
482static inline void tb_reset_jump(TranslationBlock *tb, int n)
483{
484 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
485}
486
bellard9fa3e852004-01-04 18:06:42 +0000487static inline void tb_phys_invalidate(TranslationBlock *tb, unsigned int page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000488{
bellard6a00d602005-11-21 23:25:50 +0000489 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000490 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000491 unsigned int h, n1;
bellard9fa3e852004-01-04 18:06:42 +0000492 target_ulong phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000493 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000494
bellard9fa3e852004-01-04 18:06:42 +0000495 /* remove the TB from the hash list */
496 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
497 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000498 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000499 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000500
bellard9fa3e852004-01-04 18:06:42 +0000501 /* remove the TB from the page list */
502 if (tb->page_addr[0] != page_addr) {
503 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
504 tb_page_remove(&p->first_tb, tb);
505 invalidate_page_bitmap(p);
506 }
507 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
508 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
509 tb_page_remove(&p->first_tb, tb);
510 invalidate_page_bitmap(p);
511 }
512
bellard8a40a182005-11-20 10:35:40 +0000513 tb_invalidated_flag = 1;
514
515 /* remove the TB from the hash list */
516 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000517 for(env = first_cpu; env != NULL; env = env->next_cpu) {
518 if (env->tb_jmp_cache[h] == tb)
519 env->tb_jmp_cache[h] = NULL;
520 }
bellard8a40a182005-11-20 10:35:40 +0000521
522 /* suppress this TB from the two jump lists */
523 tb_jmp_remove(tb, 0);
524 tb_jmp_remove(tb, 1);
525
526 /* suppress any remaining jumps to this TB */
527 tb1 = tb->jmp_first;
528 for(;;) {
529 n1 = (long)tb1 & 3;
530 if (n1 == 2)
531 break;
532 tb1 = (TranslationBlock *)((long)tb1 & ~3);
533 tb2 = tb1->jmp_next[n1];
534 tb_reset_jump(tb1, n1);
535 tb1->jmp_next[n1] = NULL;
536 tb1 = tb2;
537 }
538 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
539
bellarde3db7222005-01-26 22:00:47 +0000540 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000541}
542
543static inline void set_bits(uint8_t *tab, int start, int len)
544{
545 int end, mask, end1;
546
547 end = start + len;
548 tab += start >> 3;
549 mask = 0xff << (start & 7);
550 if ((start & ~7) == (end & ~7)) {
551 if (start < end) {
552 mask &= ~(0xff << (end & 7));
553 *tab |= mask;
554 }
555 } else {
556 *tab++ |= mask;
557 start = (start + 8) & ~7;
558 end1 = end & ~7;
559 while (start < end1) {
560 *tab++ = 0xff;
561 start += 8;
562 }
563 if (start < end) {
564 mask = ~(0xff << (end & 7));
565 *tab |= mask;
566 }
567 }
568}
569
570static void build_page_bitmap(PageDesc *p)
571{
572 int n, tb_start, tb_end;
573 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000574
bellard59817cc2004-02-16 22:01:13 +0000575 p->code_bitmap = qemu_malloc(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000576 if (!p->code_bitmap)
577 return;
578 memset(p->code_bitmap, 0, TARGET_PAGE_SIZE / 8);
579
580 tb = p->first_tb;
581 while (tb != NULL) {
582 n = (long)tb & 3;
583 tb = (TranslationBlock *)((long)tb & ~3);
584 /* NOTE: this is subtle as a TB may span two physical pages */
585 if (n == 0) {
586 /* NOTE: tb_end may be after the end of the page, but
587 it is not a problem */
588 tb_start = tb->pc & ~TARGET_PAGE_MASK;
589 tb_end = tb_start + tb->size;
590 if (tb_end > TARGET_PAGE_SIZE)
591 tb_end = TARGET_PAGE_SIZE;
592 } else {
593 tb_start = 0;
594 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
595 }
596 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
597 tb = tb->page_next[n];
598 }
599}
600
bellardd720b932004-04-25 17:57:43 +0000601#ifdef TARGET_HAS_PRECISE_SMC
602
ths5fafdf22007-09-16 21:08:06 +0000603static void tb_gen_code(CPUState *env,
bellardd720b932004-04-25 17:57:43 +0000604 target_ulong pc, target_ulong cs_base, int flags,
605 int cflags)
606{
607 TranslationBlock *tb;
608 uint8_t *tc_ptr;
609 target_ulong phys_pc, phys_page2, virt_page2;
610 int code_gen_size;
611
bellardc27004e2005-01-03 23:35:10 +0000612 phys_pc = get_phys_addr_code(env, pc);
613 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000614 if (!tb) {
615 /* flush must be done */
616 tb_flush(env);
617 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000618 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000619 }
620 tc_ptr = code_gen_ptr;
621 tb->tc_ptr = tc_ptr;
622 tb->cs_base = cs_base;
623 tb->flags = flags;
624 tb->cflags = cflags;
625 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
626 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000627
bellardd720b932004-04-25 17:57:43 +0000628 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000629 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000630 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000631 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000632 phys_page2 = get_phys_addr_code(env, virt_page2);
633 }
634 tb_link_phys(tb, phys_pc, phys_page2);
635}
636#endif
ths3b46e622007-09-17 08:09:54 +0000637
bellard9fa3e852004-01-04 18:06:42 +0000638/* invalidate all TBs which intersect with the target physical page
639 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000640 the same physical page. 'is_cpu_write_access' should be true if called
641 from a real cpu write access: the virtual CPU will exit the current
642 TB if code is modified inside this TB. */
ths5fafdf22007-09-16 21:08:06 +0000643void tb_invalidate_phys_page_range(target_ulong start, target_ulong end,
bellardd720b932004-04-25 17:57:43 +0000644 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000645{
bellardd720b932004-04-25 17:57:43 +0000646 int n, current_tb_modified, current_tb_not_found, current_flags;
bellardd720b932004-04-25 17:57:43 +0000647 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000648 PageDesc *p;
bellardea1c1802004-06-14 18:56:36 +0000649 TranslationBlock *tb, *tb_next, *current_tb, *saved_tb;
bellard9fa3e852004-01-04 18:06:42 +0000650 target_ulong tb_start, tb_end;
bellardd720b932004-04-25 17:57:43 +0000651 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000652
653 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000654 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000655 return;
ths5fafdf22007-09-16 21:08:06 +0000656 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000657 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
658 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000659 /* build code bitmap */
660 build_page_bitmap(p);
661 }
662
663 /* we remove all the TBs in the range [start, end[ */
664 /* XXX: see if in some cases it could be faster to invalidate all the code */
bellardd720b932004-04-25 17:57:43 +0000665 current_tb_not_found = is_cpu_write_access;
666 current_tb_modified = 0;
667 current_tb = NULL; /* avoid warning */
668 current_pc = 0; /* avoid warning */
669 current_cs_base = 0; /* avoid warning */
670 current_flags = 0; /* avoid warning */
bellard9fa3e852004-01-04 18:06:42 +0000671 tb = p->first_tb;
672 while (tb != NULL) {
673 n = (long)tb & 3;
674 tb = (TranslationBlock *)((long)tb & ~3);
675 tb_next = tb->page_next[n];
676 /* NOTE: this is subtle as a TB may span two physical pages */
677 if (n == 0) {
678 /* NOTE: tb_end may be after the end of the page, but
679 it is not a problem */
680 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
681 tb_end = tb_start + tb->size;
682 } else {
683 tb_start = tb->page_addr[1];
684 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
685 }
686 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000687#ifdef TARGET_HAS_PRECISE_SMC
688 if (current_tb_not_found) {
689 current_tb_not_found = 0;
690 current_tb = NULL;
691 if (env->mem_write_pc) {
692 /* now we have a real cpu fault */
693 current_tb = tb_find_pc(env->mem_write_pc);
694 }
695 }
696 if (current_tb == tb &&
697 !(current_tb->cflags & CF_SINGLE_INSN)) {
698 /* If we are modifying the current TB, we must stop
699 its execution. We could be more precise by checking
700 that the modification is after the current PC, but it
701 would require a specialized function to partially
702 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000703
bellardd720b932004-04-25 17:57:43 +0000704 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000705 cpu_restore_state(current_tb, env,
bellardd720b932004-04-25 17:57:43 +0000706 env->mem_write_pc, NULL);
707#if defined(TARGET_I386)
708 current_flags = env->hflags;
709 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
710 current_cs_base = (target_ulong)env->segs[R_CS].base;
711 current_pc = current_cs_base + env->eip;
712#else
713#error unsupported CPU
714#endif
715 }
716#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000717 /* we need to do that to handle the case where a signal
718 occurs while doing tb_phys_invalidate() */
719 saved_tb = NULL;
720 if (env) {
721 saved_tb = env->current_tb;
722 env->current_tb = NULL;
723 }
bellard9fa3e852004-01-04 18:06:42 +0000724 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000725 if (env) {
726 env->current_tb = saved_tb;
727 if (env->interrupt_request && env->current_tb)
728 cpu_interrupt(env, env->interrupt_request);
729 }
bellard9fa3e852004-01-04 18:06:42 +0000730 }
731 tb = tb_next;
732 }
733#if !defined(CONFIG_USER_ONLY)
734 /* if no code remaining, no need to continue to use slow writes */
735 if (!p->first_tb) {
736 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000737 if (is_cpu_write_access) {
738 tlb_unprotect_code_phys(env, start, env->mem_write_vaddr);
739 }
740 }
741#endif
742#ifdef TARGET_HAS_PRECISE_SMC
743 if (current_tb_modified) {
744 /* we generate a block containing just the instruction
745 modifying the memory. It will ensure that it cannot modify
746 itself */
bellardea1c1802004-06-14 18:56:36 +0000747 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000748 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000749 CF_SINGLE_INSN);
750 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000751 }
752#endif
753}
754
755/* len must be <= 8 and start must be a multiple of len */
bellardd720b932004-04-25 17:57:43 +0000756static inline void tb_invalidate_phys_page_fast(target_ulong start, int len)
bellard9fa3e852004-01-04 18:06:42 +0000757{
758 PageDesc *p;
759 int offset, b;
bellard59817cc2004-02-16 22:01:13 +0000760#if 0
bellarda4193c82004-06-03 14:01:43 +0000761 if (1) {
762 if (loglevel) {
ths5fafdf22007-09-16 21:08:06 +0000763 fprintf(logfile, "modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
764 cpu_single_env->mem_write_vaddr, len,
765 cpu_single_env->eip,
bellarda4193c82004-06-03 14:01:43 +0000766 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
767 }
bellard59817cc2004-02-16 22:01:13 +0000768 }
769#endif
bellard9fa3e852004-01-04 18:06:42 +0000770 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000771 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000772 return;
773 if (p->code_bitmap) {
774 offset = start & ~TARGET_PAGE_MASK;
775 b = p->code_bitmap[offset >> 3] >> (offset & 7);
776 if (b & ((1 << len) - 1))
777 goto do_invalidate;
778 } else {
779 do_invalidate:
bellardd720b932004-04-25 17:57:43 +0000780 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +0000781 }
782}
783
bellard9fa3e852004-01-04 18:06:42 +0000784#if !defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +0000785static void tb_invalidate_phys_page(target_ulong addr,
bellardd720b932004-04-25 17:57:43 +0000786 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +0000787{
bellardd720b932004-04-25 17:57:43 +0000788 int n, current_flags, current_tb_modified;
789 target_ulong current_pc, current_cs_base;
bellard9fa3e852004-01-04 18:06:42 +0000790 PageDesc *p;
bellardd720b932004-04-25 17:57:43 +0000791 TranslationBlock *tb, *current_tb;
792#ifdef TARGET_HAS_PRECISE_SMC
793 CPUState *env = cpu_single_env;
794#endif
bellard9fa3e852004-01-04 18:06:42 +0000795
796 addr &= TARGET_PAGE_MASK;
797 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000798 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +0000799 return;
800 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +0000801 current_tb_modified = 0;
802 current_tb = NULL;
803 current_pc = 0; /* avoid warning */
804 current_cs_base = 0; /* avoid warning */
805 current_flags = 0; /* avoid warning */
806#ifdef TARGET_HAS_PRECISE_SMC
807 if (tb && pc != 0) {
808 current_tb = tb_find_pc(pc);
809 }
810#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000811 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +0000812 n = (long)tb & 3;
813 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +0000814#ifdef TARGET_HAS_PRECISE_SMC
815 if (current_tb == tb &&
816 !(current_tb->cflags & CF_SINGLE_INSN)) {
817 /* If we are modifying the current TB, we must stop
818 its execution. We could be more precise by checking
819 that the modification is after the current PC, but it
820 would require a specialized function to partially
821 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000822
bellardd720b932004-04-25 17:57:43 +0000823 current_tb_modified = 1;
824 cpu_restore_state(current_tb, env, pc, puc);
825#if defined(TARGET_I386)
826 current_flags = env->hflags;
827 current_flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
828 current_cs_base = (target_ulong)env->segs[R_CS].base;
829 current_pc = current_cs_base + env->eip;
830#else
831#error unsupported CPU
832#endif
833 }
834#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000835 tb_phys_invalidate(tb, addr);
836 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +0000837 }
838 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +0000839#ifdef TARGET_HAS_PRECISE_SMC
840 if (current_tb_modified) {
841 /* we generate a block containing just the instruction
842 modifying the memory. It will ensure that it cannot modify
843 itself */
bellardea1c1802004-06-14 18:56:36 +0000844 env->current_tb = NULL;
ths5fafdf22007-09-16 21:08:06 +0000845 tb_gen_code(env, current_pc, current_cs_base, current_flags,
bellardd720b932004-04-25 17:57:43 +0000846 CF_SINGLE_INSN);
847 cpu_resume_from_signal(env, puc);
848 }
849#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000850}
bellard9fa3e852004-01-04 18:06:42 +0000851#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000852
853/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +0000854static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +0000855 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000856{
857 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +0000858 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000859
bellard9fa3e852004-01-04 18:06:42 +0000860 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +0000861 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +0000862 tb->page_next[n] = p->first_tb;
863 last_first_tb = p->first_tb;
864 p->first_tb = (TranslationBlock *)((long)tb | n);
865 invalidate_page_bitmap(p);
866
bellard107db442004-06-22 18:48:46 +0000867#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +0000868
bellard9fa3e852004-01-04 18:06:42 +0000869#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +0000870 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +0000871 target_ulong addr;
872 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +0000873 int prot;
874
bellardfd6ce8f2003-05-14 19:00:11 +0000875 /* force the host page as non writable (writes will have a
876 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +0000877 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +0000878 prot = 0;
pbrook53a59602006-03-25 19:31:22 +0000879 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
880 addr += TARGET_PAGE_SIZE) {
881
882 p2 = page_find (addr >> TARGET_PAGE_BITS);
883 if (!p2)
884 continue;
885 prot |= p2->flags;
886 p2->flags &= ~PAGE_WRITE;
887 page_get_flags(addr);
888 }
ths5fafdf22007-09-16 21:08:06 +0000889 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +0000890 (prot & PAGE_BITS) & ~PAGE_WRITE);
891#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +0000892 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +0000893 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +0000894#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000895 }
bellard9fa3e852004-01-04 18:06:42 +0000896#else
897 /* if some code is already present, then the pages are already
898 protected. So we handle the case where only the first TB is
899 allocated in a physical page */
900 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +0000901 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +0000902 }
903#endif
bellardd720b932004-04-25 17:57:43 +0000904
905#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +0000906}
907
908/* Allocate a new translation block. Flush the translation buffer if
909 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +0000910TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +0000911{
912 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000913
ths5fafdf22007-09-16 21:08:06 +0000914 if (nb_tbs >= CODE_GEN_MAX_BLOCKS ||
bellardfd6ce8f2003-05-14 19:00:11 +0000915 (code_gen_ptr - code_gen_buffer) >= CODE_GEN_BUFFER_MAX_SIZE)
bellardd4e81642003-05-25 16:46:15 +0000916 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +0000917 tb = &tbs[nb_tbs++];
918 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +0000919 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +0000920 return tb;
921}
922
bellard9fa3e852004-01-04 18:06:42 +0000923/* add a new TB and link it to the physical page tables. phys_page2 is
924 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +0000925void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +0000926 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +0000927{
bellard9fa3e852004-01-04 18:06:42 +0000928 unsigned int h;
929 TranslationBlock **ptb;
930
931 /* add in the physical hash table */
932 h = tb_phys_hash_func(phys_pc);
933 ptb = &tb_phys_hash[h];
934 tb->phys_hash_next = *ptb;
935 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +0000936
937 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +0000938 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
939 if (phys_page2 != -1)
940 tb_alloc_page(tb, 1, phys_page2);
941 else
942 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +0000943
bellardd4e81642003-05-25 16:46:15 +0000944 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
945 tb->jmp_next[0] = NULL;
946 tb->jmp_next[1] = NULL;
947
948 /* init original jump addresses */
949 if (tb->tb_next_offset[0] != 0xffff)
950 tb_reset_jump(tb, 0);
951 if (tb->tb_next_offset[1] != 0xffff)
952 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +0000953
954#ifdef DEBUG_TB_CHECK
955 tb_page_check();
956#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000957}
958
bellarda513fe12003-05-27 23:29:48 +0000959/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
960 tb[1].tc_ptr. Return NULL if not found */
961TranslationBlock *tb_find_pc(unsigned long tc_ptr)
962{
963 int m_min, m_max, m;
964 unsigned long v;
965 TranslationBlock *tb;
966
967 if (nb_tbs <= 0)
968 return NULL;
969 if (tc_ptr < (unsigned long)code_gen_buffer ||
970 tc_ptr >= (unsigned long)code_gen_ptr)
971 return NULL;
972 /* binary search (cf Knuth) */
973 m_min = 0;
974 m_max = nb_tbs - 1;
975 while (m_min <= m_max) {
976 m = (m_min + m_max) >> 1;
977 tb = &tbs[m];
978 v = (unsigned long)tb->tc_ptr;
979 if (v == tc_ptr)
980 return tb;
981 else if (tc_ptr < v) {
982 m_max = m - 1;
983 } else {
984 m_min = m + 1;
985 }
ths5fafdf22007-09-16 21:08:06 +0000986 }
bellarda513fe12003-05-27 23:29:48 +0000987 return &tbs[m_max];
988}
bellard75012672003-06-21 13:11:07 +0000989
bellardea041c02003-06-25 16:16:50 +0000990static void tb_reset_jump_recursive(TranslationBlock *tb);
991
992static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
993{
994 TranslationBlock *tb1, *tb_next, **ptb;
995 unsigned int n1;
996
997 tb1 = tb->jmp_next[n];
998 if (tb1 != NULL) {
999 /* find head of list */
1000 for(;;) {
1001 n1 = (long)tb1 & 3;
1002 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1003 if (n1 == 2)
1004 break;
1005 tb1 = tb1->jmp_next[n1];
1006 }
1007 /* we are now sure now that tb jumps to tb1 */
1008 tb_next = tb1;
1009
1010 /* remove tb from the jmp_first list */
1011 ptb = &tb_next->jmp_first;
1012 for(;;) {
1013 tb1 = *ptb;
1014 n1 = (long)tb1 & 3;
1015 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1016 if (n1 == n && tb1 == tb)
1017 break;
1018 ptb = &tb1->jmp_next[n1];
1019 }
1020 *ptb = tb->jmp_next[n];
1021 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001022
bellardea041c02003-06-25 16:16:50 +00001023 /* suppress the jump to next tb in generated code */
1024 tb_reset_jump(tb, n);
1025
bellard01243112004-01-04 15:48:17 +00001026 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001027 tb_reset_jump_recursive(tb_next);
1028 }
1029}
1030
1031static void tb_reset_jump_recursive(TranslationBlock *tb)
1032{
1033 tb_reset_jump_recursive2(tb, 0);
1034 tb_reset_jump_recursive2(tb, 1);
1035}
1036
bellard1fddef42005-04-17 19:16:13 +00001037#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001038static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1039{
j_mayer9b3c35e2007-04-07 11:21:28 +00001040 target_phys_addr_t addr;
1041 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001042 ram_addr_t ram_addr;
1043 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001044
pbrookc2f07f82006-04-08 17:14:56 +00001045 addr = cpu_get_phys_page_debug(env, pc);
1046 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1047 if (!p) {
1048 pd = IO_MEM_UNASSIGNED;
1049 } else {
1050 pd = p->phys_offset;
1051 }
1052 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001053 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001054}
bellardc27004e2005-01-03 23:35:10 +00001055#endif
bellardd720b932004-04-25 17:57:43 +00001056
pbrook6658ffb2007-03-16 23:58:11 +00001057/* Add a watchpoint. */
1058int cpu_watchpoint_insert(CPUState *env, target_ulong addr)
1059{
1060 int i;
1061
1062 for (i = 0; i < env->nb_watchpoints; i++) {
1063 if (addr == env->watchpoint[i].vaddr)
1064 return 0;
1065 }
1066 if (env->nb_watchpoints >= MAX_WATCHPOINTS)
1067 return -1;
1068
1069 i = env->nb_watchpoints++;
1070 env->watchpoint[i].vaddr = addr;
1071 tlb_flush_page(env, addr);
1072 /* FIXME: This flush is needed because of the hack to make memory ops
1073 terminate the TB. It can be removed once the proper IO trap and
1074 re-execute bits are in. */
1075 tb_flush(env);
1076 return i;
1077}
1078
1079/* Remove a watchpoint. */
1080int cpu_watchpoint_remove(CPUState *env, target_ulong addr)
1081{
1082 int i;
1083
1084 for (i = 0; i < env->nb_watchpoints; i++) {
1085 if (addr == env->watchpoint[i].vaddr) {
1086 env->nb_watchpoints--;
1087 env->watchpoint[i] = env->watchpoint[env->nb_watchpoints];
1088 tlb_flush_page(env, addr);
1089 return 0;
1090 }
1091 }
1092 return -1;
1093}
1094
bellardc33a3462003-07-29 20:50:33 +00001095/* add a breakpoint. EXCP_DEBUG is returned by the CPU loop if a
1096 breakpoint is reached */
bellard2e126692004-04-25 21:28:44 +00001097int cpu_breakpoint_insert(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001098{
bellard1fddef42005-04-17 19:16:13 +00001099#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001100 int i;
ths3b46e622007-09-17 08:09:54 +00001101
bellard4c3a88a2003-07-26 12:06:08 +00001102 for(i = 0; i < env->nb_breakpoints; i++) {
1103 if (env->breakpoints[i] == pc)
1104 return 0;
1105 }
1106
1107 if (env->nb_breakpoints >= MAX_BREAKPOINTS)
1108 return -1;
1109 env->breakpoints[env->nb_breakpoints++] = pc;
ths3b46e622007-09-17 08:09:54 +00001110
bellardd720b932004-04-25 17:57:43 +00001111 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001112 return 0;
1113#else
1114 return -1;
1115#endif
1116}
1117
1118/* remove a breakpoint */
bellard2e126692004-04-25 21:28:44 +00001119int cpu_breakpoint_remove(CPUState *env, target_ulong pc)
bellard4c3a88a2003-07-26 12:06:08 +00001120{
bellard1fddef42005-04-17 19:16:13 +00001121#if defined(TARGET_HAS_ICE)
bellard4c3a88a2003-07-26 12:06:08 +00001122 int i;
1123 for(i = 0; i < env->nb_breakpoints; i++) {
1124 if (env->breakpoints[i] == pc)
1125 goto found;
1126 }
1127 return -1;
1128 found:
bellard4c3a88a2003-07-26 12:06:08 +00001129 env->nb_breakpoints--;
bellard1fddef42005-04-17 19:16:13 +00001130 if (i < env->nb_breakpoints)
1131 env->breakpoints[i] = env->breakpoints[env->nb_breakpoints];
bellardd720b932004-04-25 17:57:43 +00001132
1133 breakpoint_invalidate(env, pc);
bellard4c3a88a2003-07-26 12:06:08 +00001134 return 0;
1135#else
1136 return -1;
1137#endif
1138}
1139
bellardc33a3462003-07-29 20:50:33 +00001140/* enable or disable single step mode. EXCP_DEBUG is returned by the
1141 CPU loop after each instruction */
1142void cpu_single_step(CPUState *env, int enabled)
1143{
bellard1fddef42005-04-17 19:16:13 +00001144#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001145 if (env->singlestep_enabled != enabled) {
1146 env->singlestep_enabled = enabled;
1147 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001148 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001149 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001150 }
1151#endif
1152}
1153
bellard34865132003-10-05 14:28:56 +00001154/* enable or disable low levels log */
1155void cpu_set_log(int log_flags)
1156{
1157 loglevel = log_flags;
1158 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001159 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001160 if (!logfile) {
1161 perror(logfilename);
1162 _exit(1);
1163 }
bellard9fa3e852004-01-04 18:06:42 +00001164#if !defined(CONFIG_SOFTMMU)
1165 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1166 {
1167 static uint8_t logfile_buf[4096];
1168 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1169 }
1170#else
bellard34865132003-10-05 14:28:56 +00001171 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001172#endif
pbrooke735b912007-06-30 13:53:24 +00001173 log_append = 1;
1174 }
1175 if (!loglevel && logfile) {
1176 fclose(logfile);
1177 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001178 }
1179}
1180
1181void cpu_set_log_filename(const char *filename)
1182{
1183 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001184 if (logfile) {
1185 fclose(logfile);
1186 logfile = NULL;
1187 }
1188 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001189}
bellardc33a3462003-07-29 20:50:33 +00001190
bellard01243112004-01-04 15:48:17 +00001191/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001192void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001193{
1194 TranslationBlock *tb;
bellardee8b7022004-02-03 23:35:10 +00001195 static int interrupt_lock;
bellard59817cc2004-02-16 22:01:13 +00001196
bellard68a79312003-06-30 13:12:32 +00001197 env->interrupt_request |= mask;
bellardea041c02003-06-25 16:16:50 +00001198 /* if the cpu is currently executing code, we must unlink it and
1199 all the potentially executing TB */
1200 tb = env->current_tb;
bellardee8b7022004-02-03 23:35:10 +00001201 if (tb && !testandset(&interrupt_lock)) {
1202 env->current_tb = NULL;
bellardea041c02003-06-25 16:16:50 +00001203 tb_reset_jump_recursive(tb);
bellardee8b7022004-02-03 23:35:10 +00001204 interrupt_lock = 0;
bellardea041c02003-06-25 16:16:50 +00001205 }
1206}
1207
bellardb54ad042004-05-20 13:42:52 +00001208void cpu_reset_interrupt(CPUState *env, int mask)
1209{
1210 env->interrupt_request &= ~mask;
1211}
1212
bellardf193c792004-03-21 17:06:25 +00001213CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001214 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001215 "show generated host assembly code for each compiled TB" },
1216 { CPU_LOG_TB_IN_ASM, "in_asm",
1217 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001218 { CPU_LOG_TB_OP, "op",
bellardf193c792004-03-21 17:06:25 +00001219 "show micro ops for each compiled TB (only usable if 'in_asm' used)" },
1220#ifdef TARGET_I386
1221 { CPU_LOG_TB_OP_OPT, "op_opt",
1222 "show micro ops after optimization for each compiled TB" },
1223#endif
1224 { CPU_LOG_INT, "int",
1225 "show interrupts/exceptions in short format" },
1226 { CPU_LOG_EXEC, "exec",
1227 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001228 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001229 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001230#ifdef TARGET_I386
1231 { CPU_LOG_PCALL, "pcall",
1232 "show protected mode far calls/returns/exceptions" },
1233#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001234#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001235 { CPU_LOG_IOPORT, "ioport",
1236 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001237#endif
bellardf193c792004-03-21 17:06:25 +00001238 { 0, NULL, NULL },
1239};
1240
1241static int cmp1(const char *s1, int n, const char *s2)
1242{
1243 if (strlen(s2) != n)
1244 return 0;
1245 return memcmp(s1, s2, n) == 0;
1246}
ths3b46e622007-09-17 08:09:54 +00001247
bellardf193c792004-03-21 17:06:25 +00001248/* takes a comma separated list of log masks. Return 0 if error. */
1249int cpu_str_to_log_mask(const char *str)
1250{
1251 CPULogItem *item;
1252 int mask;
1253 const char *p, *p1;
1254
1255 p = str;
1256 mask = 0;
1257 for(;;) {
1258 p1 = strchr(p, ',');
1259 if (!p1)
1260 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001261 if(cmp1(p,p1-p,"all")) {
1262 for(item = cpu_log_items; item->mask != 0; item++) {
1263 mask |= item->mask;
1264 }
1265 } else {
bellardf193c792004-03-21 17:06:25 +00001266 for(item = cpu_log_items; item->mask != 0; item++) {
1267 if (cmp1(p, p1 - p, item->name))
1268 goto found;
1269 }
1270 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001271 }
bellardf193c792004-03-21 17:06:25 +00001272 found:
1273 mask |= item->mask;
1274 if (*p1 != ',')
1275 break;
1276 p = p1 + 1;
1277 }
1278 return mask;
1279}
bellardea041c02003-06-25 16:16:50 +00001280
bellard75012672003-06-21 13:11:07 +00001281void cpu_abort(CPUState *env, const char *fmt, ...)
1282{
1283 va_list ap;
1284
1285 va_start(ap, fmt);
1286 fprintf(stderr, "qemu: fatal: ");
1287 vfprintf(stderr, fmt, ap);
1288 fprintf(stderr, "\n");
1289#ifdef TARGET_I386
ths0573fbf2007-09-23 15:28:04 +00001290 if(env->intercept & INTERCEPT_SVM_MASK) {
1291 /* most probably the virtual machine should not
1292 be shut down but rather caught by the VMM */
1293 vmexit(SVM_EXIT_SHUTDOWN, 0);
1294 }
bellard7fe48482004-10-09 18:08:01 +00001295 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1296#else
1297 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001298#endif
balrog924edca2007-06-10 14:07:13 +00001299 if (logfile) {
j_mayerf9373292007-09-29 12:18:20 +00001300 fprintf(logfile, "qemu: fatal: ");
1301 vfprintf(logfile, fmt, ap);
1302 fprintf(logfile, "\n");
1303#ifdef TARGET_I386
1304 cpu_dump_state(env, logfile, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1305#else
1306 cpu_dump_state(env, logfile, fprintf, 0);
1307#endif
balrog924edca2007-06-10 14:07:13 +00001308 fflush(logfile);
1309 fclose(logfile);
1310 }
j_mayerf9373292007-09-29 12:18:20 +00001311 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001312 abort();
1313}
1314
thsc5be9f02007-02-28 20:20:53 +00001315CPUState *cpu_copy(CPUState *env)
1316{
1317 CPUState *new_env = cpu_init();
1318 /* preserve chaining and index */
1319 CPUState *next_cpu = new_env->next_cpu;
1320 int cpu_index = new_env->cpu_index;
1321 memcpy(new_env, env, sizeof(CPUState));
1322 new_env->next_cpu = next_cpu;
1323 new_env->cpu_index = cpu_index;
1324 return new_env;
1325}
1326
bellard01243112004-01-04 15:48:17 +00001327#if !defined(CONFIG_USER_ONLY)
1328
bellardee8b7022004-02-03 23:35:10 +00001329/* NOTE: if flush_global is true, also flush global entries (not
1330 implemented yet) */
1331void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001332{
bellard33417e72003-08-10 21:47:01 +00001333 int i;
bellard01243112004-01-04 15:48:17 +00001334
bellard9fa3e852004-01-04 18:06:42 +00001335#if defined(DEBUG_TLB)
1336 printf("tlb_flush:\n");
1337#endif
bellard01243112004-01-04 15:48:17 +00001338 /* must reset current TB so that interrupts cannot modify the
1339 links while we are modifying them */
1340 env->current_tb = NULL;
1341
bellard33417e72003-08-10 21:47:01 +00001342 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001343 env->tlb_table[0][i].addr_read = -1;
1344 env->tlb_table[0][i].addr_write = -1;
1345 env->tlb_table[0][i].addr_code = -1;
1346 env->tlb_table[1][i].addr_read = -1;
1347 env->tlb_table[1][i].addr_write = -1;
1348 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001349#if (NB_MMU_MODES >= 3)
1350 env->tlb_table[2][i].addr_read = -1;
1351 env->tlb_table[2][i].addr_write = -1;
1352 env->tlb_table[2][i].addr_code = -1;
1353#if (NB_MMU_MODES == 4)
1354 env->tlb_table[3][i].addr_read = -1;
1355 env->tlb_table[3][i].addr_write = -1;
1356 env->tlb_table[3][i].addr_code = -1;
1357#endif
1358#endif
bellard33417e72003-08-10 21:47:01 +00001359 }
bellard9fa3e852004-01-04 18:06:42 +00001360
bellard8a40a182005-11-20 10:35:40 +00001361 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001362
1363#if !defined(CONFIG_SOFTMMU)
1364 munmap((void *)MMAP_AREA_START, MMAP_AREA_END - MMAP_AREA_START);
1365#endif
bellard0a962c02005-02-10 22:00:27 +00001366#ifdef USE_KQEMU
1367 if (env->kqemu_enabled) {
1368 kqemu_flush(env, flush_global);
1369 }
1370#endif
bellarde3db7222005-01-26 22:00:47 +00001371 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001372}
1373
bellard274da6b2004-05-20 21:56:27 +00001374static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001375{
ths5fafdf22007-09-16 21:08:06 +00001376 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001377 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001378 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001379 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001380 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001381 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1382 tlb_entry->addr_read = -1;
1383 tlb_entry->addr_write = -1;
1384 tlb_entry->addr_code = -1;
1385 }
bellard61382a52003-10-27 21:22:23 +00001386}
1387
bellard2e126692004-04-25 21:28:44 +00001388void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001389{
bellard8a40a182005-11-20 10:35:40 +00001390 int i;
bellard9fa3e852004-01-04 18:06:42 +00001391 TranslationBlock *tb;
bellard01243112004-01-04 15:48:17 +00001392
bellard9fa3e852004-01-04 18:06:42 +00001393#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001394 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001395#endif
bellard01243112004-01-04 15:48:17 +00001396 /* must reset current TB so that interrupts cannot modify the
1397 links while we are modifying them */
1398 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001399
bellard61382a52003-10-27 21:22:23 +00001400 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001401 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001402 tlb_flush_entry(&env->tlb_table[0][i], addr);
1403 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001404#if (NB_MMU_MODES >= 3)
1405 tlb_flush_entry(&env->tlb_table[2][i], addr);
1406#if (NB_MMU_MODES == 4)
1407 tlb_flush_entry(&env->tlb_table[3][i], addr);
1408#endif
1409#endif
bellard01243112004-01-04 15:48:17 +00001410
pbrookb362e5e2006-11-12 20:40:55 +00001411 /* Discard jump cache entries for any tb which might potentially
1412 overlap the flushed page. */
1413 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1414 memset (&env->tb_jmp_cache[i], 0, TB_JMP_PAGE_SIZE * sizeof(tb));
1415
1416 i = tb_jmp_cache_hash_page(addr);
1417 memset (&env->tb_jmp_cache[i], 0, TB_JMP_PAGE_SIZE * sizeof(tb));
bellard9fa3e852004-01-04 18:06:42 +00001418
bellard01243112004-01-04 15:48:17 +00001419#if !defined(CONFIG_SOFTMMU)
bellard9fa3e852004-01-04 18:06:42 +00001420 if (addr < MMAP_AREA_END)
bellard01243112004-01-04 15:48:17 +00001421 munmap((void *)addr, TARGET_PAGE_SIZE);
bellard61382a52003-10-27 21:22:23 +00001422#endif
bellard0a962c02005-02-10 22:00:27 +00001423#ifdef USE_KQEMU
1424 if (env->kqemu_enabled) {
1425 kqemu_flush_page(env, addr);
1426 }
1427#endif
bellard9fa3e852004-01-04 18:06:42 +00001428}
1429
bellard9fa3e852004-01-04 18:06:42 +00001430/* update the TLBs so that writes to code in the virtual page 'addr'
1431 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001432static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001433{
ths5fafdf22007-09-16 21:08:06 +00001434 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001435 ram_addr + TARGET_PAGE_SIZE,
1436 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001437}
1438
bellard9fa3e852004-01-04 18:06:42 +00001439/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001440 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001441static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001442 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001443{
bellard3a7d9292005-08-21 09:26:42 +00001444 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001445}
1446
ths5fafdf22007-09-16 21:08:06 +00001447static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001448 unsigned long start, unsigned long length)
1449{
1450 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001451 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1452 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001453 if ((addr - start) < length) {
bellard84b7b8e2005-11-28 21:19:04 +00001454 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001455 }
1456 }
1457}
1458
bellard3a7d9292005-08-21 09:26:42 +00001459void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001460 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001461{
1462 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001463 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001464 int i, mask, len;
1465 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001466
1467 start &= TARGET_PAGE_MASK;
1468 end = TARGET_PAGE_ALIGN(end);
1469
1470 length = end - start;
1471 if (length == 0)
1472 return;
bellard0a962c02005-02-10 22:00:27 +00001473 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001474#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001475 /* XXX: should not depend on cpu context */
1476 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001477 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001478 ram_addr_t addr;
1479 addr = start;
1480 for(i = 0; i < len; i++) {
1481 kqemu_set_notdirty(env, addr);
1482 addr += TARGET_PAGE_SIZE;
1483 }
bellard3a7d9292005-08-21 09:26:42 +00001484 }
1485#endif
bellardf23db162005-08-21 19:12:28 +00001486 mask = ~dirty_flags;
1487 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1488 for(i = 0; i < len; i++)
1489 p[i] &= mask;
1490
bellard1ccde1c2004-02-06 19:46:14 +00001491 /* we modify the TLB cache so that the dirty bit will be set again
1492 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001493 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001494 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1495 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001496 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001497 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001498 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001499#if (NB_MMU_MODES >= 3)
1500 for(i = 0; i < CPU_TLB_SIZE; i++)
1501 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1502#if (NB_MMU_MODES == 4)
1503 for(i = 0; i < CPU_TLB_SIZE; i++)
1504 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1505#endif
1506#endif
bellard6a00d602005-11-21 23:25:50 +00001507 }
bellard59817cc2004-02-16 22:01:13 +00001508
1509#if !defined(CONFIG_SOFTMMU)
1510 /* XXX: this is expensive */
1511 {
1512 VirtPageDesc *p;
1513 int j;
1514 target_ulong addr;
1515
1516 for(i = 0; i < L1_SIZE; i++) {
1517 p = l1_virt_map[i];
1518 if (p) {
1519 addr = i << (TARGET_PAGE_BITS + L2_BITS);
1520 for(j = 0; j < L2_SIZE; j++) {
1521 if (p->valid_tag == virt_valid_tag &&
1522 p->phys_addr >= start && p->phys_addr < end &&
1523 (p->prot & PROT_WRITE)) {
1524 if (addr < MMAP_AREA_END) {
ths5fafdf22007-09-16 21:08:06 +00001525 mprotect((void *)addr, TARGET_PAGE_SIZE,
bellard59817cc2004-02-16 22:01:13 +00001526 p->prot & ~PROT_WRITE);
1527 }
1528 }
1529 addr += TARGET_PAGE_SIZE;
1530 p++;
1531 }
1532 }
1533 }
1534 }
1535#endif
bellard1ccde1c2004-02-06 19:46:14 +00001536}
1537
bellard3a7d9292005-08-21 09:26:42 +00001538static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1539{
1540 ram_addr_t ram_addr;
1541
bellard84b7b8e2005-11-28 21:19:04 +00001542 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001543 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001544 tlb_entry->addend - (unsigned long)phys_ram_base;
1545 if (!cpu_physical_memory_is_dirty(ram_addr)) {
bellard84b7b8e2005-11-28 21:19:04 +00001546 tlb_entry->addr_write |= IO_MEM_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001547 }
1548 }
1549}
1550
1551/* update the TLB according to the current state of the dirty bits */
1552void cpu_tlb_update_dirty(CPUState *env)
1553{
1554 int i;
1555 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001556 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001557 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001558 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001559#if (NB_MMU_MODES >= 3)
1560 for(i = 0; i < CPU_TLB_SIZE; i++)
1561 tlb_update_dirty(&env->tlb_table[2][i]);
1562#if (NB_MMU_MODES == 4)
1563 for(i = 0; i < CPU_TLB_SIZE; i++)
1564 tlb_update_dirty(&env->tlb_table[3][i]);
1565#endif
1566#endif
bellard3a7d9292005-08-21 09:26:42 +00001567}
1568
ths5fafdf22007-09-16 21:08:06 +00001569static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry,
bellard108c49b2005-07-24 12:55:09 +00001570 unsigned long start)
bellard1ccde1c2004-02-06 19:46:14 +00001571{
1572 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001573 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_NOTDIRTY) {
1574 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001575 if (addr == start) {
bellard84b7b8e2005-11-28 21:19:04 +00001576 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | IO_MEM_RAM;
bellard1ccde1c2004-02-06 19:46:14 +00001577 }
1578 }
1579}
1580
1581/* update the TLB corresponding to virtual page vaddr and phys addr
1582 addr so that it is no longer dirty */
bellard6a00d602005-11-21 23:25:50 +00001583static inline void tlb_set_dirty(CPUState *env,
1584 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001585{
bellard1ccde1c2004-02-06 19:46:14 +00001586 int i;
1587
bellard1ccde1c2004-02-06 19:46:14 +00001588 addr &= TARGET_PAGE_MASK;
1589 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001590 tlb_set_dirty1(&env->tlb_table[0][i], addr);
1591 tlb_set_dirty1(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001592#if (NB_MMU_MODES >= 3)
1593 tlb_set_dirty1(&env->tlb_table[2][i], addr);
1594#if (NB_MMU_MODES == 4)
1595 tlb_set_dirty1(&env->tlb_table[3][i], addr);
1596#endif
1597#endif
bellard9fa3e852004-01-04 18:06:42 +00001598}
1599
bellard59817cc2004-02-16 22:01:13 +00001600/* add a new TLB entry. At most one entry for a given virtual address
1601 is permitted. Return 0 if OK or 2 if the page could not be mapped
1602 (can only happen in non SOFTMMU mode for I/O pages or pages
1603 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001604int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1605 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001606 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001607{
bellard92e873b2004-05-21 14:52:29 +00001608 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001609 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001610 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001611 target_ulong address;
bellard108c49b2005-07-24 12:55:09 +00001612 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001613 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001614 CPUTLBEntry *te;
pbrook6658ffb2007-03-16 23:58:11 +00001615 int i;
bellard9fa3e852004-01-04 18:06:42 +00001616
bellard92e873b2004-05-21 14:52:29 +00001617 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001618 if (!p) {
1619 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001620 } else {
1621 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001622 }
1623#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001624 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1625 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001626#endif
1627
1628 ret = 0;
1629#if !defined(CONFIG_SOFTMMU)
ths5fafdf22007-09-16 21:08:06 +00001630 if (is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001631#endif
1632 {
bellard2a4188a2006-06-25 21:54:59 +00001633 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
bellard9fa3e852004-01-04 18:06:42 +00001634 /* IO memory case */
1635 address = vaddr | pd;
1636 addend = paddr;
1637 } else {
1638 /* standard memory */
1639 address = vaddr;
1640 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1641 }
pbrook6658ffb2007-03-16 23:58:11 +00001642
1643 /* Make accesses to pages with watchpoints go via the
1644 watchpoint trap routines. */
1645 for (i = 0; i < env->nb_watchpoints; i++) {
1646 if (vaddr == (env->watchpoint[i].vaddr & TARGET_PAGE_MASK)) {
1647 if (address & ~TARGET_PAGE_MASK) {
balrogd79acba2007-06-26 20:01:13 +00001648 env->watchpoint[i].addend = 0;
pbrook6658ffb2007-03-16 23:58:11 +00001649 address = vaddr | io_mem_watch;
1650 } else {
balrogd79acba2007-06-26 20:01:13 +00001651 env->watchpoint[i].addend = pd - paddr +
1652 (unsigned long) phys_ram_base;
pbrook6658ffb2007-03-16 23:58:11 +00001653 /* TODO: Figure out how to make read watchpoints coexist
1654 with code. */
1655 pd = (pd & TARGET_PAGE_MASK) | io_mem_watch | IO_MEM_ROMD;
1656 }
1657 }
1658 }
balrogd79acba2007-06-26 20:01:13 +00001659
bellard90f18422005-07-24 10:17:31 +00001660 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard9fa3e852004-01-04 18:06:42 +00001661 addend -= vaddr;
j_mayer6ebbf392007-10-14 07:07:08 +00001662 te = &env->tlb_table[mmu_idx][index];
bellard84b7b8e2005-11-28 21:19:04 +00001663 te->addend = addend;
bellard67b915a2004-03-31 23:37:16 +00001664 if (prot & PAGE_READ) {
bellard84b7b8e2005-11-28 21:19:04 +00001665 te->addr_read = address;
bellard9fa3e852004-01-04 18:06:42 +00001666 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001667 te->addr_read = -1;
1668 }
1669 if (prot & PAGE_EXEC) {
1670 te->addr_code = address;
1671 } else {
1672 te->addr_code = -1;
bellard9fa3e852004-01-04 18:06:42 +00001673 }
bellard67b915a2004-03-31 23:37:16 +00001674 if (prot & PAGE_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001675 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellard856074e2006-07-04 09:47:34 +00001676 (pd & IO_MEM_ROMD)) {
1677 /* write access calls the I/O callback */
ths5fafdf22007-09-16 21:08:06 +00001678 te->addr_write = vaddr |
bellard856074e2006-07-04 09:47:34 +00001679 (pd & ~(TARGET_PAGE_MASK | IO_MEM_ROMD));
ths5fafdf22007-09-16 21:08:06 +00001680 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard1ccde1c2004-02-06 19:46:14 +00001681 !cpu_physical_memory_is_dirty(pd)) {
bellard84b7b8e2005-11-28 21:19:04 +00001682 te->addr_write = vaddr | IO_MEM_NOTDIRTY;
bellard9fa3e852004-01-04 18:06:42 +00001683 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001684 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00001685 }
1686 } else {
bellard84b7b8e2005-11-28 21:19:04 +00001687 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00001688 }
1689 }
1690#if !defined(CONFIG_SOFTMMU)
1691 else {
1692 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM) {
1693 /* IO access: no mapping is done as it will be handled by the
1694 soft MMU */
1695 if (!(env->hflags & HF_SOFTMMU_MASK))
1696 ret = 2;
1697 } else {
1698 void *map_addr;
bellard9fa3e852004-01-04 18:06:42 +00001699
bellard59817cc2004-02-16 22:01:13 +00001700 if (vaddr >= MMAP_AREA_END) {
1701 ret = 2;
1702 } else {
1703 if (prot & PROT_WRITE) {
ths5fafdf22007-09-16 21:08:06 +00001704 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
bellardd720b932004-04-25 17:57:43 +00001705#if defined(TARGET_HAS_SMC) || 1
bellard59817cc2004-02-16 22:01:13 +00001706 first_tb ||
bellardd720b932004-04-25 17:57:43 +00001707#endif
ths5fafdf22007-09-16 21:08:06 +00001708 ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
bellard59817cc2004-02-16 22:01:13 +00001709 !cpu_physical_memory_is_dirty(pd))) {
1710 /* ROM: we do as if code was inside */
1711 /* if code is present, we only map as read only and save the
1712 original mapping */
1713 VirtPageDesc *vp;
ths3b46e622007-09-17 08:09:54 +00001714
bellard90f18422005-07-24 10:17:31 +00001715 vp = virt_page_find_alloc(vaddr >> TARGET_PAGE_BITS, 1);
bellard59817cc2004-02-16 22:01:13 +00001716 vp->phys_addr = pd;
1717 vp->prot = prot;
1718 vp->valid_tag = virt_valid_tag;
1719 prot &= ~PAGE_WRITE;
1720 }
bellard9fa3e852004-01-04 18:06:42 +00001721 }
ths5fafdf22007-09-16 21:08:06 +00001722 map_addr = mmap((void *)vaddr, TARGET_PAGE_SIZE, prot,
bellard59817cc2004-02-16 22:01:13 +00001723 MAP_SHARED | MAP_FIXED, phys_ram_fd, (pd & TARGET_PAGE_MASK));
1724 if (map_addr == MAP_FAILED) {
1725 cpu_abort(env, "mmap failed when mapped physical address 0x%08x to virtual address 0x%08x\n",
1726 paddr, vaddr);
1727 }
bellard9fa3e852004-01-04 18:06:42 +00001728 }
1729 }
1730 }
1731#endif
1732 return ret;
1733}
1734
1735/* called from signal handler: invalidate the code and unprotect the
1736 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001737int page_unprotect(target_ulong addr, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001738{
1739#if !defined(CONFIG_SOFTMMU)
1740 VirtPageDesc *vp;
1741
1742#if defined(DEBUG_TLB)
1743 printf("page_unprotect: addr=0x%08x\n", addr);
1744#endif
1745 addr &= TARGET_PAGE_MASK;
bellard59817cc2004-02-16 22:01:13 +00001746
1747 /* if it is not mapped, no need to worry here */
1748 if (addr >= MMAP_AREA_END)
1749 return 0;
bellard9fa3e852004-01-04 18:06:42 +00001750 vp = virt_page_find(addr >> TARGET_PAGE_BITS);
1751 if (!vp)
1752 return 0;
1753 /* NOTE: in this case, validate_tag is _not_ tested as it
1754 validates only the code TLB */
1755 if (vp->valid_tag != virt_valid_tag)
1756 return 0;
1757 if (!(vp->prot & PAGE_WRITE))
1758 return 0;
1759#if defined(DEBUG_TLB)
ths5fafdf22007-09-16 21:08:06 +00001760 printf("page_unprotect: addr=0x%08x phys_addr=0x%08x prot=%x\n",
bellard9fa3e852004-01-04 18:06:42 +00001761 addr, vp->phys_addr, vp->prot);
1762#endif
bellard59817cc2004-02-16 22:01:13 +00001763 if (mprotect((void *)addr, TARGET_PAGE_SIZE, vp->prot) < 0)
1764 cpu_abort(cpu_single_env, "error mprotect addr=0x%lx prot=%d\n",
1765 (unsigned long)addr, vp->prot);
bellardd720b932004-04-25 17:57:43 +00001766 /* set the dirty bit */
bellard0a962c02005-02-10 22:00:27 +00001767 phys_ram_dirty[vp->phys_addr >> TARGET_PAGE_BITS] = 0xff;
bellardd720b932004-04-25 17:57:43 +00001768 /* flush the code inside */
1769 tb_invalidate_phys_page(vp->phys_addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001770 return 1;
1771#else
1772 return 0;
1773#endif
bellard33417e72003-08-10 21:47:01 +00001774}
1775
bellard01243112004-01-04 15:48:17 +00001776#else
1777
bellardee8b7022004-02-03 23:35:10 +00001778void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00001779{
1780}
1781
bellard2e126692004-04-25 21:28:44 +00001782void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00001783{
1784}
1785
ths5fafdf22007-09-16 21:08:06 +00001786int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1787 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001788 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00001789{
bellard9fa3e852004-01-04 18:06:42 +00001790 return 0;
1791}
bellard33417e72003-08-10 21:47:01 +00001792
bellard9fa3e852004-01-04 18:06:42 +00001793/* dump memory mappings */
1794void page_dump(FILE *f)
1795{
1796 unsigned long start, end;
1797 int i, j, prot, prot1;
1798 PageDesc *p;
1799
1800 fprintf(f, "%-8s %-8s %-8s %s\n",
1801 "start", "end", "size", "prot");
1802 start = -1;
1803 end = -1;
1804 prot = 0;
1805 for(i = 0; i <= L1_SIZE; i++) {
1806 if (i < L1_SIZE)
1807 p = l1_map[i];
1808 else
1809 p = NULL;
1810 for(j = 0;j < L2_SIZE; j++) {
1811 if (!p)
1812 prot1 = 0;
1813 else
1814 prot1 = p[j].flags;
1815 if (prot1 != prot) {
1816 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
1817 if (start != -1) {
1818 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00001819 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00001820 prot & PAGE_READ ? 'r' : '-',
1821 prot & PAGE_WRITE ? 'w' : '-',
1822 prot & PAGE_EXEC ? 'x' : '-');
1823 }
1824 if (prot1 != 0)
1825 start = end;
1826 else
1827 start = -1;
1828 prot = prot1;
1829 }
1830 if (!p)
1831 break;
1832 }
bellard33417e72003-08-10 21:47:01 +00001833 }
bellard33417e72003-08-10 21:47:01 +00001834}
1835
pbrook53a59602006-03-25 19:31:22 +00001836int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00001837{
bellard9fa3e852004-01-04 18:06:42 +00001838 PageDesc *p;
1839
1840 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00001841 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001842 return 0;
1843 return p->flags;
bellard33417e72003-08-10 21:47:01 +00001844}
1845
bellard9fa3e852004-01-04 18:06:42 +00001846/* modify the flags of a page and invalidate the code if
1847 necessary. The flag PAGE_WRITE_ORG is positionned automatically
1848 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00001849void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00001850{
1851 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00001852 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00001853
1854 start = start & TARGET_PAGE_MASK;
1855 end = TARGET_PAGE_ALIGN(end);
1856 if (flags & PAGE_WRITE)
1857 flags |= PAGE_WRITE_ORG;
1858 spin_lock(&tb_lock);
1859 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
1860 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
1861 /* if the write protection is set, then we invalidate the code
1862 inside */
ths5fafdf22007-09-16 21:08:06 +00001863 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00001864 (flags & PAGE_WRITE) &&
1865 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00001866 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001867 }
1868 p->flags = flags;
1869 }
1870 spin_unlock(&tb_lock);
1871}
1872
ths3d97b402007-11-02 19:02:07 +00001873int page_check_range(target_ulong start, target_ulong len, int flags)
1874{
1875 PageDesc *p;
1876 target_ulong end;
1877 target_ulong addr;
1878
1879 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
1880 start = start & TARGET_PAGE_MASK;
1881
1882 if( end < start )
1883 /* we've wrapped around */
1884 return -1;
1885 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
1886 p = page_find(addr >> TARGET_PAGE_BITS);
1887 if( !p )
1888 return -1;
1889 if( !(p->flags & PAGE_VALID) )
1890 return -1;
1891
1892 if (!(p->flags & PAGE_READ) && (flags & PAGE_READ) )
1893 return -1;
1894 if (!(p->flags & PAGE_WRITE) && (flags & PAGE_WRITE) )
1895 return -1;
1896 }
1897 return 0;
1898}
1899
bellard9fa3e852004-01-04 18:06:42 +00001900/* called from signal handler: invalidate the code and unprotect the
1901 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00001902int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001903{
1904 unsigned int page_index, prot, pindex;
1905 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00001906 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00001907
bellard83fb7ad2004-07-05 21:25:26 +00001908 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00001909 page_index = host_start >> TARGET_PAGE_BITS;
1910 p1 = page_find(page_index);
1911 if (!p1)
1912 return 0;
bellard83fb7ad2004-07-05 21:25:26 +00001913 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00001914 p = p1;
1915 prot = 0;
1916 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
1917 prot |= p->flags;
1918 p++;
1919 }
1920 /* if the page was really writable, then we change its
1921 protection back to writable */
1922 if (prot & PAGE_WRITE_ORG) {
1923 pindex = (address - host_start) >> TARGET_PAGE_BITS;
1924 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00001925 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00001926 (prot & PAGE_BITS) | PAGE_WRITE);
1927 p1[pindex].flags |= PAGE_WRITE;
1928 /* and since the content will be modified, we must invalidate
1929 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00001930 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00001931#ifdef DEBUG_TB_CHECK
1932 tb_invalidate_check(address);
1933#endif
1934 return 1;
1935 }
1936 }
1937 return 0;
1938}
1939
1940/* call this function when system calls directly modify a memory area */
pbrook53a59602006-03-25 19:31:22 +00001941/* ??? This should be redundant now we have lock_user. */
1942void page_unprotect_range(target_ulong data, target_ulong data_size)
bellard9fa3e852004-01-04 18:06:42 +00001943{
pbrook53a59602006-03-25 19:31:22 +00001944 target_ulong start, end, addr;
bellard9fa3e852004-01-04 18:06:42 +00001945
pbrook53a59602006-03-25 19:31:22 +00001946 start = data;
bellard9fa3e852004-01-04 18:06:42 +00001947 end = start + data_size;
1948 start &= TARGET_PAGE_MASK;
1949 end = TARGET_PAGE_ALIGN(end);
1950 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
bellardd720b932004-04-25 17:57:43 +00001951 page_unprotect(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001952 }
1953}
1954
bellard6a00d602005-11-21 23:25:50 +00001955static inline void tlb_set_dirty(CPUState *env,
1956 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001957{
1958}
bellard9fa3e852004-01-04 18:06:42 +00001959#endif /* defined(CONFIG_USER_ONLY) */
1960
blueswir1db7b5422007-05-26 17:36:03 +00001961static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
1962 int memory);
1963static void *subpage_init (target_phys_addr_t base, uint32_t *phys,
1964 int orig_memory);
1965#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
1966 need_subpage) \
1967 do { \
1968 if (addr > start_addr) \
1969 start_addr2 = 0; \
1970 else { \
1971 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
1972 if (start_addr2 > 0) \
1973 need_subpage = 1; \
1974 } \
1975 \
blueswir149e9fba2007-05-30 17:25:06 +00001976 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00001977 end_addr2 = TARGET_PAGE_SIZE - 1; \
1978 else { \
1979 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
1980 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
1981 need_subpage = 1; \
1982 } \
1983 } while (0)
1984
bellard33417e72003-08-10 21:47:01 +00001985/* register physical memory. 'size' must be a multiple of the target
1986 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
1987 io memory page */
ths5fafdf22007-09-16 21:08:06 +00001988void cpu_register_physical_memory(target_phys_addr_t start_addr,
bellard2e126692004-04-25 21:28:44 +00001989 unsigned long size,
1990 unsigned long phys_offset)
bellard33417e72003-08-10 21:47:01 +00001991{
bellard108c49b2005-07-24 12:55:09 +00001992 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00001993 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00001994 CPUState *env;
blueswir1db7b5422007-05-26 17:36:03 +00001995 unsigned long orig_size = size;
1996 void *subpage;
bellard33417e72003-08-10 21:47:01 +00001997
bellard5fd386f2004-05-23 21:11:22 +00001998 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00001999 end_addr = start_addr + (target_phys_addr_t)size;
2000 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002001 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2002 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
2003 unsigned long orig_memory = p->phys_offset;
2004 target_phys_addr_t start_addr2, end_addr2;
2005 int need_subpage = 0;
2006
2007 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2008 need_subpage);
2009 if (need_subpage) {
2010 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2011 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2012 &p->phys_offset, orig_memory);
2013 } else {
2014 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2015 >> IO_MEM_SHIFT];
2016 }
2017 subpage_register(subpage, start_addr2, end_addr2, phys_offset);
2018 } else {
2019 p->phys_offset = phys_offset;
2020 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2021 (phys_offset & IO_MEM_ROMD))
2022 phys_offset += TARGET_PAGE_SIZE;
2023 }
2024 } else {
2025 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2026 p->phys_offset = phys_offset;
2027 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2028 (phys_offset & IO_MEM_ROMD))
2029 phys_offset += TARGET_PAGE_SIZE;
2030 else {
2031 target_phys_addr_t start_addr2, end_addr2;
2032 int need_subpage = 0;
2033
2034 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2035 end_addr2, need_subpage);
2036
2037 if (need_subpage) {
2038 subpage = subpage_init((addr & TARGET_PAGE_MASK),
2039 &p->phys_offset, IO_MEM_UNASSIGNED);
2040 subpage_register(subpage, start_addr2, end_addr2,
2041 phys_offset);
2042 }
2043 }
2044 }
bellard33417e72003-08-10 21:47:01 +00002045 }
ths3b46e622007-09-17 08:09:54 +00002046
bellard9d420372006-06-25 22:25:22 +00002047 /* since each CPU stores ram addresses in its TLB cache, we must
2048 reset the modified entries */
2049 /* XXX: slow ! */
2050 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2051 tlb_flush(env, 1);
2052 }
bellard33417e72003-08-10 21:47:01 +00002053}
2054
bellardba863452006-09-24 18:41:10 +00002055/* XXX: temporary until new memory mapping API */
2056uint32_t cpu_get_physical_page_desc(target_phys_addr_t addr)
2057{
2058 PhysPageDesc *p;
2059
2060 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2061 if (!p)
2062 return IO_MEM_UNASSIGNED;
2063 return p->phys_offset;
2064}
2065
bellarde9a1ab12007-02-08 23:08:38 +00002066/* XXX: better than nothing */
2067ram_addr_t qemu_ram_alloc(unsigned int size)
2068{
2069 ram_addr_t addr;
2070 if ((phys_ram_alloc_offset + size) >= phys_ram_size) {
ths5fafdf22007-09-16 21:08:06 +00002071 fprintf(stderr, "Not enough memory (requested_size = %u, max memory = %d)\n",
bellarde9a1ab12007-02-08 23:08:38 +00002072 size, phys_ram_size);
2073 abort();
2074 }
2075 addr = phys_ram_alloc_offset;
2076 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2077 return addr;
2078}
2079
2080void qemu_ram_free(ram_addr_t addr)
2081{
2082}
2083
bellarda4193c82004-06-03 14:01:43 +00002084static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002085{
pbrook67d3b952006-12-18 05:03:52 +00002086#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002087 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002088#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002089#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002090 do_unassigned_access(addr, 0, 0, 0);
thsf1ccf902007-10-08 13:16:14 +00002091#elif TARGET_CRIS
2092 do_unassigned_access(addr, 0, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002093#endif
bellard33417e72003-08-10 21:47:01 +00002094 return 0;
2095}
2096
bellarda4193c82004-06-03 14:01:43 +00002097static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002098{
pbrook67d3b952006-12-18 05:03:52 +00002099#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002100 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002101#endif
blueswir1b4f0a312007-05-06 17:59:24 +00002102#ifdef TARGET_SPARC
blueswir16c36d3f2007-05-17 19:30:10 +00002103 do_unassigned_access(addr, 1, 0, 0);
thsf1ccf902007-10-08 13:16:14 +00002104#elif TARGET_CRIS
2105 do_unassigned_access(addr, 1, 0, 0);
blueswir1b4f0a312007-05-06 17:59:24 +00002106#endif
bellard33417e72003-08-10 21:47:01 +00002107}
2108
2109static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2110 unassigned_mem_readb,
2111 unassigned_mem_readb,
2112 unassigned_mem_readb,
2113};
2114
2115static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2116 unassigned_mem_writeb,
2117 unassigned_mem_writeb,
2118 unassigned_mem_writeb,
2119};
2120
bellarda4193c82004-06-03 14:01:43 +00002121static void notdirty_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002122{
bellard3a7d9292005-08-21 09:26:42 +00002123 unsigned long ram_addr;
2124 int dirty_flags;
2125 ram_addr = addr - (unsigned long)phys_ram_base;
2126 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2127 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2128#if !defined(CONFIG_USER_ONLY)
2129 tb_invalidate_phys_page_fast(ram_addr, 1);
2130 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2131#endif
2132 }
bellardc27004e2005-01-03 23:35:10 +00002133 stb_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002134#ifdef USE_KQEMU
2135 if (cpu_single_env->kqemu_enabled &&
2136 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2137 kqemu_modify_page(cpu_single_env, ram_addr);
2138#endif
bellardf23db162005-08-21 19:12:28 +00002139 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2140 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2141 /* we remove the notdirty callback only if the code has been
2142 flushed */
2143 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002144 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002145}
2146
bellarda4193c82004-06-03 14:01:43 +00002147static void notdirty_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002148{
bellard3a7d9292005-08-21 09:26:42 +00002149 unsigned long ram_addr;
2150 int dirty_flags;
2151 ram_addr = addr - (unsigned long)phys_ram_base;
2152 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2153 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2154#if !defined(CONFIG_USER_ONLY)
2155 tb_invalidate_phys_page_fast(ram_addr, 2);
2156 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2157#endif
2158 }
bellardc27004e2005-01-03 23:35:10 +00002159 stw_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002160#ifdef USE_KQEMU
2161 if (cpu_single_env->kqemu_enabled &&
2162 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2163 kqemu_modify_page(cpu_single_env, ram_addr);
2164#endif
bellardf23db162005-08-21 19:12:28 +00002165 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2166 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2167 /* we remove the notdirty callback only if the code has been
2168 flushed */
2169 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002170 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002171}
2172
bellarda4193c82004-06-03 14:01:43 +00002173static void notdirty_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002174{
bellard3a7d9292005-08-21 09:26:42 +00002175 unsigned long ram_addr;
2176 int dirty_flags;
2177 ram_addr = addr - (unsigned long)phys_ram_base;
2178 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2179 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2180#if !defined(CONFIG_USER_ONLY)
2181 tb_invalidate_phys_page_fast(ram_addr, 4);
2182 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2183#endif
2184 }
bellardc27004e2005-01-03 23:35:10 +00002185 stl_p((uint8_t *)(long)addr, val);
bellardf32fc642006-02-08 22:43:39 +00002186#ifdef USE_KQEMU
2187 if (cpu_single_env->kqemu_enabled &&
2188 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2189 kqemu_modify_page(cpu_single_env, ram_addr);
2190#endif
bellardf23db162005-08-21 19:12:28 +00002191 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2192 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2193 /* we remove the notdirty callback only if the code has been
2194 flushed */
2195 if (dirty_flags == 0xff)
bellard6a00d602005-11-21 23:25:50 +00002196 tlb_set_dirty(cpu_single_env, addr, cpu_single_env->mem_write_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002197}
2198
bellard3a7d9292005-08-21 09:26:42 +00002199static CPUReadMemoryFunc *error_mem_read[3] = {
2200 NULL, /* never used */
2201 NULL, /* never used */
2202 NULL, /* never used */
2203};
2204
bellard1ccde1c2004-02-06 19:46:14 +00002205static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2206 notdirty_mem_writeb,
2207 notdirty_mem_writew,
2208 notdirty_mem_writel,
2209};
2210
pbrook6658ffb2007-03-16 23:58:11 +00002211#if defined(CONFIG_SOFTMMU)
2212/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2213 so these check for a hit then pass through to the normal out-of-line
2214 phys routines. */
2215static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2216{
2217 return ldub_phys(addr);
2218}
2219
2220static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2221{
2222 return lduw_phys(addr);
2223}
2224
2225static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2226{
2227 return ldl_phys(addr);
2228}
2229
2230/* Generate a debug exception if a watchpoint has been hit.
2231 Returns the real physical address of the access. addr will be a host
balrogd79acba2007-06-26 20:01:13 +00002232 address in case of a RAM location. */
pbrook6658ffb2007-03-16 23:58:11 +00002233static target_ulong check_watchpoint(target_phys_addr_t addr)
2234{
2235 CPUState *env = cpu_single_env;
2236 target_ulong watch;
2237 target_ulong retaddr;
2238 int i;
2239
2240 retaddr = addr;
2241 for (i = 0; i < env->nb_watchpoints; i++) {
2242 watch = env->watchpoint[i].vaddr;
2243 if (((env->mem_write_vaddr ^ watch) & TARGET_PAGE_MASK) == 0) {
balrogd79acba2007-06-26 20:01:13 +00002244 retaddr = addr - env->watchpoint[i].addend;
pbrook6658ffb2007-03-16 23:58:11 +00002245 if (((addr ^ watch) & ~TARGET_PAGE_MASK) == 0) {
2246 cpu_single_env->watchpoint_hit = i + 1;
2247 cpu_interrupt(cpu_single_env, CPU_INTERRUPT_DEBUG);
2248 break;
2249 }
2250 }
2251 }
2252 return retaddr;
2253}
2254
2255static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2256 uint32_t val)
2257{
2258 addr = check_watchpoint(addr);
2259 stb_phys(addr, val);
2260}
2261
2262static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2263 uint32_t val)
2264{
2265 addr = check_watchpoint(addr);
2266 stw_phys(addr, val);
2267}
2268
2269static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2270 uint32_t val)
2271{
2272 addr = check_watchpoint(addr);
2273 stl_phys(addr, val);
2274}
2275
2276static CPUReadMemoryFunc *watch_mem_read[3] = {
2277 watch_mem_readb,
2278 watch_mem_readw,
2279 watch_mem_readl,
2280};
2281
2282static CPUWriteMemoryFunc *watch_mem_write[3] = {
2283 watch_mem_writeb,
2284 watch_mem_writew,
2285 watch_mem_writel,
2286};
2287#endif
2288
blueswir1db7b5422007-05-26 17:36:03 +00002289static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2290 unsigned int len)
2291{
2292 CPUReadMemoryFunc **mem_read;
2293 uint32_t ret;
2294 unsigned int idx;
2295
2296 idx = SUBPAGE_IDX(addr - mmio->base);
2297#if defined(DEBUG_SUBPAGE)
2298 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2299 mmio, len, addr, idx);
2300#endif
2301 mem_read = mmio->mem_read[idx];
2302 ret = (*mem_read[len])(mmio->opaque[idx], addr);
2303
2304 return ret;
2305}
2306
2307static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2308 uint32_t value, unsigned int len)
2309{
2310 CPUWriteMemoryFunc **mem_write;
2311 unsigned int idx;
2312
2313 idx = SUBPAGE_IDX(addr - mmio->base);
2314#if defined(DEBUG_SUBPAGE)
2315 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2316 mmio, len, addr, idx, value);
2317#endif
2318 mem_write = mmio->mem_write[idx];
2319 (*mem_write[len])(mmio->opaque[idx], addr, value);
2320}
2321
2322static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2323{
2324#if defined(DEBUG_SUBPAGE)
2325 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2326#endif
2327
2328 return subpage_readlen(opaque, addr, 0);
2329}
2330
2331static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2332 uint32_t value)
2333{
2334#if defined(DEBUG_SUBPAGE)
2335 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2336#endif
2337 subpage_writelen(opaque, addr, value, 0);
2338}
2339
2340static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2341{
2342#if defined(DEBUG_SUBPAGE)
2343 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2344#endif
2345
2346 return subpage_readlen(opaque, addr, 1);
2347}
2348
2349static void subpage_writew (void *opaque, target_phys_addr_t addr,
2350 uint32_t value)
2351{
2352#if defined(DEBUG_SUBPAGE)
2353 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2354#endif
2355 subpage_writelen(opaque, addr, value, 1);
2356}
2357
2358static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2359{
2360#if defined(DEBUG_SUBPAGE)
2361 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2362#endif
2363
2364 return subpage_readlen(opaque, addr, 2);
2365}
2366
2367static void subpage_writel (void *opaque,
2368 target_phys_addr_t addr, uint32_t value)
2369{
2370#if defined(DEBUG_SUBPAGE)
2371 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2372#endif
2373 subpage_writelen(opaque, addr, value, 2);
2374}
2375
2376static CPUReadMemoryFunc *subpage_read[] = {
2377 &subpage_readb,
2378 &subpage_readw,
2379 &subpage_readl,
2380};
2381
2382static CPUWriteMemoryFunc *subpage_write[] = {
2383 &subpage_writeb,
2384 &subpage_writew,
2385 &subpage_writel,
2386};
2387
2388static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2389 int memory)
2390{
2391 int idx, eidx;
2392
2393 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2394 return -1;
2395 idx = SUBPAGE_IDX(start);
2396 eidx = SUBPAGE_IDX(end);
2397#if defined(DEBUG_SUBPAGE)
2398 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2399 mmio, start, end, idx, eidx, memory);
2400#endif
2401 memory >>= IO_MEM_SHIFT;
2402 for (; idx <= eidx; idx++) {
2403 mmio->mem_read[idx] = io_mem_read[memory];
2404 mmio->mem_write[idx] = io_mem_write[memory];
2405 mmio->opaque[idx] = io_mem_opaque[memory];
2406 }
2407
2408 return 0;
2409}
2410
2411static void *subpage_init (target_phys_addr_t base, uint32_t *phys,
2412 int orig_memory)
2413{
2414 subpage_t *mmio;
2415 int subpage_memory;
2416
2417 mmio = qemu_mallocz(sizeof(subpage_t));
2418 if (mmio != NULL) {
2419 mmio->base = base;
2420 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
2421#if defined(DEBUG_SUBPAGE)
2422 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2423 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
2424#endif
2425 *phys = subpage_memory | IO_MEM_SUBPAGE;
2426 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory);
2427 }
2428
2429 return mmio;
2430}
2431
bellard33417e72003-08-10 21:47:01 +00002432static void io_mem_init(void)
2433{
bellard3a7d9292005-08-21 09:26:42 +00002434 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002435 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002436 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002437 io_mem_nb = 5;
2438
pbrook6658ffb2007-03-16 23:58:11 +00002439#if defined(CONFIG_SOFTMMU)
2440 io_mem_watch = cpu_register_io_memory(-1, watch_mem_read,
2441 watch_mem_write, NULL);
2442#endif
bellard1ccde1c2004-02-06 19:46:14 +00002443 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002444 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002445 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002446}
2447
2448/* mem_read and mem_write are arrays of functions containing the
2449 function to access byte (index 0), word (index 1) and dword (index
2450 2). All functions must be supplied. If io_index is non zero, the
2451 corresponding io zone is modified. If it is zero, a new io zone is
2452 allocated. The return value can be used with
2453 cpu_register_physical_memory(). (-1) is returned if error. */
2454int cpu_register_io_memory(int io_index,
2455 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002456 CPUWriteMemoryFunc **mem_write,
2457 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002458{
2459 int i;
2460
2461 if (io_index <= 0) {
bellardb5ff1b32005-11-26 10:38:39 +00002462 if (io_mem_nb >= IO_MEM_NB_ENTRIES)
bellard33417e72003-08-10 21:47:01 +00002463 return -1;
2464 io_index = io_mem_nb++;
2465 } else {
2466 if (io_index >= IO_MEM_NB_ENTRIES)
2467 return -1;
2468 }
bellardb5ff1b32005-11-26 10:38:39 +00002469
bellard33417e72003-08-10 21:47:01 +00002470 for(i = 0;i < 3; i++) {
2471 io_mem_read[io_index][i] = mem_read[i];
2472 io_mem_write[io_index][i] = mem_write[i];
2473 }
bellarda4193c82004-06-03 14:01:43 +00002474 io_mem_opaque[io_index] = opaque;
bellard33417e72003-08-10 21:47:01 +00002475 return io_index << IO_MEM_SHIFT;
2476}
bellard61382a52003-10-27 21:22:23 +00002477
bellard8926b512004-10-10 15:14:20 +00002478CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2479{
2480 return io_mem_write[io_index >> IO_MEM_SHIFT];
2481}
2482
2483CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2484{
2485 return io_mem_read[io_index >> IO_MEM_SHIFT];
2486}
2487
bellard13eb76e2004-01-24 15:23:36 +00002488/* physical memory access (slow version, mainly for debug) */
2489#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002490void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002491 int len, int is_write)
2492{
2493 int l, flags;
2494 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002495 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002496
2497 while (len > 0) {
2498 page = addr & TARGET_PAGE_MASK;
2499 l = (page + TARGET_PAGE_SIZE) - addr;
2500 if (l > len)
2501 l = len;
2502 flags = page_get_flags(page);
2503 if (!(flags & PAGE_VALID))
2504 return;
2505 if (is_write) {
2506 if (!(flags & PAGE_WRITE))
2507 return;
pbrook53a59602006-03-25 19:31:22 +00002508 p = lock_user(addr, len, 0);
2509 memcpy(p, buf, len);
2510 unlock_user(p, addr, len);
bellard13eb76e2004-01-24 15:23:36 +00002511 } else {
2512 if (!(flags & PAGE_READ))
2513 return;
pbrook53a59602006-03-25 19:31:22 +00002514 p = lock_user(addr, len, 1);
2515 memcpy(buf, p, len);
2516 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002517 }
2518 len -= l;
2519 buf += l;
2520 addr += l;
2521 }
2522}
bellard8df1cd02005-01-28 22:37:22 +00002523
bellard13eb76e2004-01-24 15:23:36 +00002524#else
ths5fafdf22007-09-16 21:08:06 +00002525void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002526 int len, int is_write)
2527{
2528 int l, io_index;
2529 uint8_t *ptr;
2530 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002531 target_phys_addr_t page;
2532 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002533 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002534
bellard13eb76e2004-01-24 15:23:36 +00002535 while (len > 0) {
2536 page = addr & TARGET_PAGE_MASK;
2537 l = (page + TARGET_PAGE_SIZE) - addr;
2538 if (l > len)
2539 l = len;
bellard92e873b2004-05-21 14:52:29 +00002540 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002541 if (!p) {
2542 pd = IO_MEM_UNASSIGNED;
2543 } else {
2544 pd = p->phys_offset;
2545 }
ths3b46e622007-09-17 08:09:54 +00002546
bellard13eb76e2004-01-24 15:23:36 +00002547 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002548 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard13eb76e2004-01-24 15:23:36 +00002549 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
bellard6a00d602005-11-21 23:25:50 +00002550 /* XXX: could force cpu_single_env to NULL to avoid
2551 potential bugs */
bellard13eb76e2004-01-24 15:23:36 +00002552 if (l >= 4 && ((addr & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002553 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002554 val = ldl_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002555 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002556 l = 4;
2557 } else if (l >= 2 && ((addr & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002558 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002559 val = lduw_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002560 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002561 l = 2;
2562 } else {
bellard1c213d12005-09-03 10:49:04 +00002563 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002564 val = ldub_p(buf);
bellarda4193c82004-06-03 14:01:43 +00002565 io_mem_write[io_index][0](io_mem_opaque[io_index], addr, val);
bellard13eb76e2004-01-24 15:23:36 +00002566 l = 1;
2567 }
2568 } else {
bellardb448f2f2004-02-25 23:24:04 +00002569 unsigned long addr1;
2570 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002571 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002572 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002573 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002574 if (!cpu_physical_memory_is_dirty(addr1)) {
2575 /* invalidate code */
2576 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
2577 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00002578 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00002579 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002580 }
bellard13eb76e2004-01-24 15:23:36 +00002581 }
2582 } else {
ths5fafdf22007-09-16 21:08:06 +00002583 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002584 !(pd & IO_MEM_ROMD)) {
bellard13eb76e2004-01-24 15:23:36 +00002585 /* I/O case */
2586 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2587 if (l >= 4 && ((addr & 3) == 0)) {
2588 /* 32 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002589 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002590 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002591 l = 4;
2592 } else if (l >= 2 && ((addr & 1) == 0)) {
2593 /* 16 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002594 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002595 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002596 l = 2;
2597 } else {
bellard1c213d12005-09-03 10:49:04 +00002598 /* 8 bit read access */
bellarda4193c82004-06-03 14:01:43 +00002599 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr);
bellardc27004e2005-01-03 23:35:10 +00002600 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00002601 l = 1;
2602 }
2603 } else {
2604 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002605 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00002606 (addr & ~TARGET_PAGE_MASK);
2607 memcpy(buf, ptr, l);
2608 }
2609 }
2610 len -= l;
2611 buf += l;
2612 addr += l;
2613 }
2614}
bellard8df1cd02005-01-28 22:37:22 +00002615
bellardd0ecd2a2006-04-23 17:14:48 +00002616/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00002617void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00002618 const uint8_t *buf, int len)
2619{
2620 int l;
2621 uint8_t *ptr;
2622 target_phys_addr_t page;
2623 unsigned long pd;
2624 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002625
bellardd0ecd2a2006-04-23 17:14:48 +00002626 while (len > 0) {
2627 page = addr & TARGET_PAGE_MASK;
2628 l = (page + TARGET_PAGE_SIZE) - addr;
2629 if (l > len)
2630 l = len;
2631 p = phys_page_find(page >> TARGET_PAGE_BITS);
2632 if (!p) {
2633 pd = IO_MEM_UNASSIGNED;
2634 } else {
2635 pd = p->phys_offset;
2636 }
ths3b46e622007-09-17 08:09:54 +00002637
bellardd0ecd2a2006-04-23 17:14:48 +00002638 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00002639 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
2640 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00002641 /* do nothing */
2642 } else {
2643 unsigned long addr1;
2644 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2645 /* ROM/RAM case */
2646 ptr = phys_ram_base + addr1;
2647 memcpy(ptr, buf, l);
2648 }
2649 len -= l;
2650 buf += l;
2651 addr += l;
2652 }
2653}
2654
2655
bellard8df1cd02005-01-28 22:37:22 +00002656/* warning: addr must be aligned */
2657uint32_t ldl_phys(target_phys_addr_t addr)
2658{
2659 int io_index;
2660 uint8_t *ptr;
2661 uint32_t val;
2662 unsigned long pd;
2663 PhysPageDesc *p;
2664
2665 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2666 if (!p) {
2667 pd = IO_MEM_UNASSIGNED;
2668 } else {
2669 pd = p->phys_offset;
2670 }
ths3b46e622007-09-17 08:09:54 +00002671
ths5fafdf22007-09-16 21:08:06 +00002672 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00002673 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00002674 /* I/O case */
2675 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2676 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2677 } else {
2678 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002679 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002680 (addr & ~TARGET_PAGE_MASK);
2681 val = ldl_p(ptr);
2682 }
2683 return val;
2684}
2685
bellard84b7b8e2005-11-28 21:19:04 +00002686/* warning: addr must be aligned */
2687uint64_t ldq_phys(target_phys_addr_t addr)
2688{
2689 int io_index;
2690 uint8_t *ptr;
2691 uint64_t val;
2692 unsigned long pd;
2693 PhysPageDesc *p;
2694
2695 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2696 if (!p) {
2697 pd = IO_MEM_UNASSIGNED;
2698 } else {
2699 pd = p->phys_offset;
2700 }
ths3b46e622007-09-17 08:09:54 +00002701
bellard2a4188a2006-06-25 21:54:59 +00002702 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
2703 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00002704 /* I/O case */
2705 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2706#ifdef TARGET_WORDS_BIGENDIAN
2707 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
2708 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
2709#else
2710 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
2711 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
2712#endif
2713 } else {
2714 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00002715 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00002716 (addr & ~TARGET_PAGE_MASK);
2717 val = ldq_p(ptr);
2718 }
2719 return val;
2720}
2721
bellardaab33092005-10-30 20:48:42 +00002722/* XXX: optimize */
2723uint32_t ldub_phys(target_phys_addr_t addr)
2724{
2725 uint8_t val;
2726 cpu_physical_memory_read(addr, &val, 1);
2727 return val;
2728}
2729
2730/* XXX: optimize */
2731uint32_t lduw_phys(target_phys_addr_t addr)
2732{
2733 uint16_t val;
2734 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
2735 return tswap16(val);
2736}
2737
bellard8df1cd02005-01-28 22:37:22 +00002738/* warning: addr must be aligned. The ram page is not masked as dirty
2739 and the code inside is not invalidated. It is useful if the dirty
2740 bits are used to track modified PTEs */
2741void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
2742{
2743 int io_index;
2744 uint8_t *ptr;
2745 unsigned long pd;
2746 PhysPageDesc *p;
2747
2748 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2749 if (!p) {
2750 pd = IO_MEM_UNASSIGNED;
2751 } else {
2752 pd = p->phys_offset;
2753 }
ths3b46e622007-09-17 08:09:54 +00002754
bellard3a7d9292005-08-21 09:26:42 +00002755 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002756 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2757 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2758 } else {
ths5fafdf22007-09-16 21:08:06 +00002759 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00002760 (addr & ~TARGET_PAGE_MASK);
2761 stl_p(ptr, val);
2762 }
2763}
2764
j_mayerbc98a7e2007-04-04 07:55:12 +00002765void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
2766{
2767 int io_index;
2768 uint8_t *ptr;
2769 unsigned long pd;
2770 PhysPageDesc *p;
2771
2772 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2773 if (!p) {
2774 pd = IO_MEM_UNASSIGNED;
2775 } else {
2776 pd = p->phys_offset;
2777 }
ths3b46e622007-09-17 08:09:54 +00002778
j_mayerbc98a7e2007-04-04 07:55:12 +00002779 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
2780 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2781#ifdef TARGET_WORDS_BIGENDIAN
2782 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
2783 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
2784#else
2785 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2786 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
2787#endif
2788 } else {
ths5fafdf22007-09-16 21:08:06 +00002789 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00002790 (addr & ~TARGET_PAGE_MASK);
2791 stq_p(ptr, val);
2792 }
2793}
2794
bellard8df1cd02005-01-28 22:37:22 +00002795/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00002796void stl_phys(target_phys_addr_t addr, uint32_t val)
2797{
2798 int io_index;
2799 uint8_t *ptr;
2800 unsigned long pd;
2801 PhysPageDesc *p;
2802
2803 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2804 if (!p) {
2805 pd = IO_MEM_UNASSIGNED;
2806 } else {
2807 pd = p->phys_offset;
2808 }
ths3b46e622007-09-17 08:09:54 +00002809
bellard3a7d9292005-08-21 09:26:42 +00002810 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00002811 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
2812 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
2813 } else {
2814 unsigned long addr1;
2815 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
2816 /* RAM case */
2817 ptr = phys_ram_base + addr1;
2818 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00002819 if (!cpu_physical_memory_is_dirty(addr1)) {
2820 /* invalidate code */
2821 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2822 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00002823 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
2824 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00002825 }
bellard8df1cd02005-01-28 22:37:22 +00002826 }
2827}
2828
bellardaab33092005-10-30 20:48:42 +00002829/* XXX: optimize */
2830void stb_phys(target_phys_addr_t addr, uint32_t val)
2831{
2832 uint8_t v = val;
2833 cpu_physical_memory_write(addr, &v, 1);
2834}
2835
2836/* XXX: optimize */
2837void stw_phys(target_phys_addr_t addr, uint32_t val)
2838{
2839 uint16_t v = tswap16(val);
2840 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
2841}
2842
2843/* XXX: optimize */
2844void stq_phys(target_phys_addr_t addr, uint64_t val)
2845{
2846 val = tswap64(val);
2847 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
2848}
2849
bellard13eb76e2004-01-24 15:23:36 +00002850#endif
2851
2852/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00002853int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00002854 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00002855{
2856 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00002857 target_phys_addr_t phys_addr;
2858 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00002859
2860 while (len > 0) {
2861 page = addr & TARGET_PAGE_MASK;
2862 phys_addr = cpu_get_phys_page_debug(env, page);
2863 /* if no physical page mapped, return an error */
2864 if (phys_addr == -1)
2865 return -1;
2866 l = (page + TARGET_PAGE_SIZE) - addr;
2867 if (l > len)
2868 l = len;
ths5fafdf22007-09-16 21:08:06 +00002869 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00002870 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00002871 len -= l;
2872 buf += l;
2873 addr += l;
2874 }
2875 return 0;
2876}
2877
bellarde3db7222005-01-26 22:00:47 +00002878void dump_exec_info(FILE *f,
2879 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
2880{
2881 int i, target_code_size, max_target_code_size;
2882 int direct_jmp_count, direct_jmp2_count, cross_page;
2883 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00002884
bellarde3db7222005-01-26 22:00:47 +00002885 target_code_size = 0;
2886 max_target_code_size = 0;
2887 cross_page = 0;
2888 direct_jmp_count = 0;
2889 direct_jmp2_count = 0;
2890 for(i = 0; i < nb_tbs; i++) {
2891 tb = &tbs[i];
2892 target_code_size += tb->size;
2893 if (tb->size > max_target_code_size)
2894 max_target_code_size = tb->size;
2895 if (tb->page_addr[1] != -1)
2896 cross_page++;
2897 if (tb->tb_next_offset[0] != 0xffff) {
2898 direct_jmp_count++;
2899 if (tb->tb_next_offset[1] != 0xffff) {
2900 direct_jmp2_count++;
2901 }
2902 }
2903 }
2904 /* XXX: avoid using doubles ? */
2905 cpu_fprintf(f, "TB count %d\n", nb_tbs);
ths5fafdf22007-09-16 21:08:06 +00002906 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00002907 nb_tbs ? target_code_size / nb_tbs : 0,
2908 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00002909 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00002910 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
2911 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00002912 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
2913 cross_page,
bellarde3db7222005-01-26 22:00:47 +00002914 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
2915 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00002916 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00002917 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
2918 direct_jmp2_count,
2919 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
2920 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
2921 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
2922 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
2923}
2924
ths5fafdf22007-09-16 21:08:06 +00002925#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00002926
2927#define MMUSUFFIX _cmmu
2928#define GETPC() NULL
2929#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00002930#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00002931
2932#define SHIFT 0
2933#include "softmmu_template.h"
2934
2935#define SHIFT 1
2936#include "softmmu_template.h"
2937
2938#define SHIFT 2
2939#include "softmmu_template.h"
2940
2941#define SHIFT 3
2942#include "softmmu_template.h"
2943
2944#undef env
2945
2946#endif