blob: b4d60b81230163c73d73b4c946353f18f3e24872 [file] [log] [blame]
Paul Brook661a1792010-11-27 11:56:02 +00001/*
2 * QEMU AMD PC-Net II (Am79C970A) PCI emulation
3 *
4 * Copyright (c) 2004 Antony T Curtis
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
25/* This software was written to be compatible with the specification:
26 * AMD Am79C970A PCnet-PCI II Ethernet Controller Data-Sheet
27 * AMD Publication# 19436 Rev:E Amendment/0 Issue Date: June 2000
28 */
29
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010030#include "hw/pci/pci.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +020031#include "net/net.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010032#include "hw/loader.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010033#include "qemu/timer.h"
Paolo Bonzini9c17d612012-12-17 18:20:04 +010034#include "sysemu/dma.h"
Gongleiea3b3512014-10-07 16:00:16 +080035#include "sysemu/sysemu.h"
Don Koch32c95242015-01-16 14:21:38 -050036#include "trace.h"
Paul Brook661a1792010-11-27 11:56:02 +000037
Paolo Bonzini47b43a12013-03-18 17:36:02 +010038#include "pcnet.h"
Paul Brook661a1792010-11-27 11:56:02 +000039
40//#define PCNET_DEBUG
41//#define PCNET_DEBUG_IO
42//#define PCNET_DEBUG_BCR
43//#define PCNET_DEBUG_CSR
44//#define PCNET_DEBUG_RMD
45//#define PCNET_DEBUG_TMD
46//#define PCNET_DEBUG_MATCH
47
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +100048#define TYPE_PCI_PCNET "pcnet"
49
50#define PCI_PCNET(obj) \
51 OBJECT_CHECK(PCIPCNetState, (obj), TYPE_PCI_PCNET)
Paul Brook661a1792010-11-27 11:56:02 +000052
53typedef struct {
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +100054 /*< private >*/
55 PCIDevice parent_obj;
56 /*< public >*/
57
Paul Brook661a1792010-11-27 11:56:02 +000058 PCNetState state;
Avi Kivitybd8d6f72011-08-08 16:09:19 +030059 MemoryRegion io_bar;
Paul Brook661a1792010-11-27 11:56:02 +000060} PCIPCNetState;
61
62static void pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val)
63{
64 PCNetState *s = opaque;
Don Koch32c95242015-01-16 14:21:38 -050065
66 trace_pcnet_aprom_writeb(opaque, addr, val);
Jan Kiszka488a1a52011-09-26 19:01:44 +020067 if (BCR_APROMWE(s)) {
Paul Brook661a1792010-11-27 11:56:02 +000068 s->prom[addr & 15] = val;
Jan Kiszka488a1a52011-09-26 19:01:44 +020069 }
Paul Brook661a1792010-11-27 11:56:02 +000070}
71
72static uint32_t pcnet_aprom_readb(void *opaque, uint32_t addr)
73{
74 PCNetState *s = opaque;
75 uint32_t val = s->prom[addr & 15];
Don Koch32c95242015-01-16 14:21:38 -050076
77 trace_pcnet_aprom_readb(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +000078 return val;
79}
80
Avi Kivitya8170e52012-10-23 12:30:10 +020081static uint64_t pcnet_ioport_read(void *opaque, hwaddr addr,
Avi Kivitybd8d6f72011-08-08 16:09:19 +030082 unsigned size)
Paul Brook661a1792010-11-27 11:56:02 +000083{
Avi Kivitybd8d6f72011-08-08 16:09:19 +030084 PCNetState *d = opaque;
Paul Brook661a1792010-11-27 11:56:02 +000085
Don Koch32c95242015-01-16 14:21:38 -050086 trace_pcnet_ioport_read(opaque, addr, size);
Jan Kiszka7ba79742011-09-26 19:01:45 +020087 if (addr < 0x10) {
88 if (!BCR_DWIO(d) && size == 1) {
89 return pcnet_aprom_readb(d, addr);
90 } else if (!BCR_DWIO(d) && (addr & 1) == 0 && size == 2) {
91 return pcnet_aprom_readb(d, addr) |
92 (pcnet_aprom_readb(d, addr + 1) << 8);
93 } else if (BCR_DWIO(d) && (addr & 3) == 0 && size == 4) {
94 return pcnet_aprom_readb(d, addr) |
95 (pcnet_aprom_readb(d, addr + 1) << 8) |
96 (pcnet_aprom_readb(d, addr + 2) << 16) |
97 (pcnet_aprom_readb(d, addr + 3) << 24);
98 }
99 } else {
100 if (size == 2) {
101 return pcnet_ioport_readw(d, addr);
102 } else if (size == 4) {
103 return pcnet_ioport_readl(d, addr);
104 }
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300105 }
106 return ((uint64_t)1 << (size * 8)) - 1;
Paul Brook661a1792010-11-27 11:56:02 +0000107}
108
Avi Kivitya8170e52012-10-23 12:30:10 +0200109static void pcnet_ioport_write(void *opaque, hwaddr addr,
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300110 uint64_t data, unsigned size)
111{
112 PCNetState *d = opaque;
113
Don Koch32c95242015-01-16 14:21:38 -0500114 trace_pcnet_ioport_write(opaque, addr, data, size);
Jan Kiszka7ba79742011-09-26 19:01:45 +0200115 if (addr < 0x10) {
116 if (!BCR_DWIO(d) && size == 1) {
117 pcnet_aprom_writeb(d, addr, data);
118 } else if (!BCR_DWIO(d) && (addr & 1) == 0 && size == 2) {
119 pcnet_aprom_writeb(d, addr, data & 0xff);
120 pcnet_aprom_writeb(d, addr + 1, data >> 8);
121 } else if (BCR_DWIO(d) && (addr & 3) == 0 && size == 4) {
122 pcnet_aprom_writeb(d, addr, data & 0xff);
123 pcnet_aprom_writeb(d, addr + 1, (data >> 8) & 0xff);
124 pcnet_aprom_writeb(d, addr + 2, (data >> 16) & 0xff);
125 pcnet_aprom_writeb(d, addr + 3, data >> 24);
126 }
127 } else {
128 if (size == 2) {
129 pcnet_ioport_writew(d, addr, data);
130 } else if (size == 4) {
131 pcnet_ioport_writel(d, addr, data);
132 }
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300133 }
134}
135
136static const MemoryRegionOps pcnet_io_ops = {
137 .read = pcnet_ioport_read,
138 .write = pcnet_ioport_write,
Aurelien Jarnoa26405b2013-08-28 14:17:39 +0200139 .endianness = DEVICE_LITTLE_ENDIAN,
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300140};
141
Avi Kivitya8170e52012-10-23 12:30:10 +0200142static void pcnet_mmio_writeb(void *opaque, hwaddr addr, uint32_t val)
Paul Brook661a1792010-11-27 11:56:02 +0000143{
144 PCNetState *d = opaque;
Don Koch32c95242015-01-16 14:21:38 -0500145
146 trace_pcnet_mmio_writeb(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000147 if (!(addr & 0x10))
148 pcnet_aprom_writeb(d, addr & 0x0f, val);
149}
150
Avi Kivitya8170e52012-10-23 12:30:10 +0200151static uint32_t pcnet_mmio_readb(void *opaque, hwaddr addr)
Paul Brook661a1792010-11-27 11:56:02 +0000152{
153 PCNetState *d = opaque;
154 uint32_t val = -1;
Don Koch32c95242015-01-16 14:21:38 -0500155
Paul Brook661a1792010-11-27 11:56:02 +0000156 if (!(addr & 0x10))
157 val = pcnet_aprom_readb(d, addr & 0x0f);
Don Koch32c95242015-01-16 14:21:38 -0500158 trace_pcnet_mmio_readb(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000159 return val;
160}
161
Avi Kivitya8170e52012-10-23 12:30:10 +0200162static void pcnet_mmio_writew(void *opaque, hwaddr addr, uint32_t val)
Paul Brook661a1792010-11-27 11:56:02 +0000163{
164 PCNetState *d = opaque;
Don Koch32c95242015-01-16 14:21:38 -0500165
166 trace_pcnet_mmio_writew(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000167 if (addr & 0x10)
168 pcnet_ioport_writew(d, addr & 0x0f, val);
169 else {
170 addr &= 0x0f;
171 pcnet_aprom_writeb(d, addr, val & 0xff);
172 pcnet_aprom_writeb(d, addr+1, (val & 0xff00) >> 8);
173 }
174}
175
Avi Kivitya8170e52012-10-23 12:30:10 +0200176static uint32_t pcnet_mmio_readw(void *opaque, hwaddr addr)
Paul Brook661a1792010-11-27 11:56:02 +0000177{
178 PCNetState *d = opaque;
179 uint32_t val = -1;
Don Koch32c95242015-01-16 14:21:38 -0500180
Paul Brook661a1792010-11-27 11:56:02 +0000181 if (addr & 0x10)
182 val = pcnet_ioport_readw(d, addr & 0x0f);
183 else {
184 addr &= 0x0f;
185 val = pcnet_aprom_readb(d, addr+1);
186 val <<= 8;
187 val |= pcnet_aprom_readb(d, addr);
188 }
Don Koch32c95242015-01-16 14:21:38 -0500189 trace_pcnet_mmio_readw(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000190 return val;
191}
192
Avi Kivitya8170e52012-10-23 12:30:10 +0200193static void pcnet_mmio_writel(void *opaque, hwaddr addr, uint32_t val)
Paul Brook661a1792010-11-27 11:56:02 +0000194{
195 PCNetState *d = opaque;
Don Koch32c95242015-01-16 14:21:38 -0500196
197 trace_pcnet_mmio_writel(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000198 if (addr & 0x10)
199 pcnet_ioport_writel(d, addr & 0x0f, val);
200 else {
201 addr &= 0x0f;
202 pcnet_aprom_writeb(d, addr, val & 0xff);
203 pcnet_aprom_writeb(d, addr+1, (val & 0xff00) >> 8);
204 pcnet_aprom_writeb(d, addr+2, (val & 0xff0000) >> 16);
205 pcnet_aprom_writeb(d, addr+3, (val & 0xff000000) >> 24);
206 }
207}
208
Avi Kivitya8170e52012-10-23 12:30:10 +0200209static uint32_t pcnet_mmio_readl(void *opaque, hwaddr addr)
Paul Brook661a1792010-11-27 11:56:02 +0000210{
211 PCNetState *d = opaque;
212 uint32_t val;
Don Koch32c95242015-01-16 14:21:38 -0500213
Paul Brook661a1792010-11-27 11:56:02 +0000214 if (addr & 0x10)
215 val = pcnet_ioport_readl(d, addr & 0x0f);
216 else {
217 addr &= 0x0f;
218 val = pcnet_aprom_readb(d, addr+3);
219 val <<= 8;
220 val |= pcnet_aprom_readb(d, addr+2);
221 val <<= 8;
222 val |= pcnet_aprom_readb(d, addr+1);
223 val <<= 8;
224 val |= pcnet_aprom_readb(d, addr);
225 }
Don Koch32c95242015-01-16 14:21:38 -0500226 trace_pcnet_mmio_readl(opaque, addr, val);
Paul Brook661a1792010-11-27 11:56:02 +0000227 return val;
228}
229
230static const VMStateDescription vmstate_pci_pcnet = {
231 .name = "pcnet",
232 .version_id = 3,
233 .minimum_version_id = 2,
Juan Quintelad49805a2014-04-16 15:32:32 +0200234 .fields = (VMStateField[]) {
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +1000235 VMSTATE_PCI_DEVICE(parent_obj, PCIPCNetState),
Paul Brook661a1792010-11-27 11:56:02 +0000236 VMSTATE_STRUCT(state, PCIPCNetState, 0, vmstate_pcnet, PCNetState),
237 VMSTATE_END_OF_LIST()
238 }
239};
240
241/* PCI interface */
242
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300243static const MemoryRegionOps pcnet_mmio_ops = {
244 .old_mmio = {
245 .read = { pcnet_mmio_readb, pcnet_mmio_readw, pcnet_mmio_readl },
246 .write = { pcnet_mmio_writeb, pcnet_mmio_writew, pcnet_mmio_writel },
247 },
Aurelien Jarnoa26405b2013-08-28 14:17:39 +0200248 .endianness = DEVICE_LITTLE_ENDIAN,
Paul Brook661a1792010-11-27 11:56:02 +0000249};
250
Avi Kivitya8170e52012-10-23 12:30:10 +0200251static void pci_physical_memory_write(void *dma_opaque, hwaddr addr,
Paul Brook661a1792010-11-27 11:56:02 +0000252 uint8_t *buf, int len, int do_bswap)
253{
Eduard - Gabriel Munteanu14fecf22011-10-31 17:06:54 +1100254 pci_dma_write(dma_opaque, addr, buf, len);
Paul Brook661a1792010-11-27 11:56:02 +0000255}
256
Avi Kivitya8170e52012-10-23 12:30:10 +0200257static void pci_physical_memory_read(void *dma_opaque, hwaddr addr,
Paul Brook661a1792010-11-27 11:56:02 +0000258 uint8_t *buf, int len, int do_bswap)
259{
Eduard - Gabriel Munteanu14fecf22011-10-31 17:06:54 +1100260 pci_dma_read(dma_opaque, addr, buf, len);
Paul Brook661a1792010-11-27 11:56:02 +0000261}
262
Alex Williamsonf90c2bc2012-07-03 22:39:27 -0600263static void pci_pcnet_uninit(PCIDevice *dev)
Paul Brook661a1792010-11-27 11:56:02 +0000264{
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +1000265 PCIPCNetState *d = PCI_PCNET(dev);
Paul Brook661a1792010-11-27 11:56:02 +0000266
Marcel Apfelbaum9e64f8a2013-10-07 10:36:39 +0300267 qemu_free_irq(d->state.irq);
Alex Blighbc72ad62013-08-21 16:03:08 +0100268 timer_del(d->state.poll_timer);
269 timer_free(d->state.poll_timer);
Jason Wang948ecf22013-01-30 19:12:24 +0800270 qemu_del_nic(d->state.nic);
Paul Brook661a1792010-11-27 11:56:02 +0000271}
272
273static NetClientInfo net_pci_pcnet_info = {
Laszlo Ersek2be64a62012-07-17 16:17:12 +0200274 .type = NET_CLIENT_OPTIONS_KIND_NIC,
Paul Brook661a1792010-11-27 11:56:02 +0000275 .size = sizeof(NICState),
Paul Brook661a1792010-11-27 11:56:02 +0000276 .receive = pcnet_receive,
Jan Kiszkae1c20082011-10-07 12:27:25 +0200277 .link_status_changed = pcnet_set_link_status,
Paul Brook661a1792010-11-27 11:56:02 +0000278};
279
Markus Armbrustereb1bef92015-01-19 15:52:32 +0100280static void pci_pcnet_realize(PCIDevice *pci_dev, Error **errp)
Paul Brook661a1792010-11-27 11:56:02 +0000281{
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +1000282 PCIPCNetState *d = PCI_PCNET(pci_dev);
Paul Brook661a1792010-11-27 11:56:02 +0000283 PCNetState *s = &d->state;
284 uint8_t *pci_conf;
285
286#if 0
287 printf("sizeof(RMD)=%d, sizeof(TMD)=%d\n",
288 sizeof(struct pcnet_RMD), sizeof(struct pcnet_TMD));
289#endif
290
291 pci_conf = pci_dev->config;
292
Paul Brook661a1792010-11-27 11:56:02 +0000293 pci_set_word(pci_conf + PCI_STATUS,
294 PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
Paul Brook661a1792010-11-27 11:56:02 +0000295
296 pci_set_word(pci_conf + PCI_SUBSYSTEM_VENDOR_ID, 0x0);
297 pci_set_word(pci_conf + PCI_SUBSYSTEM_ID, 0x0);
298
Michael S. Tsirkin817e0b62011-09-11 13:40:23 +0300299 pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
Paul Brook661a1792010-11-27 11:56:02 +0000300 pci_conf[PCI_MIN_GNT] = 0x06;
301 pci_conf[PCI_MAX_LAT] = 0xff;
302
303 /* Handler for memory-mapped I/O */
Paolo Bonzinieedfac62013-06-06 21:25:08 -0400304 memory_region_init_io(&d->state.mmio, OBJECT(d), &pcnet_mmio_ops, s,
305 "pcnet-mmio", PCNET_PNPMMIO_SIZE);
Paul Brook661a1792010-11-27 11:56:02 +0000306
Paolo Bonzinieedfac62013-06-06 21:25:08 -0400307 memory_region_init_io(&d->io_bar, OBJECT(d), &pcnet_io_ops, s, "pcnet-io",
Avi Kivitybd8d6f72011-08-08 16:09:19 +0300308 PCNET_IOPORT_SIZE);
Avi Kivitye824b2c2011-08-08 16:09:31 +0300309 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->io_bar);
Paul Brook661a1792010-11-27 11:56:02 +0000310
Avi Kivitye824b2c2011-08-08 16:09:31 +0300311 pci_register_bar(pci_dev, 1, 0, &s->mmio);
Paul Brook661a1792010-11-27 11:56:02 +0000312
Marcel Apfelbaum9e64f8a2013-10-07 10:36:39 +0300313 s->irq = pci_allocate_irq(pci_dev);
Paul Brook661a1792010-11-27 11:56:02 +0000314 s->phys_mem_read = pci_physical_memory_read;
315 s->phys_mem_write = pci_physical_memory_write;
Eduard - Gabriel Munteanu14fecf22011-10-31 17:06:54 +1100316 s->dma_opaque = pci_dev;
Paul Brook661a1792010-11-27 11:56:02 +0000317
Markus Armbruster4c3b2242015-01-19 15:52:31 +0100318 pcnet_common_init(DEVICE(pci_dev), s, &net_pci_pcnet_info);
Paul Brook661a1792010-11-27 11:56:02 +0000319}
320
321static void pci_reset(DeviceState *dev)
322{
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +1000323 PCIPCNetState *d = PCI_PCNET(dev);
Paul Brook661a1792010-11-27 11:56:02 +0000324
325 pcnet_h_reset(&d->state);
326}
327
Gongleiea3b3512014-10-07 16:00:16 +0800328static void pcnet_instance_init(Object *obj)
329{
330 PCIPCNetState *d = PCI_PCNET(obj);
331 PCNetState *s = &d->state;
332
333 device_add_bootindex_property(obj, &s->conf.bootindex,
334 "bootindex", "/ethernet-phy@0",
335 DEVICE(obj), NULL);
336}
337
Anthony Liguori40021f02011-12-04 12:22:06 -0600338static Property pcnet_properties[] = {
339 DEFINE_NIC_PROPERTIES(PCIPCNetState, state.conf),
340 DEFINE_PROP_END_OF_LIST(),
341};
342
343static void pcnet_class_init(ObjectClass *klass, void *data)
344{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600345 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori40021f02011-12-04 12:22:06 -0600346 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
347
Markus Armbrustereb1bef92015-01-19 15:52:32 +0100348 k->realize = pci_pcnet_realize;
Anthony Liguori40021f02011-12-04 12:22:06 -0600349 k->exit = pci_pcnet_uninit;
Gerd Hoffmannc45e5b52013-02-26 17:46:11 +0100350 k->romfile = "efi-pcnet.rom",
Anthony Liguori40021f02011-12-04 12:22:06 -0600351 k->vendor_id = PCI_VENDOR_ID_AMD;
352 k->device_id = PCI_DEVICE_ID_AMD_LANCE;
353 k->revision = 0x10;
354 k->class_id = PCI_CLASS_NETWORK_ETHERNET;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600355 dc->reset = pci_reset;
356 dc->vmsd = &vmstate_pci_pcnet;
357 dc->props = pcnet_properties;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300358 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
Anthony Liguori40021f02011-12-04 12:22:06 -0600359}
360
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100361static const TypeInfo pcnet_info = {
Peter Crosthwaite1f8c7942013-06-24 16:52:00 +1000362 .name = TYPE_PCI_PCNET,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600363 .parent = TYPE_PCI_DEVICE,
364 .instance_size = sizeof(PCIPCNetState),
365 .class_init = pcnet_class_init,
Gongleiea3b3512014-10-07 16:00:16 +0800366 .instance_init = pcnet_instance_init,
Paul Brook661a1792010-11-27 11:56:02 +0000367};
368
Andreas Färber83f7d432012-02-09 15:20:55 +0100369static void pci_pcnet_register_types(void)
Paul Brook661a1792010-11-27 11:56:02 +0000370{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600371 type_register_static(&pcnet_info);
Paul Brook661a1792010-11-27 11:56:02 +0000372}
373
Andreas Färber83f7d432012-02-09 15:20:55 +0100374type_init(pci_pcnet_register_types)