blob: f261011a2743f165166aa276ea89be6815db19a6 [file] [log] [blame]
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +01001#include "hw/hw.h"
Paolo Bonzini1422e322012-10-24 08:43:34 +02002#include "net/net.h"
Hervé Poussineau83818f72011-09-04 22:29:27 +02003#include "trace.h"
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +01004#include "hw/sysbus.h"
thsf0fc6f82007-10-17 13:39:42 +00005
thsf0fc6f82007-10-17 13:39:42 +00006/* MIPSnet register offsets */
7
8#define MIPSNET_DEV_ID 0x00
thsf0fc6f82007-10-17 13:39:42 +00009#define MIPSNET_BUSY 0x08
10#define MIPSNET_RX_DATA_COUNT 0x0c
11#define MIPSNET_TX_DATA_COUNT 0x10
12#define MIPSNET_INT_CTL 0x14
13# define MIPSNET_INTCTL_TXDONE 0x00000001
14# define MIPSNET_INTCTL_RXDONE 0x00000002
15# define MIPSNET_INTCTL_TESTBIT 0x80000000
16#define MIPSNET_INTERRUPT_INFO 0x18
17#define MIPSNET_RX_DATA_BUFFER 0x1c
18#define MIPSNET_TX_DATA_BUFFER 0x20
19
20#define MAX_ETH_FRAME_SIZE 1514
21
Andreas Färbera4dbb8b2013-07-27 15:59:07 +020022#define TYPE_MIPS_NET "mipsnet"
23#define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET)
24
thsf0fc6f82007-10-17 13:39:42 +000025typedef struct MIPSnetState {
Andreas Färbera4dbb8b2013-07-27 15:59:07 +020026 SysBusDevice parent_obj;
Hervé Poussineaud118d642011-09-04 22:29:26 +020027
thsf0fc6f82007-10-17 13:39:42 +000028 uint32_t busy;
29 uint32_t rx_count;
30 uint32_t rx_read;
31 uint32_t tx_count;
32 uint32_t tx_written;
33 uint32_t intctl;
34 uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
35 uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
Hervé Poussineaud118d642011-09-04 22:29:26 +020036 MemoryRegion io;
thsf0fc6f82007-10-17 13:39:42 +000037 qemu_irq irq;
Mark McLoughlin1f30d102009-11-25 18:49:21 +000038 NICState *nic;
39 NICConf conf;
thsf0fc6f82007-10-17 13:39:42 +000040} MIPSnetState;
41
42static void mipsnet_reset(MIPSnetState *s)
43{
44 s->busy = 1;
45 s->rx_count = 0;
46 s->rx_read = 0;
47 s->tx_count = 0;
48 s->tx_written = 0;
49 s->intctl = 0;
50 memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
51 memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
52}
53
54static void mipsnet_update_irq(MIPSnetState *s)
55{
56 int isr = !!s->intctl;
Hervé Poussineau83818f72011-09-04 22:29:27 +020057 trace_mipsnet_irq(isr, s->intctl);
thsf0fc6f82007-10-17 13:39:42 +000058 qemu_set_irq(s->irq, isr);
59}
60
61static int mipsnet_buffer_full(MIPSnetState *s)
62{
63 if (s->rx_count >= MAX_ETH_FRAME_SIZE)
64 return 1;
65 return 0;
66}
67
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010068static int mipsnet_can_receive(NetClientState *nc)
thsf0fc6f82007-10-17 13:39:42 +000069{
Jason Wangcc1f0f42013-01-30 19:12:23 +080070 MIPSnetState *s = qemu_get_nic_opaque(nc);
thsf0fc6f82007-10-17 13:39:42 +000071
72 if (s->busy)
73 return 0;
74 return !mipsnet_buffer_full(s);
75}
76
Stefan Hajnoczi4e68f7a2012-07-24 16:35:13 +010077static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
thsf0fc6f82007-10-17 13:39:42 +000078{
Jason Wangcc1f0f42013-01-30 19:12:23 +080079 MIPSnetState *s = qemu_get_nic_opaque(nc);
thsf0fc6f82007-10-17 13:39:42 +000080
Hervé Poussineau83818f72011-09-04 22:29:27 +020081 trace_mipsnet_receive(size);
Mark McLoughlin1f30d102009-11-25 18:49:21 +000082 if (!mipsnet_can_receive(nc))
Fam Zheng1dd58ae2015-07-15 18:19:10 +080083 return 0;
thsf0fc6f82007-10-17 13:39:42 +000084
85 s->busy = 1;
86
87 /* Just accept everything. */
88
89 /* Write packet data. */
90 memcpy(s->rx_buffer, buf, size);
91
92 s->rx_count = size;
93 s->rx_read = 0;
94
95 /* Now we can signal we have received something. */
96 s->intctl |= MIPSNET_INTCTL_RXDONE;
97 mipsnet_update_irq(s);
Mark McLoughlin4f1c9422009-05-18 13:40:55 +010098
99 return size;
thsf0fc6f82007-10-17 13:39:42 +0000100}
101
Avi Kivitya8170e52012-10-23 12:30:10 +0200102static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200103 unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000104{
105 MIPSnetState *s = opaque;
106 int ret = 0;
thsf0fc6f82007-10-17 13:39:42 +0000107
108 addr &= 0x3f;
109 switch (addr) {
110 case MIPSNET_DEV_ID:
aurel329b595392008-03-28 22:29:33 +0000111 ret = be32_to_cpu(0x4d495053); /* MIPS */
thsf0fc6f82007-10-17 13:39:42 +0000112 break;
113 case MIPSNET_DEV_ID + 4:
aurel329b595392008-03-28 22:29:33 +0000114 ret = be32_to_cpu(0x4e455430); /* NET0 */
thsf0fc6f82007-10-17 13:39:42 +0000115 break;
116 case MIPSNET_BUSY:
117 ret = s->busy;
118 break;
119 case MIPSNET_RX_DATA_COUNT:
120 ret = s->rx_count;
121 break;
122 case MIPSNET_TX_DATA_COUNT:
123 ret = s->tx_count;
124 break;
125 case MIPSNET_INT_CTL:
126 ret = s->intctl;
127 s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
128 break;
129 case MIPSNET_INTERRUPT_INFO:
130 /* XXX: This seems to be a per-VPE interrupt number. */
131 ret = 0;
132 break;
133 case MIPSNET_RX_DATA_BUFFER:
134 if (s->rx_count) {
135 s->rx_count--;
136 ret = s->rx_buffer[s->rx_read++];
Fam Zheng1dd58ae2015-07-15 18:19:10 +0800137 if (mipsnet_can_receive(s->nic->ncs)) {
138 qemu_flush_queued_packets(qemu_get_queue(s->nic));
139 }
thsf0fc6f82007-10-17 13:39:42 +0000140 }
141 break;
142 /* Reads as zero. */
143 case MIPSNET_TX_DATA_BUFFER:
144 default:
145 break;
146 }
Hervé Poussineau83818f72011-09-04 22:29:27 +0200147 trace_mipsnet_read(addr, ret);
thsf0fc6f82007-10-17 13:39:42 +0000148 return ret;
149}
150
Avi Kivitya8170e52012-10-23 12:30:10 +0200151static void mipsnet_ioport_write(void *opaque, hwaddr addr,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200152 uint64_t val, unsigned int size)
thsf0fc6f82007-10-17 13:39:42 +0000153{
154 MIPSnetState *s = opaque;
155
156 addr &= 0x3f;
Hervé Poussineau83818f72011-09-04 22:29:27 +0200157 trace_mipsnet_write(addr, val);
thsf0fc6f82007-10-17 13:39:42 +0000158 switch (addr) {
159 case MIPSNET_TX_DATA_COUNT:
160 s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
161 s->tx_written = 0;
162 break;
163 case MIPSNET_INT_CTL:
164 if (val & MIPSNET_INTCTL_TXDONE) {
165 s->intctl &= ~MIPSNET_INTCTL_TXDONE;
166 } else if (val & MIPSNET_INTCTL_RXDONE) {
167 s->intctl &= ~MIPSNET_INTCTL_RXDONE;
168 } else if (val & MIPSNET_INTCTL_TESTBIT) {
169 mipsnet_reset(s);
170 s->intctl |= MIPSNET_INTCTL_TESTBIT;
171 } else if (!val) {
172 /* ACK testbit interrupt, flag was cleared on read. */
173 }
174 s->busy = !!s->intctl;
175 mipsnet_update_irq(s);
Fam Zheng1dd58ae2015-07-15 18:19:10 +0800176 if (mipsnet_can_receive(s->nic->ncs)) {
177 qemu_flush_queued_packets(qemu_get_queue(s->nic));
178 }
thsf0fc6f82007-10-17 13:39:42 +0000179 break;
180 case MIPSNET_TX_DATA_BUFFER:
181 s->tx_buffer[s->tx_written++] = val;
182 if (s->tx_written == s->tx_count) {
183 /* Send buffer. */
Hervé Poussineau83818f72011-09-04 22:29:27 +0200184 trace_mipsnet_send(s->tx_count);
Jason Wangb356f762013-01-30 19:12:22 +0800185 qemu_send_packet(qemu_get_queue(s->nic), s->tx_buffer, s->tx_count);
thsf0fc6f82007-10-17 13:39:42 +0000186 s->tx_count = s->tx_written = 0;
187 s->intctl |= MIPSNET_INTCTL_TXDONE;
188 s->busy = 1;
189 mipsnet_update_irq(s);
190 }
191 break;
192 /* Read-only registers */
193 case MIPSNET_DEV_ID:
194 case MIPSNET_BUSY:
195 case MIPSNET_RX_DATA_COUNT:
196 case MIPSNET_INTERRUPT_INFO:
197 case MIPSNET_RX_DATA_BUFFER:
198 default:
199 break;
200 }
201}
202
Juan Quintelac7298ab2010-12-01 23:02:56 +0100203static const VMStateDescription vmstate_mipsnet = {
204 .name = "mipsnet",
205 .version_id = 0,
206 .minimum_version_id = 0,
Juan Quintela35d08452014-04-16 16:01:33 +0200207 .fields = (VMStateField[]) {
Juan Quintelac7298ab2010-12-01 23:02:56 +0100208 VMSTATE_UINT32(busy, MIPSnetState),
209 VMSTATE_UINT32(rx_count, MIPSnetState),
210 VMSTATE_UINT32(rx_read, MIPSnetState),
211 VMSTATE_UINT32(tx_count, MIPSnetState),
212 VMSTATE_UINT32(tx_written, MIPSnetState),
213 VMSTATE_UINT32(intctl, MIPSnetState),
214 VMSTATE_BUFFER(rx_buffer, MIPSnetState),
215 VMSTATE_BUFFER(tx_buffer, MIPSnetState),
216 VMSTATE_END_OF_LIST()
217 }
218};
thsf0fc6f82007-10-17 13:39:42 +0000219
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000220static NetClientInfo net_mipsnet_info = {
Laszlo Ersek2be64a62012-07-17 16:17:12 +0200221 .type = NET_CLIENT_OPTIONS_KIND_NIC,
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000222 .size = sizeof(NICState),
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000223 .receive = mipsnet_receive,
Mark McLoughlin1f30d102009-11-25 18:49:21 +0000224};
225
Stefan Weila348f102012-02-05 10:19:07 +0000226static const MemoryRegionOps mipsnet_ioport_ops = {
Hervé Poussineaud118d642011-09-04 22:29:26 +0200227 .read = mipsnet_ioport_read,
228 .write = mipsnet_ioport_write,
229 .impl.min_access_size = 1,
230 .impl.max_access_size = 4,
231};
232
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200233static int mipsnet_sysbus_init(SysBusDevice *sbd)
thsf0fc6f82007-10-17 13:39:42 +0000234{
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200235 DeviceState *dev = DEVICE(sbd);
236 MIPSnetState *s = MIPS_NET(dev);
thsf0fc6f82007-10-17 13:39:42 +0000237
Paolo Bonzinieedfac62013-06-06 21:25:08 -0400238 memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
239 "mipsnet-io", 36);
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200240 sysbus_init_mmio(sbd, &s->io);
241 sysbus_init_irq(sbd, &s->irq);
aliguori0ae18ce2009-01-13 19:39:36 +0000242
Hervé Poussineaud118d642011-09-04 22:29:26 +0200243 s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200244 object_get_typename(OBJECT(dev)), dev->id, s);
Jason Wangb356f762013-01-30 19:12:22 +0800245 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
thsf0fc6f82007-10-17 13:39:42 +0000246
Hervé Poussineaud118d642011-09-04 22:29:26 +0200247 return 0;
thsf0fc6f82007-10-17 13:39:42 +0000248}
Hervé Poussineaud118d642011-09-04 22:29:26 +0200249
250static void mipsnet_sysbus_reset(DeviceState *dev)
251{
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200252 MIPSnetState *s = MIPS_NET(dev);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200253 mipsnet_reset(s);
254}
255
Anthony Liguori999e12b2012-01-24 13:12:29 -0600256static Property mipsnet_properties[] = {
257 DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
258 DEFINE_PROP_END_OF_LIST(),
259};
260
261static void mipsnet_class_init(ObjectClass *klass, void *data)
262{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600263 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600264 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
265
266 k->init = mipsnet_sysbus_init;
Marcel Apfelbaum125ee0e2013-07-29 17:17:45 +0300267 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
Anthony Liguori39bffca2011-12-07 21:34:16 -0600268 dc->desc = "MIPS Simulator network device";
269 dc->reset = mipsnet_sysbus_reset;
270 dc->vmsd = &vmstate_mipsnet;
271 dc->props = mipsnet_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600272}
273
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100274static const TypeInfo mipsnet_info = {
Andreas Färbera4dbb8b2013-07-27 15:59:07 +0200275 .name = TYPE_MIPS_NET,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600276 .parent = TYPE_SYS_BUS_DEVICE,
277 .instance_size = sizeof(MIPSnetState),
278 .class_init = mipsnet_class_init,
Hervé Poussineaud118d642011-09-04 22:29:26 +0200279};
280
Andreas Färber83f7d432012-02-09 15:20:55 +0100281static void mipsnet_register_types(void)
Hervé Poussineaud118d642011-09-04 22:29:26 +0200282{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600283 type_register_static(&mipsnet_info);
Hervé Poussineaud118d642011-09-04 22:29:26 +0200284}
285
Andreas Färber83f7d432012-02-09 15:20:55 +0100286type_init(mipsnet_register_types)