Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 1 | #include "hw/hw.h" |
Paolo Bonzini | 1422e32 | 2012-10-24 08:43:34 +0200 | [diff] [blame] | 2 | #include "net/net.h" |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 3 | #include "trace.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 4 | #include "hw/sysbus.h" |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 5 | |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 6 | /* MIPSnet register offsets */ |
| 7 | |
| 8 | #define MIPSNET_DEV_ID 0x00 |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 9 | #define MIPSNET_BUSY 0x08 |
| 10 | #define MIPSNET_RX_DATA_COUNT 0x0c |
| 11 | #define MIPSNET_TX_DATA_COUNT 0x10 |
| 12 | #define MIPSNET_INT_CTL 0x14 |
| 13 | # define MIPSNET_INTCTL_TXDONE 0x00000001 |
| 14 | # define MIPSNET_INTCTL_RXDONE 0x00000002 |
| 15 | # define MIPSNET_INTCTL_TESTBIT 0x80000000 |
| 16 | #define MIPSNET_INTERRUPT_INFO 0x18 |
| 17 | #define MIPSNET_RX_DATA_BUFFER 0x1c |
| 18 | #define MIPSNET_TX_DATA_BUFFER 0x20 |
| 19 | |
| 20 | #define MAX_ETH_FRAME_SIZE 1514 |
| 21 | |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 22 | #define TYPE_MIPS_NET "mipsnet" |
| 23 | #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET) |
| 24 | |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 25 | typedef struct MIPSnetState { |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 26 | SysBusDevice parent_obj; |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 27 | |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 28 | uint32_t busy; |
| 29 | uint32_t rx_count; |
| 30 | uint32_t rx_read; |
| 31 | uint32_t tx_count; |
| 32 | uint32_t tx_written; |
| 33 | uint32_t intctl; |
| 34 | uint8_t rx_buffer[MAX_ETH_FRAME_SIZE]; |
| 35 | uint8_t tx_buffer[MAX_ETH_FRAME_SIZE]; |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 36 | MemoryRegion io; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 37 | qemu_irq irq; |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 38 | NICState *nic; |
| 39 | NICConf conf; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 40 | } MIPSnetState; |
| 41 | |
| 42 | static void mipsnet_reset(MIPSnetState *s) |
| 43 | { |
| 44 | s->busy = 1; |
| 45 | s->rx_count = 0; |
| 46 | s->rx_read = 0; |
| 47 | s->tx_count = 0; |
| 48 | s->tx_written = 0; |
| 49 | s->intctl = 0; |
| 50 | memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE); |
| 51 | memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE); |
| 52 | } |
| 53 | |
| 54 | static void mipsnet_update_irq(MIPSnetState *s) |
| 55 | { |
| 56 | int isr = !!s->intctl; |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 57 | trace_mipsnet_irq(isr, s->intctl); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 58 | qemu_set_irq(s->irq, isr); |
| 59 | } |
| 60 | |
| 61 | static int mipsnet_buffer_full(MIPSnetState *s) |
| 62 | { |
| 63 | if (s->rx_count >= MAX_ETH_FRAME_SIZE) |
| 64 | return 1; |
| 65 | return 0; |
| 66 | } |
| 67 | |
Stefan Hajnoczi | 4e68f7a | 2012-07-24 16:35:13 +0100 | [diff] [blame] | 68 | static int mipsnet_can_receive(NetClientState *nc) |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 69 | { |
Jason Wang | cc1f0f4 | 2013-01-30 19:12:23 +0800 | [diff] [blame] | 70 | MIPSnetState *s = qemu_get_nic_opaque(nc); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 71 | |
| 72 | if (s->busy) |
| 73 | return 0; |
| 74 | return !mipsnet_buffer_full(s); |
| 75 | } |
| 76 | |
Stefan Hajnoczi | 4e68f7a | 2012-07-24 16:35:13 +0100 | [diff] [blame] | 77 | static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 78 | { |
Jason Wang | cc1f0f4 | 2013-01-30 19:12:23 +0800 | [diff] [blame] | 79 | MIPSnetState *s = qemu_get_nic_opaque(nc); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 80 | |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 81 | trace_mipsnet_receive(size); |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 82 | if (!mipsnet_can_receive(nc)) |
Fam Zheng | 1dd58ae | 2015-07-15 18:19:10 +0800 | [diff] [blame] | 83 | return 0; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 84 | |
| 85 | s->busy = 1; |
| 86 | |
| 87 | /* Just accept everything. */ |
| 88 | |
| 89 | /* Write packet data. */ |
| 90 | memcpy(s->rx_buffer, buf, size); |
| 91 | |
| 92 | s->rx_count = size; |
| 93 | s->rx_read = 0; |
| 94 | |
| 95 | /* Now we can signal we have received something. */ |
| 96 | s->intctl |= MIPSNET_INTCTL_RXDONE; |
| 97 | mipsnet_update_irq(s); |
Mark McLoughlin | 4f1c942 | 2009-05-18 13:40:55 +0100 | [diff] [blame] | 98 | |
| 99 | return size; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 102 | static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr, |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 103 | unsigned int size) |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 104 | { |
| 105 | MIPSnetState *s = opaque; |
| 106 | int ret = 0; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 107 | |
| 108 | addr &= 0x3f; |
| 109 | switch (addr) { |
| 110 | case MIPSNET_DEV_ID: |
aurel32 | 9b59539 | 2008-03-28 22:29:33 +0000 | [diff] [blame] | 111 | ret = be32_to_cpu(0x4d495053); /* MIPS */ |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 112 | break; |
| 113 | case MIPSNET_DEV_ID + 4: |
aurel32 | 9b59539 | 2008-03-28 22:29:33 +0000 | [diff] [blame] | 114 | ret = be32_to_cpu(0x4e455430); /* NET0 */ |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 115 | break; |
| 116 | case MIPSNET_BUSY: |
| 117 | ret = s->busy; |
| 118 | break; |
| 119 | case MIPSNET_RX_DATA_COUNT: |
| 120 | ret = s->rx_count; |
| 121 | break; |
| 122 | case MIPSNET_TX_DATA_COUNT: |
| 123 | ret = s->tx_count; |
| 124 | break; |
| 125 | case MIPSNET_INT_CTL: |
| 126 | ret = s->intctl; |
| 127 | s->intctl &= ~MIPSNET_INTCTL_TESTBIT; |
| 128 | break; |
| 129 | case MIPSNET_INTERRUPT_INFO: |
| 130 | /* XXX: This seems to be a per-VPE interrupt number. */ |
| 131 | ret = 0; |
| 132 | break; |
| 133 | case MIPSNET_RX_DATA_BUFFER: |
| 134 | if (s->rx_count) { |
| 135 | s->rx_count--; |
| 136 | ret = s->rx_buffer[s->rx_read++]; |
Fam Zheng | 1dd58ae | 2015-07-15 18:19:10 +0800 | [diff] [blame] | 137 | if (mipsnet_can_receive(s->nic->ncs)) { |
| 138 | qemu_flush_queued_packets(qemu_get_queue(s->nic)); |
| 139 | } |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 140 | } |
| 141 | break; |
| 142 | /* Reads as zero. */ |
| 143 | case MIPSNET_TX_DATA_BUFFER: |
| 144 | default: |
| 145 | break; |
| 146 | } |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 147 | trace_mipsnet_read(addr, ret); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 148 | return ret; |
| 149 | } |
| 150 | |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 151 | static void mipsnet_ioport_write(void *opaque, hwaddr addr, |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 152 | uint64_t val, unsigned int size) |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 153 | { |
| 154 | MIPSnetState *s = opaque; |
| 155 | |
| 156 | addr &= 0x3f; |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 157 | trace_mipsnet_write(addr, val); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 158 | switch (addr) { |
| 159 | case MIPSNET_TX_DATA_COUNT: |
| 160 | s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0; |
| 161 | s->tx_written = 0; |
| 162 | break; |
| 163 | case MIPSNET_INT_CTL: |
| 164 | if (val & MIPSNET_INTCTL_TXDONE) { |
| 165 | s->intctl &= ~MIPSNET_INTCTL_TXDONE; |
| 166 | } else if (val & MIPSNET_INTCTL_RXDONE) { |
| 167 | s->intctl &= ~MIPSNET_INTCTL_RXDONE; |
| 168 | } else if (val & MIPSNET_INTCTL_TESTBIT) { |
| 169 | mipsnet_reset(s); |
| 170 | s->intctl |= MIPSNET_INTCTL_TESTBIT; |
| 171 | } else if (!val) { |
| 172 | /* ACK testbit interrupt, flag was cleared on read. */ |
| 173 | } |
| 174 | s->busy = !!s->intctl; |
| 175 | mipsnet_update_irq(s); |
Fam Zheng | 1dd58ae | 2015-07-15 18:19:10 +0800 | [diff] [blame] | 176 | if (mipsnet_can_receive(s->nic->ncs)) { |
| 177 | qemu_flush_queued_packets(qemu_get_queue(s->nic)); |
| 178 | } |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 179 | break; |
| 180 | case MIPSNET_TX_DATA_BUFFER: |
| 181 | s->tx_buffer[s->tx_written++] = val; |
| 182 | if (s->tx_written == s->tx_count) { |
| 183 | /* Send buffer. */ |
Hervé Poussineau | 83818f7 | 2011-09-04 22:29:27 +0200 | [diff] [blame] | 184 | trace_mipsnet_send(s->tx_count); |
Jason Wang | b356f76 | 2013-01-30 19:12:22 +0800 | [diff] [blame] | 185 | qemu_send_packet(qemu_get_queue(s->nic), s->tx_buffer, s->tx_count); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 186 | s->tx_count = s->tx_written = 0; |
| 187 | s->intctl |= MIPSNET_INTCTL_TXDONE; |
| 188 | s->busy = 1; |
| 189 | mipsnet_update_irq(s); |
| 190 | } |
| 191 | break; |
| 192 | /* Read-only registers */ |
| 193 | case MIPSNET_DEV_ID: |
| 194 | case MIPSNET_BUSY: |
| 195 | case MIPSNET_RX_DATA_COUNT: |
| 196 | case MIPSNET_INTERRUPT_INFO: |
| 197 | case MIPSNET_RX_DATA_BUFFER: |
| 198 | default: |
| 199 | break; |
| 200 | } |
| 201 | } |
| 202 | |
Juan Quintela | c7298ab | 2010-12-01 23:02:56 +0100 | [diff] [blame] | 203 | static const VMStateDescription vmstate_mipsnet = { |
| 204 | .name = "mipsnet", |
| 205 | .version_id = 0, |
| 206 | .minimum_version_id = 0, |
Juan Quintela | 35d0845 | 2014-04-16 16:01:33 +0200 | [diff] [blame] | 207 | .fields = (VMStateField[]) { |
Juan Quintela | c7298ab | 2010-12-01 23:02:56 +0100 | [diff] [blame] | 208 | VMSTATE_UINT32(busy, MIPSnetState), |
| 209 | VMSTATE_UINT32(rx_count, MIPSnetState), |
| 210 | VMSTATE_UINT32(rx_read, MIPSnetState), |
| 211 | VMSTATE_UINT32(tx_count, MIPSnetState), |
| 212 | VMSTATE_UINT32(tx_written, MIPSnetState), |
| 213 | VMSTATE_UINT32(intctl, MIPSnetState), |
| 214 | VMSTATE_BUFFER(rx_buffer, MIPSnetState), |
| 215 | VMSTATE_BUFFER(tx_buffer, MIPSnetState), |
| 216 | VMSTATE_END_OF_LIST() |
| 217 | } |
| 218 | }; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 219 | |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 220 | static NetClientInfo net_mipsnet_info = { |
Laszlo Ersek | 2be64a6 | 2012-07-17 16:17:12 +0200 | [diff] [blame] | 221 | .type = NET_CLIENT_OPTIONS_KIND_NIC, |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 222 | .size = sizeof(NICState), |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 223 | .receive = mipsnet_receive, |
Mark McLoughlin | 1f30d10 | 2009-11-25 18:49:21 +0000 | [diff] [blame] | 224 | }; |
| 225 | |
Stefan Weil | a348f10 | 2012-02-05 10:19:07 +0000 | [diff] [blame] | 226 | static const MemoryRegionOps mipsnet_ioport_ops = { |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 227 | .read = mipsnet_ioport_read, |
| 228 | .write = mipsnet_ioport_write, |
| 229 | .impl.min_access_size = 1, |
| 230 | .impl.max_access_size = 4, |
| 231 | }; |
| 232 | |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 233 | static int mipsnet_sysbus_init(SysBusDevice *sbd) |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 234 | { |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 235 | DeviceState *dev = DEVICE(sbd); |
| 236 | MIPSnetState *s = MIPS_NET(dev); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 237 | |
Paolo Bonzini | eedfac6 | 2013-06-06 21:25:08 -0400 | [diff] [blame] | 238 | memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s, |
| 239 | "mipsnet-io", 36); |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 240 | sysbus_init_mmio(sbd, &s->io); |
| 241 | sysbus_init_irq(sbd, &s->irq); |
aliguori | 0ae18ce | 2009-01-13 19:39:36 +0000 | [diff] [blame] | 242 | |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 243 | s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf, |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 244 | object_get_typename(OBJECT(dev)), dev->id, s); |
Jason Wang | b356f76 | 2013-01-30 19:12:22 +0800 | [diff] [blame] | 245 | qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 246 | |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 247 | return 0; |
ths | f0fc6f8 | 2007-10-17 13:39:42 +0000 | [diff] [blame] | 248 | } |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 249 | |
| 250 | static void mipsnet_sysbus_reset(DeviceState *dev) |
| 251 | { |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 252 | MIPSnetState *s = MIPS_NET(dev); |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 253 | mipsnet_reset(s); |
| 254 | } |
| 255 | |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 256 | static Property mipsnet_properties[] = { |
| 257 | DEFINE_NIC_PROPERTIES(MIPSnetState, conf), |
| 258 | DEFINE_PROP_END_OF_LIST(), |
| 259 | }; |
| 260 | |
| 261 | static void mipsnet_class_init(ObjectClass *klass, void *data) |
| 262 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 263 | DeviceClass *dc = DEVICE_CLASS(klass); |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 264 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
| 265 | |
| 266 | k->init = mipsnet_sysbus_init; |
Marcel Apfelbaum | 125ee0e | 2013-07-29 17:17:45 +0300 | [diff] [blame] | 267 | set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 268 | dc->desc = "MIPS Simulator network device"; |
| 269 | dc->reset = mipsnet_sysbus_reset; |
| 270 | dc->vmsd = &vmstate_mipsnet; |
| 271 | dc->props = mipsnet_properties; |
Anthony Liguori | 999e12b | 2012-01-24 13:12:29 -0600 | [diff] [blame] | 272 | } |
| 273 | |
Andreas Färber | 8c43a6f | 2013-01-10 16:19:07 +0100 | [diff] [blame] | 274 | static const TypeInfo mipsnet_info = { |
Andreas Färber | a4dbb8b | 2013-07-27 15:59:07 +0200 | [diff] [blame] | 275 | .name = TYPE_MIPS_NET, |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 276 | .parent = TYPE_SYS_BUS_DEVICE, |
| 277 | .instance_size = sizeof(MIPSnetState), |
| 278 | .class_init = mipsnet_class_init, |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 279 | }; |
| 280 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 281 | static void mipsnet_register_types(void) |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 282 | { |
Anthony Liguori | 39bffca | 2011-12-07 21:34:16 -0600 | [diff] [blame] | 283 | type_register_static(&mipsnet_info); |
Hervé Poussineau | d118d64 | 2011-09-04 22:29:26 +0200 | [diff] [blame] | 284 | } |
| 285 | |
Andreas Färber | 83f7d43 | 2012-02-09 15:20:55 +0100 | [diff] [blame] | 286 | type_init(mipsnet_register_types) |