blob: 6325a8cea7d77c75b0cb57d24cf20e059bd0f59a [file] [log] [blame]
bellardb8174932006-09-10 19:25:12 +00001/*
2 * QEMU Crystal CS4231 audio chip emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
Blue Swirlfa28ec52009-07-16 13:47:45 +000024
Paolo Bonzini83c9f4c2013-02-04 15:40:22 +010025#include "hw/sysbus.h"
Blue Swirl97bf4852010-10-31 09:24:14 +000026#include "trace.h"
bellardb8174932006-09-10 19:25:12 +000027
28/*
29 * In addition to Crystal CS4231 there is a DMA controller on Sparc.
30 */
blueswir1e64d7d52008-12-02 17:47:02 +000031#define CS_SIZE 0x40
bellardb8174932006-09-10 19:25:12 +000032#define CS_REGS 16
33#define CS_DREGS 32
34#define CS_MAXDREG (CS_DREGS - 1)
35
Andreas Färberf9e74192013-07-24 10:04:31 +020036#define TYPE_CS4231 "SUNW,CS4231"
37#define CS4231(obj) \
38 OBJECT_CHECK(CSState, (obj), TYPE_CS4231)
39
bellardb8174932006-09-10 19:25:12 +000040typedef struct CSState {
Andreas Färberf9e74192013-07-24 10:04:31 +020041 SysBusDevice parent_obj;
42
Avi Kivitydf1820432011-11-09 16:10:07 +020043 MemoryRegion iomem;
Blue Swirlfa28ec52009-07-16 13:47:45 +000044 qemu_irq irq;
bellardb8174932006-09-10 19:25:12 +000045 uint32_t regs[CS_REGS];
46 uint8_t dregs[CS_DREGS];
bellardb8174932006-09-10 19:25:12 +000047} CSState;
48
49#define CS_RAP(s) ((s)->regs[0] & CS_MAXDREG)
50#define CS_VER 0xa0
51#define CS_CDC_VER 0x8a
52
Blue Swirl82d4c6e2009-10-24 16:20:32 +000053static void cs_reset(DeviceState *d)
bellardb8174932006-09-10 19:25:12 +000054{
Andreas Färberf9e74192013-07-24 10:04:31 +020055 CSState *s = CS4231(d);
bellardb8174932006-09-10 19:25:12 +000056
57 memset(s->regs, 0, CS_REGS * 4);
58 memset(s->dregs, 0, CS_DREGS);
59 s->dregs[12] = CS_CDC_VER;
60 s->dregs[25] = CS_VER;
61}
62
Avi Kivitya8170e52012-10-23 12:30:10 +020063static uint64_t cs_mem_read(void *opaque, hwaddr addr,
Avi Kivitydf1820432011-11-09 16:10:07 +020064 unsigned size)
bellardb8174932006-09-10 19:25:12 +000065{
66 CSState *s = opaque;
67 uint32_t saddr, ret;
68
blueswir1e64d7d52008-12-02 17:47:02 +000069 saddr = addr >> 2;
bellardb8174932006-09-10 19:25:12 +000070 switch (saddr) {
71 case 1:
72 switch (CS_RAP(s)) {
73 case 3: // Write only
74 ret = 0;
75 break;
76 default:
77 ret = s->dregs[CS_RAP(s)];
78 break;
79 }
Blue Swirl97bf4852010-10-31 09:24:14 +000080 trace_cs4231_mem_readl_dreg(CS_RAP(s), ret);
blueswir1f930d072007-10-06 11:28:21 +000081 break;
bellardb8174932006-09-10 19:25:12 +000082 default:
83 ret = s->regs[saddr];
Blue Swirl97bf4852010-10-31 09:24:14 +000084 trace_cs4231_mem_readl_reg(saddr, ret);
blueswir1f930d072007-10-06 11:28:21 +000085 break;
bellardb8174932006-09-10 19:25:12 +000086 }
87 return ret;
88}
89
Avi Kivitya8170e52012-10-23 12:30:10 +020090static void cs_mem_write(void *opaque, hwaddr addr,
Avi Kivitydf1820432011-11-09 16:10:07 +020091 uint64_t val, unsigned size)
bellardb8174932006-09-10 19:25:12 +000092{
93 CSState *s = opaque;
94 uint32_t saddr;
95
blueswir1e64d7d52008-12-02 17:47:02 +000096 saddr = addr >> 2;
Blue Swirl97bf4852010-10-31 09:24:14 +000097 trace_cs4231_mem_writel_reg(saddr, s->regs[saddr], val);
bellardb8174932006-09-10 19:25:12 +000098 switch (saddr) {
99 case 1:
Blue Swirl97bf4852010-10-31 09:24:14 +0000100 trace_cs4231_mem_writel_dreg(CS_RAP(s), s->dregs[CS_RAP(s)], val);
bellardb8174932006-09-10 19:25:12 +0000101 switch(CS_RAP(s)) {
102 case 11:
103 case 25: // Read only
104 break;
105 case 12:
106 val &= 0x40;
107 val |= CS_CDC_VER; // Codec version
108 s->dregs[CS_RAP(s)] = val;
109 break;
110 default:
111 s->dregs[CS_RAP(s)] = val;
112 break;
113 }
114 break;
115 case 2: // Read only
116 break;
117 case 4:
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000118 if (val & 1) {
Andreas Färberf9e74192013-07-24 10:04:31 +0200119 cs_reset(DEVICE(s));
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000120 }
bellardb8174932006-09-10 19:25:12 +0000121 val &= 0x7f;
122 s->regs[saddr] = val;
123 break;
124 default:
125 s->regs[saddr] = val;
blueswir1f930d072007-10-06 11:28:21 +0000126 break;
bellardb8174932006-09-10 19:25:12 +0000127 }
128}
129
Avi Kivitydf1820432011-11-09 16:10:07 +0200130static const MemoryRegionOps cs_mem_ops = {
131 .read = cs_mem_read,
132 .write = cs_mem_write,
133 .endianness = DEVICE_NATIVE_ENDIAN,
bellardb8174932006-09-10 19:25:12 +0000134};
135
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000136static const VMStateDescription vmstate_cs4231 = {
137 .name ="cs4231",
138 .version_id = 1,
139 .minimum_version_id = 1,
Juan Quintelad49805a2014-04-16 15:32:32 +0200140 .fields = (VMStateField[]) {
Blue Swirl82d4c6e2009-10-24 16:20:32 +0000141 VMSTATE_UINT32_ARRAY(regs, CSState, CS_REGS),
142 VMSTATE_UINT8_ARRAY(dregs, CSState, CS_DREGS),
143 VMSTATE_END_OF_LIST()
144 }
145};
bellardb8174932006-09-10 19:25:12 +0000146
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200147static int cs4231_init1(SysBusDevice *dev)
bellardb8174932006-09-10 19:25:12 +0000148{
Andreas Färberf9e74192013-07-24 10:04:31 +0200149 CSState *s = CS4231(dev);
bellardb8174932006-09-10 19:25:12 +0000150
Paolo Bonzini64bde0f2013-06-06 21:25:08 -0400151 memory_region_init_io(&s->iomem, OBJECT(s), &cs_mem_ops, s, "cs4321",
152 CS_SIZE);
Avi Kivity750ecd42011-11-27 11:38:10 +0200153 sysbus_init_mmio(dev, &s->iomem);
Blue Swirlfa28ec52009-07-16 13:47:45 +0000154 sysbus_init_irq(dev, &s->irq);
bellardb8174932006-09-10 19:25:12 +0000155
Gerd Hoffmann81a322d2009-08-14 10:36:05 +0200156 return 0;
bellardb8174932006-09-10 19:25:12 +0000157}
Blue Swirlfa28ec52009-07-16 13:47:45 +0000158
Anthony Liguori999e12b2012-01-24 13:12:29 -0600159static Property cs4231_properties[] = {
160 {.name = NULL},
161};
162
163static void cs4231_class_init(ObjectClass *klass, void *data)
164{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600165 DeviceClass *dc = DEVICE_CLASS(klass);
Anthony Liguori999e12b2012-01-24 13:12:29 -0600166 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
167
168 k->init = cs4231_init1;
Anthony Liguori39bffca2011-12-07 21:34:16 -0600169 dc->reset = cs_reset;
170 dc->vmsd = &vmstate_cs4231;
171 dc->props = cs4231_properties;
Anthony Liguori999e12b2012-01-24 13:12:29 -0600172}
173
Andreas Färber8c43a6f2013-01-10 16:19:07 +0100174static const TypeInfo cs4231_info = {
Andreas Färberf9e74192013-07-24 10:04:31 +0200175 .name = TYPE_CS4231,
Anthony Liguori39bffca2011-12-07 21:34:16 -0600176 .parent = TYPE_SYS_BUS_DEVICE,
177 .instance_size = sizeof(CSState),
178 .class_init = cs4231_class_init,
Blue Swirlfa28ec52009-07-16 13:47:45 +0000179};
180
Andreas Färber83f7d432012-02-09 15:20:55 +0100181static void cs4231_register_types(void)
Blue Swirlfa28ec52009-07-16 13:47:45 +0000182{
Anthony Liguori39bffca2011-12-07 21:34:16 -0600183 type_register_static(&cs4231_info);
Blue Swirlfa28ec52009-07-16 13:47:45 +0000184}
185
Andreas Färber83f7d432012-02-09 15:20:55 +0100186type_init(cs4231_register_types)