ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1 | /* |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 2 | * ARM kernel loader. |
| 3 | * |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 4 | * Copyright (c) 2006-2007 CodeSourcery. |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 5 | * Written by Paul Brook |
| 6 | * |
Matthew Fernandez | 8e31bf3 | 2011-06-26 12:21:35 +1000 | [diff] [blame] | 7 | * This code is licensed under the GPL. |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 10 | #include "config.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 11 | #include "hw/hw.h" |
Peter Maydell | bd2be15 | 2013-04-09 15:26:55 +0100 | [diff] [blame] | 12 | #include "hw/arm/arm.h" |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 13 | #include "hw/arm/linux-boot-if.h" |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 14 | #include "sysemu/kvm.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 15 | #include "sysemu/sysemu.h" |
Paolo Bonzini | 83c9f4c | 2013-02-04 15:40:22 +0100 | [diff] [blame] | 16 | #include "hw/boards.h" |
| 17 | #include "hw/loader.h" |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 18 | #include "elf.h" |
Paolo Bonzini | 9c17d61 | 2012-12-17 18:20:04 +0100 | [diff] [blame] | 19 | #include "sysemu/device_tree.h" |
Paolo Bonzini | 1de7afc | 2012-12-17 18:20:00 +0100 | [diff] [blame] | 20 | #include "qemu/config-file.h" |
Edgar E. Iglesias | 2198a12 | 2013-11-28 10:13:41 +0100 | [diff] [blame] | 21 | #include "exec/address-spaces.h" |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 22 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 23 | /* Kernel boot protocol is specified in the kernel docs |
| 24 | * Documentation/arm/Booting and Documentation/arm64/booting.txt |
| 25 | * They have different preferred image load offsets from system RAM base. |
| 26 | */ |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 27 | #define KERNEL_ARGS_ADDR 0x100 |
| 28 | #define KERNEL_LOAD_ADDR 0x00010000 |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 29 | #define KERNEL64_LOAD_ADDR 0x00080000 |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 30 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 31 | typedef enum { |
Peter Crosthwaite | 84e5939 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 32 | FIXUP_NONE = 0, /* do nothing */ |
| 33 | FIXUP_TERMINATOR, /* end of insns */ |
| 34 | FIXUP_BOARDID, /* overwrite with board ID number */ |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 35 | FIXUP_BOARD_SETUP, /* overwrite with board specific setup code address */ |
Peter Crosthwaite | 84e5939 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 36 | FIXUP_ARGPTR, /* overwrite with pointer to kernel args */ |
| 37 | FIXUP_ENTRYPOINT, /* overwrite with kernel entry point */ |
| 38 | FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */ |
| 39 | FIXUP_BOOTREG, /* overwrite with boot register address */ |
| 40 | FIXUP_DSB, /* overwrite with correct DSB insn for cpu */ |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 41 | FIXUP_MAX, |
| 42 | } FixupType; |
| 43 | |
| 44 | typedef struct ARMInsnFixup { |
| 45 | uint32_t insn; |
| 46 | FixupType fixup; |
| 47 | } ARMInsnFixup; |
| 48 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 49 | static const ARMInsnFixup bootloader_aarch64[] = { |
| 50 | { 0x580000c0 }, /* ldr x0, arg ; Load the lower 32-bits of DTB */ |
| 51 | { 0xaa1f03e1 }, /* mov x1, xzr */ |
| 52 | { 0xaa1f03e2 }, /* mov x2, xzr */ |
| 53 | { 0xaa1f03e3 }, /* mov x3, xzr */ |
| 54 | { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */ |
| 55 | { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */ |
| 56 | { 0, FIXUP_ARGPTR }, /* arg: .word @DTB Lower 32-bits */ |
| 57 | { 0 }, /* .word @DTB Higher 32-bits */ |
| 58 | { 0, FIXUP_ENTRYPOINT }, /* entry: .word @Kernel Entry Lower 32-bits */ |
| 59 | { 0 }, /* .word @Kernel Entry Higher 32-bits */ |
| 60 | { 0, FIXUP_TERMINATOR } |
| 61 | }; |
| 62 | |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 63 | /* A very small bootloader: call the board-setup code (if needed), |
| 64 | * set r0-r2, then jump to the kernel. |
| 65 | * If we're not calling boot setup code then we don't copy across |
| 66 | * the first BOOTLOADER_NO_BOARD_SETUP_OFFSET insns in this array. |
| 67 | */ |
| 68 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 69 | static const ARMInsnFixup bootloader[] = { |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 70 | { 0xe28fe008 }, /* add lr, pc, #8 */ |
| 71 | { 0xe51ff004 }, /* ldr pc, [pc, #-4] */ |
| 72 | { 0, FIXUP_BOARD_SETUP }, |
| 73 | #define BOOTLOADER_NO_BOARD_SETUP_OFFSET 3 |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 74 | { 0xe3a00000 }, /* mov r0, #0 */ |
| 75 | { 0xe59f1004 }, /* ldr r1, [pc, #4] */ |
| 76 | { 0xe59f2004 }, /* ldr r2, [pc, #4] */ |
| 77 | { 0xe59ff004 }, /* ldr pc, [pc, #4] */ |
| 78 | { 0, FIXUP_BOARDID }, |
| 79 | { 0, FIXUP_ARGPTR }, |
| 80 | { 0, FIXUP_ENTRYPOINT }, |
| 81 | { 0, FIXUP_TERMINATOR } |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 82 | }; |
| 83 | |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 84 | /* Handling for secondary CPU boot in a multicore system. |
| 85 | * Unlike the uniprocessor/primary CPU boot, this is platform |
| 86 | * dependent. The default code here is based on the secondary |
| 87 | * CPU boot protocol used on realview/vexpress boards, with |
| 88 | * some parameterisation to increase its flexibility. |
| 89 | * QEMU platform models for which this code is not appropriate |
| 90 | * should override write_secondary_boot and secondary_cpu_reset_hook |
| 91 | * instead. |
| 92 | * |
| 93 | * This code enables the interrupt controllers for the secondary |
| 94 | * CPUs and then puts all the secondary CPUs into a loop waiting |
| 95 | * for an interprocessor interrupt and polling a configurable |
| 96 | * location for the kernel secondary CPU entry point. |
| 97 | */ |
Peter Maydell | bf471f7 | 2012-12-11 11:30:37 +0000 | [diff] [blame] | 98 | #define DSB_INSN 0xf57ff04f |
| 99 | #define CP15_DSB_INSN 0xee070f9a /* mcr cp15, 0, r0, c7, c10, 4 */ |
| 100 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 101 | static const ARMInsnFixup smpboot[] = { |
| 102 | { 0xe59f2028 }, /* ldr r2, gic_cpu_if */ |
| 103 | { 0xe59f0028 }, /* ldr r0, bootreg_addr */ |
| 104 | { 0xe3a01001 }, /* mov r1, #1 */ |
| 105 | { 0xe5821000 }, /* str r1, [r2] - set GICC_CTLR.Enable */ |
| 106 | { 0xe3a010ff }, /* mov r1, #0xff */ |
| 107 | { 0xe5821004 }, /* str r1, [r2, 4] - set GIC_PMR.Priority to 0xff */ |
| 108 | { 0, FIXUP_DSB }, /* dsb */ |
| 109 | { 0xe320f003 }, /* wfi */ |
| 110 | { 0xe5901000 }, /* ldr r1, [r0] */ |
| 111 | { 0xe1110001 }, /* tst r1, r1 */ |
| 112 | { 0x0afffffb }, /* beq <wfi> */ |
| 113 | { 0xe12fff11 }, /* bx r1 */ |
| 114 | { 0, FIXUP_GIC_CPU_IF }, /* gic_cpu_if: .word 0x.... */ |
| 115 | { 0, FIXUP_BOOTREG }, /* bootreg_addr: .word 0x.... */ |
| 116 | { 0, FIXUP_TERMINATOR } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 117 | }; |
| 118 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 119 | static void write_bootloader(const char *name, hwaddr addr, |
| 120 | const ARMInsnFixup *insns, uint32_t *fixupcontext) |
| 121 | { |
| 122 | /* Fix up the specified bootloader fragment and write it into |
| 123 | * guest memory using rom_add_blob_fixed(). fixupcontext is |
| 124 | * an array giving the values to write in for the fixup types |
| 125 | * which write a value into the code array. |
| 126 | */ |
| 127 | int i, len; |
| 128 | uint32_t *code; |
| 129 | |
| 130 | len = 0; |
| 131 | while (insns[len].fixup != FIXUP_TERMINATOR) { |
| 132 | len++; |
| 133 | } |
| 134 | |
| 135 | code = g_new0(uint32_t, len); |
| 136 | |
| 137 | for (i = 0; i < len; i++) { |
| 138 | uint32_t insn = insns[i].insn; |
| 139 | FixupType fixup = insns[i].fixup; |
| 140 | |
| 141 | switch (fixup) { |
| 142 | case FIXUP_NONE: |
| 143 | break; |
| 144 | case FIXUP_BOARDID: |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 145 | case FIXUP_BOARD_SETUP: |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 146 | case FIXUP_ARGPTR: |
| 147 | case FIXUP_ENTRYPOINT: |
| 148 | case FIXUP_GIC_CPU_IF: |
| 149 | case FIXUP_BOOTREG: |
| 150 | case FIXUP_DSB: |
| 151 | insn = fixupcontext[fixup]; |
| 152 | break; |
| 153 | default: |
| 154 | abort(); |
| 155 | } |
| 156 | code[i] = tswap32(insn); |
| 157 | } |
| 158 | |
| 159 | rom_add_blob_fixed(name, code, len * sizeof(uint32_t), addr); |
| 160 | |
| 161 | g_free(code); |
| 162 | } |
| 163 | |
Andreas Färber | 9543b0c | 2012-05-14 00:08:10 +0200 | [diff] [blame] | 164 | static void default_write_secondary(ARMCPU *cpu, |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 165 | const struct arm_boot_info *info) |
| 166 | { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 167 | uint32_t fixupcontext[FIXUP_MAX]; |
| 168 | |
| 169 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; |
| 170 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; |
| 171 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { |
| 172 | fixupcontext[FIXUP_DSB] = DSB_INSN; |
| 173 | } else { |
| 174 | fixupcontext[FIXUP_DSB] = CP15_DSB_INSN; |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 175 | } |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 176 | |
| 177 | write_bootloader("smpboot", info->smp_loader_start, |
| 178 | smpboot, fixupcontext); |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 179 | } |
| 180 | |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 181 | static void default_reset_secondary(ARMCPU *cpu, |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 182 | const struct arm_boot_info *info) |
| 183 | { |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 184 | CPUState *cs = CPU(cpu); |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 185 | |
Peter Maydell | 42874d3 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 186 | address_space_stl_notdirty(&address_space_memory, info->smp_bootreg_addr, |
| 187 | 0, MEMTXATTRS_UNSPECIFIED, NULL); |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 188 | cpu_set_pc(cs, info->smp_loader_start); |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 191 | static inline bool have_dtb(const struct arm_boot_info *info) |
| 192 | { |
| 193 | return info->dtb_filename || info->get_dtb; |
| 194 | } |
| 195 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 196 | #define WRITE_WORD(p, value) do { \ |
Peter Maydell | 42874d3 | 2015-04-26 16:49:24 +0100 | [diff] [blame] | 197 | address_space_stl_notdirty(&address_space_memory, p, value, \ |
| 198 | MEMTXATTRS_UNSPECIFIED, NULL); \ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 199 | p += 4; \ |
| 200 | } while (0) |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 201 | |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 202 | static void set_kernel_args(const struct arm_boot_info *info) |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 203 | { |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 204 | int initrd_size = info->initrd_size; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 205 | hwaddr base = info->loader_start; |
| 206 | hwaddr p; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 207 | |
| 208 | p = base + KERNEL_ARGS_ADDR; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 209 | /* ATAG_CORE */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 210 | WRITE_WORD(p, 5); |
| 211 | WRITE_WORD(p, 0x54410001); |
| 212 | WRITE_WORD(p, 1); |
| 213 | WRITE_WORD(p, 0x1000); |
| 214 | WRITE_WORD(p, 0); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 215 | /* ATAG_MEM */ |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 216 | /* TODO: handle multiple chips on one ATAG list */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 217 | WRITE_WORD(p, 4); |
| 218 | WRITE_WORD(p, 0x54410002); |
| 219 | WRITE_WORD(p, info->ram_size); |
| 220 | WRITE_WORD(p, info->loader_start); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 221 | if (initrd_size) { |
| 222 | /* ATAG_INITRD2 */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 223 | WRITE_WORD(p, 4); |
| 224 | WRITE_WORD(p, 0x54420005); |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 225 | WRITE_WORD(p, info->initrd_start); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 226 | WRITE_WORD(p, initrd_size); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 227 | } |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 228 | if (info->kernel_cmdline && *info->kernel_cmdline) { |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 229 | /* ATAG_CMDLINE */ |
| 230 | int cmdline_size; |
| 231 | |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 232 | cmdline_size = strlen(info->kernel_cmdline); |
Stefan Weil | e1fe50d | 2013-04-12 20:53:58 +0200 | [diff] [blame] | 233 | cpu_physical_memory_write(p + 8, info->kernel_cmdline, |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 234 | cmdline_size + 1); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 235 | cmdline_size = (cmdline_size >> 2) + 1; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 236 | WRITE_WORD(p, cmdline_size + 2); |
| 237 | WRITE_WORD(p, 0x54410009); |
| 238 | p += cmdline_size * 4; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 239 | } |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 240 | if (info->atag_board) { |
| 241 | /* ATAG_BOARD */ |
| 242 | int atag_board_len; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 243 | uint8_t atag_board_buf[0x1000]; |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 244 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 245 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; |
| 246 | WRITE_WORD(p, (atag_board_len + 8) >> 2); |
| 247 | WRITE_WORD(p, 0x414f4d50); |
| 248 | cpu_physical_memory_write(p, atag_board_buf, atag_board_len); |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 249 | p += atag_board_len; |
| 250 | } |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 251 | /* ATAG_END */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 252 | WRITE_WORD(p, 0); |
| 253 | WRITE_WORD(p, 0); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 254 | } |
| 255 | |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 256 | static void set_kernel_args_old(const struct arm_boot_info *info) |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 257 | { |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 258 | hwaddr p; |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 259 | const char *s; |
Stefan Weil | 761c9eb | 2012-01-29 08:52:15 +0100 | [diff] [blame] | 260 | int initrd_size = info->initrd_size; |
Avi Kivity | a8170e5 | 2012-10-23 12:30:10 +0200 | [diff] [blame] | 261 | hwaddr base = info->loader_start; |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 262 | |
| 263 | /* see linux/include/asm-arm/setup.h */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 264 | p = base + KERNEL_ARGS_ADDR; |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 265 | /* page_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 266 | WRITE_WORD(p, 4096); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 267 | /* nr_pages */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 268 | WRITE_WORD(p, info->ram_size / 4096); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 269 | /* ramdisk_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 270 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 271 | #define FLAG_READONLY 1 |
| 272 | #define FLAG_RDLOAD 4 |
| 273 | #define FLAG_RDPROMPT 8 |
| 274 | /* flags */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 275 | WRITE_WORD(p, FLAG_READONLY | FLAG_RDLOAD | FLAG_RDPROMPT); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 276 | /* rootdev */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 277 | WRITE_WORD(p, (31 << 8) | 0); /* /dev/mtdblock0 */ |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 278 | /* video_num_cols */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 279 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 280 | /* video_num_rows */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 281 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 282 | /* video_x */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 283 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 284 | /* video_y */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 285 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 286 | /* memc_control_reg */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 287 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 288 | /* unsigned char sounddefault */ |
| 289 | /* unsigned char adfsdrives */ |
| 290 | /* unsigned char bytes_per_char_h */ |
| 291 | /* unsigned char bytes_per_char_v */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 292 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 293 | /* pages_in_bank[4] */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 294 | WRITE_WORD(p, 0); |
| 295 | WRITE_WORD(p, 0); |
| 296 | WRITE_WORD(p, 0); |
| 297 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 298 | /* pages_in_vram */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 299 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 300 | /* initrd_start */ |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 301 | if (initrd_size) { |
| 302 | WRITE_WORD(p, info->initrd_start); |
| 303 | } else { |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 304 | WRITE_WORD(p, 0); |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 305 | } |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 306 | /* initrd_size */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 307 | WRITE_WORD(p, initrd_size); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 308 | /* rd_start */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 309 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 310 | /* system_rev */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 311 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 312 | /* system_serial_low */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 313 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 314 | /* system_serial_high */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 315 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 316 | /* mem_fclk_21285 */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 317 | WRITE_WORD(p, 0); |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 318 | /* zero unused fields */ |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 319 | while (p < base + KERNEL_ARGS_ADDR + 256 + 1024) { |
| 320 | WRITE_WORD(p, 0); |
| 321 | } |
| 322 | s = info->kernel_cmdline; |
| 323 | if (s) { |
Stefan Weil | e1fe50d | 2013-04-12 20:53:58 +0200 | [diff] [blame] | 324 | cpu_physical_memory_write(p, s, strlen(s) + 1); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 325 | } else { |
| 326 | WRITE_WORD(p, 0); |
| 327 | } |
balrog | 2b8f2d4 | 2007-07-27 22:08:46 +0000 | [diff] [blame] | 328 | } |
| 329 | |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 330 | /** |
| 331 | * load_dtb() - load a device tree binary image into memory |
| 332 | * @addr: the address to load the image at |
| 333 | * @binfo: struct describing the boot environment |
| 334 | * @addr_limit: upper limit of the available memory area at @addr |
| 335 | * |
| 336 | * Load a device tree supplied by the machine or by the user with the |
| 337 | * '-dtb' command line option, and put it at offset @addr in target |
| 338 | * memory. |
| 339 | * |
| 340 | * If @addr_limit contains a meaningful value (i.e., it is strictly greater |
| 341 | * than @addr), the device tree is only loaded if its size does not exceed |
| 342 | * the limit. |
| 343 | * |
| 344 | * Returns: the size of the device tree image on success, |
| 345 | * 0 if the image size exceeds the limit, |
| 346 | * -1 on errors. |
zhanghailiang | a554ecb | 2014-12-11 12:07:53 +0000 | [diff] [blame] | 347 | * |
| 348 | * Note: Must not be called unless have_dtb(binfo) is true. |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 349 | */ |
| 350 | static int load_dtb(hwaddr addr, const struct arm_boot_info *binfo, |
| 351 | hwaddr addr_limit) |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 352 | { |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 353 | void *fdt = NULL; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 354 | int size, rc; |
Peter Maydell | 70976c4 | 2013-07-16 13:25:06 +0100 | [diff] [blame] | 355 | uint32_t acells, scells; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 356 | |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 357 | if (binfo->dtb_filename) { |
| 358 | char *filename; |
| 359 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, binfo->dtb_filename); |
| 360 | if (!filename) { |
| 361 | fprintf(stderr, "Couldn't open dtb file %s\n", binfo->dtb_filename); |
| 362 | goto fail; |
| 363 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 364 | |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 365 | fdt = load_device_tree(filename, &size); |
| 366 | if (!fdt) { |
| 367 | fprintf(stderr, "Couldn't open dtb file %s\n", filename); |
| 368 | g_free(filename); |
| 369 | goto fail; |
| 370 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 371 | g_free(filename); |
zhanghailiang | a554ecb | 2014-12-11 12:07:53 +0000 | [diff] [blame] | 372 | } else { |
John Rigby | 0fb7985 | 2013-11-22 17:17:10 +0000 | [diff] [blame] | 373 | fdt = binfo->get_dtb(binfo, &size); |
| 374 | if (!fdt) { |
| 375 | fprintf(stderr, "Board was unable to create a dtb blob\n"); |
| 376 | goto fail; |
| 377 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 378 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 379 | |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 380 | if (addr_limit > addr && size > (addr_limit - addr)) { |
| 381 | /* Installing the device tree blob at addr would exceed addr_limit. |
| 382 | * Whether this constitutes failure is up to the caller to decide, |
| 383 | * so just return 0 as size, i.e., no error. |
| 384 | */ |
| 385 | g_free(fdt); |
| 386 | return 0; |
| 387 | } |
| 388 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 389 | acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells"); |
| 390 | scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells"); |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 391 | if (acells == 0 || scells == 0) { |
| 392 | fprintf(stderr, "dtb file invalid (#address-cells or #size-cells 0)\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 393 | goto fail; |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 394 | } |
| 395 | |
Peter Maydell | 70976c4 | 2013-07-16 13:25:06 +0100 | [diff] [blame] | 396 | if (scells < 2 && binfo->ram_size >= (1ULL << 32)) { |
| 397 | /* This is user error so deserves a friendlier error message |
| 398 | * than the failure of setprop_sized_cells would provide |
| 399 | */ |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 400 | fprintf(stderr, "qemu: dtb file not compatible with " |
| 401 | "RAM size > 4GB\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 402 | goto fail; |
Peter Maydell | 9bfa659 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 403 | } |
| 404 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 405 | rc = qemu_fdt_setprop_sized_cells(fdt, "/memory", "reg", |
| 406 | acells, binfo->loader_start, |
| 407 | scells, binfo->ram_size); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 408 | if (rc < 0) { |
| 409 | fprintf(stderr, "couldn't set /memory/reg\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 410 | goto fail; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 411 | } |
| 412 | |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 413 | if (binfo->kernel_cmdline && *binfo->kernel_cmdline) { |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 414 | rc = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", |
| 415 | binfo->kernel_cmdline); |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 416 | if (rc < 0) { |
| 417 | fprintf(stderr, "couldn't set /chosen/bootargs\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 418 | goto fail; |
Peter A. G. Crosthwaite | 5e87975 | 2012-06-17 15:35:36 +0000 | [diff] [blame] | 419 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 420 | } |
| 421 | |
| 422 | if (binfo->initrd_size) { |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 423 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
| 424 | binfo->initrd_start); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 425 | if (rc < 0) { |
| 426 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 427 | goto fail; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 428 | } |
| 429 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 430 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
| 431 | binfo->initrd_start + binfo->initrd_size); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 432 | if (rc < 0) { |
| 433 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 434 | goto fail; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 435 | } |
| 436 | } |
Peter Maydell | 3b1cceb | 2013-07-16 13:25:10 +0100 | [diff] [blame] | 437 | |
| 438 | if (binfo->modify_dtb) { |
| 439 | binfo->modify_dtb(binfo, fdt); |
| 440 | } |
| 441 | |
Peter Crosthwaite | 5a4348d | 2013-11-11 18:14:41 +1000 | [diff] [blame] | 442 | qemu_fdt_dumpdtb(fdt, size); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 443 | |
Ard Biesheuvel | 4c4bf65 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 444 | /* Put the DTB into the memory map as a ROM image: this will ensure |
| 445 | * the DTB is copied again upon reset, even if addr points into RAM. |
| 446 | */ |
| 447 | rom_add_blob_fixed("dtb", fdt, size, addr); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 448 | |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 449 | g_free(fdt); |
| 450 | |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 451 | return size; |
Peter Maydell | c23045d | 2013-06-25 18:34:13 +0100 | [diff] [blame] | 452 | |
| 453 | fail: |
| 454 | g_free(fdt); |
| 455 | return -1; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 456 | } |
| 457 | |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 458 | static void do_cpu_reset(void *opaque) |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 459 | { |
Andreas Färber | 351d566 | 2012-05-05 12:40:39 +0200 | [diff] [blame] | 460 | ARMCPU *cpu = opaque; |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 461 | CPUState *cs = CPU(cpu); |
Andreas Färber | 351d566 | 2012-05-05 12:40:39 +0200 | [diff] [blame] | 462 | CPUARMState *env = &cpu->env; |
Stefan Weil | 462a8bc | 2011-06-23 17:53:48 +0200 | [diff] [blame] | 463 | const struct arm_boot_info *info = env->boot_info; |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 464 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 465 | cpu_reset(cs); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 466 | if (info) { |
| 467 | if (!info->is_linux) { |
| 468 | /* Jump to the entry point. */ |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 469 | uint64_t entry = info->entry; |
| 470 | |
| 471 | if (!env->aarch64) { |
Peter Maydell | a9047ec | 2014-08-04 14:41:53 +0100 | [diff] [blame] | 472 | env->thumb = info->entry & 1; |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 473 | entry &= 0xfffffffe; |
Peter Maydell | a9047ec | 2014-08-04 14:41:53 +0100 | [diff] [blame] | 474 | } |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 475 | cpu_set_pc(cs, entry); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 476 | } else { |
Greg Bellows | c8e829b | 2014-12-15 17:09:47 -0600 | [diff] [blame] | 477 | /* If we are booting Linux then we need to check whether we are |
| 478 | * booting into secure or non-secure state and adjust the state |
| 479 | * accordingly. Out of reset, ARM is defined to be in secure state |
| 480 | * (SCR.NS = 0), we change that here if non-secure boot has been |
| 481 | * requested. |
| 482 | */ |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 483 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
| 484 | /* AArch64 is defined to come out of reset into EL3 if enabled. |
| 485 | * If we are booting Linux then we need to adjust our EL as |
| 486 | * Linux expects us to be in EL2 or EL1. AArch32 resets into |
| 487 | * SVC, which Linux expects, so no privilege/exception level to |
| 488 | * adjust. |
| 489 | */ |
| 490 | if (env->aarch64) { |
| 491 | if (arm_feature(env, ARM_FEATURE_EL2)) { |
| 492 | env->pstate = PSTATE_MODE_EL2h; |
| 493 | } else { |
| 494 | env->pstate = PSTATE_MODE_EL1h; |
| 495 | } |
| 496 | } |
| 497 | |
| 498 | /* Set to non-secure if not a secure boot */ |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 499 | if (!info->secure_boot && |
| 500 | (cs != first_cpu || !info->secure_board_setup)) { |
Greg Bellows | 5097227 | 2015-02-05 13:37:22 +0000 | [diff] [blame] | 501 | /* Linux expects non-secure state */ |
| 502 | env->cp15.scr_el3 |= SCR_NS; |
| 503 | } |
Greg Bellows | c8e829b | 2014-12-15 17:09:47 -0600 | [diff] [blame] | 504 | } |
| 505 | |
Peter Crosthwaite | 4df81c6 | 2015-06-23 20:19:22 -0700 | [diff] [blame] | 506 | if (cs == first_cpu) { |
| 507 | cpu_set_pc(cs, info->loader_start); |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 508 | |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 509 | if (!have_dtb(info)) { |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 510 | if (old_param) { |
| 511 | set_kernel_args_old(info); |
| 512 | } else { |
| 513 | set_kernel_args(info); |
| 514 | } |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 515 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 516 | } else { |
Andreas Färber | 5d30932 | 2012-05-14 01:05:40 +0200 | [diff] [blame] | 517 | info->secondary_cpu_reset_hook(cpu, info); |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 518 | } |
| 519 | } |
| 520 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 521 | } |
| 522 | |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 523 | /** |
| 524 | * load_image_to_fw_cfg() - Load an image file into an fw_cfg entry identified |
| 525 | * by key. |
| 526 | * @fw_cfg: The firmware config instance to store the data in. |
| 527 | * @size_key: The firmware config key to store the size of the loaded |
| 528 | * data under, with fw_cfg_add_i32(). |
| 529 | * @data_key: The firmware config key to store the loaded data under, |
| 530 | * with fw_cfg_add_bytes(). |
| 531 | * @image_name: The name of the image file to load. If it is NULL, the |
| 532 | * function returns without doing anything. |
| 533 | * @try_decompress: Whether the image should be decompressed (gunzipped) before |
| 534 | * adding it to fw_cfg. If decompression fails, the image is |
| 535 | * loaded as-is. |
| 536 | * |
| 537 | * In case of failure, the function prints an error message to stderr and the |
| 538 | * process exits with status 1. |
| 539 | */ |
| 540 | static void load_image_to_fw_cfg(FWCfgState *fw_cfg, uint16_t size_key, |
| 541 | uint16_t data_key, const char *image_name, |
| 542 | bool try_decompress) |
| 543 | { |
| 544 | size_t size = -1; |
| 545 | uint8_t *data; |
| 546 | |
| 547 | if (image_name == NULL) { |
| 548 | return; |
| 549 | } |
| 550 | |
| 551 | if (try_decompress) { |
| 552 | size = load_image_gzipped_buffer(image_name, |
| 553 | LOAD_IMAGE_MAX_GUNZIP_BYTES, &data); |
| 554 | } |
| 555 | |
| 556 | if (size == (size_t)-1) { |
| 557 | gchar *contents; |
| 558 | gsize length; |
| 559 | |
| 560 | if (!g_file_get_contents(image_name, &contents, &length, NULL)) { |
| 561 | fprintf(stderr, "failed to load \"%s\"\n", image_name); |
| 562 | exit(1); |
| 563 | } |
| 564 | size = length; |
| 565 | data = (uint8_t *)contents; |
| 566 | } |
| 567 | |
| 568 | fw_cfg_add_i32(fw_cfg, size_key, size); |
| 569 | fw_cfg_add_bytes(fw_cfg, data_key, data, size); |
| 570 | } |
| 571 | |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 572 | static int do_arm_linux_init(Object *obj, void *opaque) |
| 573 | { |
| 574 | if (object_dynamic_cast(obj, TYPE_ARM_LINUX_BOOT_IF)) { |
| 575 | ARMLinuxBootIf *albif = ARM_LINUX_BOOT_IF(obj); |
| 576 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_GET_CLASS(obj); |
| 577 | struct arm_boot_info *info = opaque; |
| 578 | |
| 579 | if (albifc->arm_linux_init) { |
| 580 | albifc->arm_linux_init(albif, info->secure_boot); |
| 581 | } |
| 582 | } |
| 583 | return 0; |
| 584 | } |
| 585 | |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 586 | static void arm_load_kernel_notify(Notifier *notifier, void *data) |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 587 | { |
Ard Biesheuvel | c6faa75 | 2014-10-24 12:19:11 +0100 | [diff] [blame] | 588 | CPUState *cs; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 589 | int kernel_size; |
| 590 | int initrd_size; |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 591 | int is_linux = 0; |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 592 | uint64_t elf_entry, elf_low_addr, elf_high_addr; |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 593 | int elf_machine; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 594 | hwaddr entry, kernel_load_offset; |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 595 | int big_endian; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 596 | static const ARMInsnFixup *primary_loader; |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 597 | ArmLoadKernelNotifier *n = DO_UPCAST(ArmLoadKernelNotifier, |
| 598 | notifier, notifier); |
| 599 | ARMCPU *cpu = n->cpu; |
| 600 | struct arm_boot_info *info = |
| 601 | container_of(n, struct arm_boot_info, load_kernel_notifier); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 602 | |
Peter Crosthwaite | baf6b68 | 2015-11-10 13:37:33 +0000 | [diff] [blame] | 603 | /* The board code is not supposed to set secure_board_setup unless |
| 604 | * running its code in secure mode is actually possible, and KVM |
| 605 | * doesn't support secure. |
| 606 | */ |
| 607 | assert(!(info->secure_board_setup && kvm_enabled())); |
| 608 | |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 609 | /* Load the kernel. */ |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 610 | if (!info->kernel_filename || info->firmware_loaded) { |
Ard Biesheuvel | 69e7f76 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 611 | |
| 612 | if (have_dtb(info)) { |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 613 | /* If we have a device tree blob, but no kernel to supply it to (or |
| 614 | * the kernel is supposed to be loaded by the bootloader), copy the |
| 615 | * DTB to the base of RAM for the bootloader to pick up. |
Ard Biesheuvel | 69e7f76 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 616 | */ |
| 617 | if (load_dtb(info->loader_start, info, 0) < 0) { |
| 618 | exit(1); |
| 619 | } |
| 620 | } |
| 621 | |
Laszlo Ersek | 07abe45 | 2014-12-22 13:11:44 +0100 | [diff] [blame] | 622 | if (info->kernel_filename) { |
| 623 | FWCfgState *fw_cfg; |
| 624 | bool try_decompressing_kernel; |
| 625 | |
| 626 | fw_cfg = fw_cfg_find(); |
| 627 | try_decompressing_kernel = arm_feature(&cpu->env, |
| 628 | ARM_FEATURE_AARCH64); |
| 629 | |
| 630 | /* Expose the kernel, the command line, and the initrd in fw_cfg. |
| 631 | * We don't process them here at all, it's all left to the |
| 632 | * firmware. |
| 633 | */ |
| 634 | load_image_to_fw_cfg(fw_cfg, |
| 635 | FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, |
| 636 | info->kernel_filename, |
| 637 | try_decompressing_kernel); |
| 638 | load_image_to_fw_cfg(fw_cfg, |
| 639 | FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, |
| 640 | info->initrd_filename, false); |
| 641 | |
| 642 | if (info->kernel_cmdline) { |
| 643 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, |
| 644 | strlen(info->kernel_cmdline) + 1); |
| 645 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, |
| 646 | info->kernel_cmdline); |
| 647 | } |
| 648 | } |
| 649 | |
| 650 | /* We will start from address 0 (typically a boot ROM image) in the |
| 651 | * same way as hardware. |
Peter Maydell | 9546dba | 2013-10-25 15:44:38 +0100 | [diff] [blame] | 652 | */ |
| 653 | return; |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 654 | } |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 655 | |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 656 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
| 657 | primary_loader = bootloader_aarch64; |
| 658 | kernel_load_offset = KERNEL64_LOAD_ADDR; |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 659 | elf_machine = EM_AARCH64; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 660 | } else { |
| 661 | primary_loader = bootloader; |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 662 | if (!info->write_board_setup) { |
| 663 | primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET; |
| 664 | } |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 665 | kernel_load_offset = KERNEL_LOAD_ADDR; |
Peter Maydell | da0af40 | 2014-03-21 18:44:36 +0000 | [diff] [blame] | 666 | elf_machine = EM_ARM; |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Markus Armbruster | 2ff3de6 | 2013-07-04 15:09:22 +0200 | [diff] [blame] | 669 | info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 670 | |
Mark Langsdorf | 9d5ba9b | 2012-01-26 11:43:48 +0000 | [diff] [blame] | 671 | if (!info->secondary_cpu_reset_hook) { |
| 672 | info->secondary_cpu_reset_hook = default_reset_secondary; |
| 673 | } |
| 674 | if (!info->write_secondary_boot) { |
| 675 | info->write_secondary_boot = default_write_secondary; |
| 676 | } |
| 677 | |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 678 | if (info->nb_cpus == 0) |
| 679 | info->nb_cpus = 1; |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 680 | |
Blue Swirl | ca20cf3 | 2009-09-20 14:58:02 +0000 | [diff] [blame] | 681 | #ifdef TARGET_WORDS_BIGENDIAN |
| 682 | big_endian = 1; |
| 683 | #else |
| 684 | big_endian = 0; |
| 685 | #endif |
| 686 | |
Peter Maydell | fc53b7d | 2012-10-26 16:29:38 +0100 | [diff] [blame] | 687 | /* We want to put the initrd far enough into RAM that when the |
| 688 | * kernel is uncompressed it will not clobber the initrd. However |
| 689 | * on boards without much RAM we must ensure that we still leave |
| 690 | * enough room for a decent sized initrd, and on boards with large |
| 691 | * amounts of RAM we must avoid the initrd being so far up in RAM |
| 692 | * that it is outside lowmem and inaccessible to the kernel. |
| 693 | * So for boards with less than 256MB of RAM we put the initrd |
| 694 | * halfway into RAM, and for boards with 256MB of RAM or more we put |
| 695 | * the initrd at 128MB. |
| 696 | */ |
| 697 | info->initrd_start = info->loader_start + |
| 698 | MIN(info->ram_size / 2, 128 * 1024 * 1024); |
| 699 | |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 700 | /* Assume that raw images are linux kernels, and ELF images are not. */ |
Aurelien Jarno | 409dbce | 2010-03-14 21:20:59 +0100 | [diff] [blame] | 701 | kernel_size = load_elf(info->kernel_filename, NULL, NULL, &elf_entry, |
Ard Biesheuvel | 92df845 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 702 | &elf_low_addr, &elf_high_addr, big_endian, |
| 703 | elf_machine, 1); |
| 704 | if (kernel_size > 0 && have_dtb(info)) { |
| 705 | /* If there is still some room left at the base of RAM, try and put |
| 706 | * the DTB there like we do for images loaded with -bios or -pflash. |
| 707 | */ |
| 708 | if (elf_low_addr > info->loader_start |
| 709 | || elf_high_addr < info->loader_start) { |
| 710 | /* Pass elf_low_addr as address limit to load_dtb if it may be |
| 711 | * pointing into RAM, otherwise pass '0' (no limit) |
| 712 | */ |
| 713 | if (elf_low_addr < info->loader_start) { |
| 714 | elf_low_addr = 0; |
| 715 | } |
| 716 | if (load_dtb(info->loader_start, info, elf_low_addr) < 0) { |
| 717 | exit(1); |
| 718 | } |
| 719 | } |
| 720 | } |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 721 | entry = elf_entry; |
| 722 | if (kernel_size < 0) { |
aliguori | 5a9154e | 2008-11-20 22:14:40 +0000 | [diff] [blame] | 723 | kernel_size = load_uimage(info->kernel_filename, &entry, NULL, |
Max Filippov | 25bda50 | 2014-10-19 07:42:22 +0400 | [diff] [blame] | 724 | &is_linux, NULL, NULL); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 725 | } |
Richard W.M. Jones | 6f5d3cb | 2014-08-19 18:56:28 +0100 | [diff] [blame] | 726 | /* On aarch64, it's the bootloader's job to uncompress the kernel. */ |
| 727 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { |
| 728 | entry = info->loader_start + kernel_load_offset; |
| 729 | kernel_size = load_image_gzipped(info->kernel_filename, entry, |
| 730 | info->ram_size - kernel_load_offset); |
| 731 | is_linux = 1; |
| 732 | } |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 733 | if (kernel_size < 0) { |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 734 | entry = info->loader_start + kernel_load_offset; |
pbrook | 3b760e0 | 2009-04-09 17:30:32 +0000 | [diff] [blame] | 735 | kernel_size = load_image_targphys(info->kernel_filename, entry, |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 736 | info->ram_size - kernel_load_offset); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 737 | is_linux = 1; |
| 738 | } |
| 739 | if (kernel_size < 0) { |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 740 | fprintf(stderr, "qemu: could not load kernel '%s'\n", |
| 741 | info->kernel_filename); |
pbrook | 1c7b375 | 2007-03-06 23:52:01 +0000 | [diff] [blame] | 742 | exit(1); |
| 743 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 744 | info->entry = entry; |
| 745 | if (is_linux) { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 746 | uint32_t fixupcontext[FIXUP_MAX]; |
| 747 | |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 748 | if (info->initrd_filename) { |
Soren Brinkmann | fd76663 | 2013-07-08 15:40:02 -0700 | [diff] [blame] | 749 | initrd_size = load_ramdisk(info->initrd_filename, |
| 750 | info->initrd_start, |
| 751 | info->ram_size - |
| 752 | info->initrd_start); |
| 753 | if (initrd_size < 0) { |
| 754 | initrd_size = load_image_targphys(info->initrd_filename, |
| 755 | info->initrd_start, |
| 756 | info->ram_size - |
| 757 | info->initrd_start); |
| 758 | } |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 759 | if (initrd_size < 0) { |
| 760 | fprintf(stderr, "qemu: could not load initrd '%s'\n", |
balrog | f93eb9f | 2008-04-14 20:27:51 +0000 | [diff] [blame] | 761 | info->initrd_filename); |
pbrook | daf9062 | 2007-01-16 18:54:31 +0000 | [diff] [blame] | 762 | exit(1); |
| 763 | } |
| 764 | } else { |
| 765 | initrd_size = 0; |
| 766 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 767 | info->initrd_size = initrd_size; |
| 768 | |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 769 | fixupcontext[FIXUP_BOARDID] = info->board_id; |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 770 | fixupcontext[FIXUP_BOARD_SETUP] = info->board_setup_addr; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 771 | |
| 772 | /* for device tree boot, we pass the DTB directly in r2. Otherwise |
| 773 | * we point to the kernel args. |
| 774 | */ |
Peter Maydell | 83bfffe | 2014-01-31 14:47:32 +0000 | [diff] [blame] | 775 | if (have_dtb(info)) { |
Alexander Graf | 76e2aef | 2015-07-15 17:16:26 +0100 | [diff] [blame] | 776 | hwaddr align; |
| 777 | hwaddr dtb_start; |
| 778 | |
| 779 | if (elf_machine == EM_AARCH64) { |
| 780 | /* |
| 781 | * Some AArch64 kernels on early bootup map the fdt region as |
| 782 | * |
| 783 | * [ ALIGN_DOWN(fdt, 2MB) ... ALIGN_DOWN(fdt, 2MB) + 2MB ] |
| 784 | * |
| 785 | * Let's play safe and prealign it to 2MB to give us some space. |
| 786 | */ |
| 787 | align = 2 * 1024 * 1024; |
| 788 | } else { |
| 789 | /* |
| 790 | * Some 32bit kernels will trash anything in the 4K page the |
| 791 | * initrd ends in, so make sure the DTB isn't caught up in that. |
| 792 | */ |
| 793 | align = 4096; |
| 794 | } |
| 795 | |
| 796 | /* Place the DTB after the initrd in memory with alignment. */ |
| 797 | dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, align); |
Ard Biesheuvel | fee8ea1 | 2014-09-12 14:06:50 +0100 | [diff] [blame] | 798 | if (load_dtb(dtb_start, info, 0) < 0) { |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 799 | exit(1); |
| 800 | } |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 801 | fixupcontext[FIXUP_ARGPTR] = dtb_start; |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 802 | } else { |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 803 | fixupcontext[FIXUP_ARGPTR] = info->loader_start + KERNEL_ARGS_ADDR; |
Peter Maydell | 3871481 | 2012-07-20 13:34:50 +0100 | [diff] [blame] | 804 | if (info->ram_size >= (1ULL << 32)) { |
| 805 | fprintf(stderr, "qemu: RAM size must be less than 4GB to boot" |
| 806 | " Linux kernel using ATAGS (try passing a device tree" |
| 807 | " using -dtb)\n"); |
| 808 | exit(1); |
| 809 | } |
Grant Likely | 412beee | 2012-03-02 11:56:38 +0000 | [diff] [blame] | 810 | } |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 811 | fixupcontext[FIXUP_ENTRYPOINT] = entry; |
| 812 | |
| 813 | write_bootloader("bootloader", info->loader_start, |
Mian M. Hamayun | 4d9ebf7 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 814 | primary_loader, fixupcontext); |
Peter Maydell | 47b1da8 | 2013-12-17 19:42:30 +0000 | [diff] [blame] | 815 | |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 816 | if (info->nb_cpus > 1) { |
Andreas Färber | 9543b0c | 2012-05-14 00:08:10 +0200 | [diff] [blame] | 817 | info->write_secondary_boot(cpu, info); |
pbrook | 52b4373 | 2009-04-09 17:19:47 +0000 | [diff] [blame] | 818 | } |
Peter Crosthwaite | 10b8ec7 | 2015-11-03 13:49:41 +0000 | [diff] [blame] | 819 | if (info->write_board_setup) { |
| 820 | info->write_board_setup(cpu, info); |
| 821 | } |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 822 | |
| 823 | /* Notify devices which need to fake up firmware initialization |
| 824 | * that we're doing a direct kernel boot. |
| 825 | */ |
| 826 | object_child_foreach_recursive(object_get_root(), |
| 827 | do_arm_linux_init, info); |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 828 | } |
Paul Brook | f2d7497 | 2009-11-11 18:07:53 +0000 | [diff] [blame] | 829 | info->is_linux = is_linux; |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 830 | |
Ard Biesheuvel | c6faa75 | 2014-10-24 12:19:11 +0100 | [diff] [blame] | 831 | for (cs = CPU(cpu); cs; cs = CPU_NEXT(cs)) { |
| 832 | ARM_CPU(cs)->env.boot_info = info; |
Adam Lackorzynski | 6ed221b | 2011-03-05 13:51:45 +0100 | [diff] [blame] | 833 | } |
pbrook | 1640695 | 2006-04-27 23:15:07 +0000 | [diff] [blame] | 834 | } |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 835 | |
| 836 | void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
| 837 | { |
Eric Auger | 63a183e | 2015-06-15 18:06:11 +0100 | [diff] [blame] | 838 | CPUState *cs; |
| 839 | |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 840 | info->load_kernel_notifier.cpu = cpu; |
| 841 | info->load_kernel_notifier.notifier.notify = arm_load_kernel_notify; |
| 842 | qemu_add_machine_init_done_notifier(&info->load_kernel_notifier.notifier); |
Eric Auger | 63a183e | 2015-06-15 18:06:11 +0100 | [diff] [blame] | 843 | |
| 844 | /* CPU objects (unlike devices) are not automatically reset on system |
| 845 | * reset, so we must always register a handler to do so. If we're |
| 846 | * actually loading a kernel, the handler is also responsible for |
| 847 | * arranging that we start it correctly. |
| 848 | */ |
| 849 | for (cs = CPU(cpu); cs; cs = CPU_NEXT(cs)) { |
| 850 | qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); |
| 851 | } |
Eric Auger | ac9d32e | 2015-06-02 12:29:12 +0100 | [diff] [blame] | 852 | } |
Peter Maydell | d8b1ae4 | 2015-09-08 17:38:43 +0100 | [diff] [blame] | 853 | |
| 854 | static const TypeInfo arm_linux_boot_if_info = { |
| 855 | .name = TYPE_ARM_LINUX_BOOT_IF, |
| 856 | .parent = TYPE_INTERFACE, |
| 857 | .class_size = sizeof(ARMLinuxBootIfClass), |
| 858 | }; |
| 859 | |
| 860 | static void arm_linux_boot_register_types(void) |
| 861 | { |
| 862 | type_register_static(&arm_linux_boot_if_info); |
| 863 | } |
| 864 | |
| 865 | type_init(arm_linux_boot_register_types) |