blob: 95e7c963e5dae4f943ef659e2e3b63e53dea53fb [file] [log] [blame]
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -05001/*
2 * This program is free software; you can redistribute it and/or
3 * modify it under the terms of the GNU General Public
4 * License v2 as published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the
13 * Free Software Foundation, Inc., 59 Temple Place - Suite 330,
14 * Boston, MA 021110-1307, USA.
15 */
16
17#include <asm-generic/int-ll64.h>
18#include <linux/mmc/ioctl.h>
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050019#include <stdio.h>
20
21#define CHECK(expr, msg, err_stmt) { if (expr) { fprintf(stderr, msg); err_stmt; } }
22
Roman Peniaev023cc7c2014-08-12 23:25:45 +090023#ifndef offsetof
24#define offsetof(TYPE, MEMBER) ((size_t) &((TYPE *)0)->MEMBER)
25#endif
26
Oleg Matcovschi294bf862013-05-23 17:11:06 -070027/* From kernel linux/major.h */
28#define MMC_BLOCK_MAJOR 179
29
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050030/* From kernel linux/mmc/mmc.h */
31#define MMC_SWITCH 6 /* ac [31:0] See below R1b */
32#define MMC_SEND_EXT_CSD 8 /* adtc R1 */
Ben Gardiner27c357d2013-05-30 17:12:47 -040033#define MMC_SEND_STATUS 13 /* ac [31:16] RCA R1 */
Julius Wernerbcc3e2e2016-04-21 16:53:02 -070034#define MMC_SET_WRITE_PROT 28 /* ac [31:0] block number R1b */
35#define MMC_CLR_WRITE_PROT 29 /* ac [31:0] block number R1b */
36#define MMC_SEND_WRITE_PROT_TYPE 31 /* adtc [31:0] block number R1 */
Ben Gardiner27c357d2013-05-30 17:12:47 -040037#define R1_SWITCH_ERROR (1 << 7) /* sx, c */
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050038#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */
Roman Peniaev023cc7c2014-08-12 23:25:45 +090039#define MMC_READ_MULTIPLE_BLOCK 18 /* adtc [31:0] data addr R1 */
40#define MMC_WRITE_MULTIPLE_BLOCK 25 /* adtc R1 */
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -050041
42/*
43 * EXT_CSD fields
44 */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010045#define EXT_CSD_S_CMD_SET 504
46#define EXT_CSD_HPI_FEATURE 503
Jaehoon Chung86496512012-09-21 10:08:05 +000047#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Al Cooper786418c2015-04-29 18:12:35 -040048#define EXT_CSD_CACHE_SIZE_3 252
49#define EXT_CSD_CACHE_SIZE_2 251
50#define EXT_CSD_CACHE_SIZE_1 250
51#define EXT_CSD_CACHE_SIZE_0 249
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010052#define EXT_CSD_BOOT_INFO 228 /* R/W */
Ben Gardiner4e850232013-05-30 17:12:49 -040053#define EXT_CSD_SEC_COUNT_3 215
54#define EXT_CSD_SEC_COUNT_2 214
55#define EXT_CSD_SEC_COUNT_1 213
56#define EXT_CSD_SEC_COUNT_0 212
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010057#define EXT_CSD_PART_SWITCH_TIME 199
Al Cooper786418c2015-04-29 18:12:35 -040058#define EXT_CSD_REV 192
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +010059#define EXT_CSD_BOOT_CFG 179
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +020060#define EXT_CSD_PART_CONFIG 179
Al Cooper794314c2015-05-01 08:24:37 -040061#define EXT_CSD_BOOT_BUS_CONDITIONS 177
Ben Gardinerd91d3692013-05-30 17:12:51 -040062#define EXT_CSD_ERASE_GROUP_DEF 175
Saugata Dasb7e25992012-05-17 09:26:34 -040063#define EXT_CSD_BOOT_WP 173
Julius Wernerbcc3e2e2016-04-21 16:53:02 -070064#define EXT_CSD_USER_WP 171
Al Cooper794314c2015-05-01 08:24:37 -040065#define EXT_CSD_WR_REL_SET 167
Saugata Dasb7e25992012-05-17 09:26:34 -040066#define EXT_CSD_WR_REL_PARAM 166
Yaniv Gardi21bb4732013-05-26 13:25:33 -040067#define EXT_CSD_SANITIZE_START 165
Jaehoon Chung86496512012-09-21 10:08:05 +000068#define EXT_CSD_BKOPS_EN 163 /* R/W */
Chris Ballf74dfe22012-10-19 16:49:55 -040069#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Ben Gardiner82bd9502013-06-27 11:04:10 -040070#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Oliver Metz22f26412013-09-23 08:40:51 +020071#define EXT_CSD_MAX_ENH_SIZE_MULT_2 159
72#define EXT_CSD_MAX_ENH_SIZE_MULT_1 158
73#define EXT_CSD_MAX_ENH_SIZE_MULT_0 157
Ben Gardinerd91d3692013-05-30 17:12:51 -040074#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Ben Gardinera6cd98d2013-05-30 17:12:46 -040075#define EXT_CSD_PARTITION_SETTING_COMPLETED 155 /* R/W */
Balaji T K1fdb7f92015-04-29 18:12:32 -040076#define EXT_CSD_GP_SIZE_MULT_4_2 154
77#define EXT_CSD_GP_SIZE_MULT_4_1 153
78#define EXT_CSD_GP_SIZE_MULT_4_0 152
79#define EXT_CSD_GP_SIZE_MULT_3_2 151
80#define EXT_CSD_GP_SIZE_MULT_3_1 150
81#define EXT_CSD_GP_SIZE_MULT_3_0 149
82#define EXT_CSD_GP_SIZE_MULT_2_2 148
83#define EXT_CSD_GP_SIZE_MULT_2_1 147
84#define EXT_CSD_GP_SIZE_MULT_2_0 146
85#define EXT_CSD_GP_SIZE_MULT_1_2 145
86#define EXT_CSD_GP_SIZE_MULT_1_1 144
87#define EXT_CSD_GP_SIZE_MULT_1_0 143
Ben Gardinerf82e27a2013-05-30 17:12:50 -040088#define EXT_CSD_ENH_SIZE_MULT_2 142
89#define EXT_CSD_ENH_SIZE_MULT_1 141
90#define EXT_CSD_ENH_SIZE_MULT_0 140
Ben Gardiner68f490b2013-05-30 17:12:48 -040091#define EXT_CSD_ENH_START_ADDR_3 139
92#define EXT_CSD_ENH_START_ADDR_2 138
93#define EXT_CSD_ENH_START_ADDR_1 137
94#define EXT_CSD_ENH_START_ADDR_0 136
Gwendal Grignou771984c2014-07-01 12:46:18 -070095#define EXT_CSD_REV 192
Saugata Dasb7e25992012-05-17 09:26:34 -040096#define EXT_CSD_NATIVE_SECTOR_SIZE 63 /* R */
97#define EXT_CSD_USE_NATIVE_SECTOR 62 /* R/W */
98#define EXT_CSD_DATA_SECTOR_SIZE 61 /* R */
Julius Wernerbcc3e2e2016-04-21 16:53:02 -070099#define EXT_CSD_CLASS_6_CTRL 59
Balaji T Kd78ce082015-04-29 18:12:33 -0400100#define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_1 53
101#define EXT_CSD_EXT_PARTITIONS_ATTRIBUTE_0 52
Al Cooper786418c2015-04-29 18:12:35 -0400102#define EXT_CSD_CACHE_CTRL 33
Saugata Dasb7e25992012-05-17 09:26:34 -0400103
104/*
105 * WR_REL_PARAM field definitions
106 */
107#define HS_CTRL_REL (1<<0)
108#define EN_REL_WR (1<<2)
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500109
110/*
Jaehoon Chung86496512012-09-21 10:08:05 +0000111 * BKOPS_EN field definition
112 */
113#define BKOPS_ENABLE (1<<0)
114
Gwendal Grignou0f757342014-10-16 16:52:46 -0700115#define MMC_FFU_INVOKE_OP 302
Gwendal Grignou771984c2014-07-01 12:46:18 -0700116
Jaehoon Chung86496512012-09-21 10:08:05 +0000117/*
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500118 * EXT_CSD field definitions
119 */
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100120#define EXT_CSD_HPI_SUPP (1<<0)
121#define EXT_CSD_HPI_IMPL (1<<1)
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500122#define EXT_CSD_CMD_SET_NORMAL (1<<0)
123#define EXT_CSD_BOOT_WP_B_PWR_WP_DIS (0x40)
124#define EXT_CSD_BOOT_WP_B_PERM_WP_DIS (0x10)
125#define EXT_CSD_BOOT_WP_B_PERM_WP_EN (0x04)
126#define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01)
Giuseppe CAVALLAROa5bf4a22012-02-20 09:45:29 +0100127#define EXT_CSD_BOOT_INFO_HS_MODE (1<<2)
128#define EXT_CSD_BOOT_INFO_DDR_DDR (1<<1)
129#define EXT_CSD_BOOT_INFO_ALT (1<<0)
130#define EXT_CSD_BOOT_CFG_ACK (1<<6)
131#define EXT_CSD_BOOT_CFG_EN (0x38)
Mario Schuknecht8c0c40d2013-05-15 08:28:04 +0200132#define EXT_CSD_BOOT_CFG_ACC (0x07)
Chris Ballf74dfe22012-10-19 16:49:55 -0400133#define EXT_CSD_RST_N_EN_MASK (0x03)
134#define EXT_CSD_HW_RESET_EN (0x01)
135#define EXT_CSD_HW_RESET_DIS (0x02)
Giuseppe CAVALLARO7bd13202012-04-19 10:58:37 +0200136#define EXT_CSD_PART_CONFIG_ACC_MASK (0x7)
137#define EXT_CSD_PART_CONFIG_ACC_BOOT0 (0x1)
138#define EXT_CSD_PART_CONFIG_ACC_BOOT1 (0x2)
139#define EXT_CSD_PART_CONFIG_ACC_USER_AREA (0x7)
140#define EXT_CSD_PART_CONFIG_ACC_ACK (0x40)
Ben Gardiner82bd9502013-06-27 11:04:10 -0400141#define EXT_CSD_PARTITIONING_EN (1<<0)
142#define EXT_CSD_ENH_ATTRIBUTE_EN (1<<1)
Balaji T K1fdb7f92015-04-29 18:12:32 -0400143#define EXT_CSD_ENH_4 (1<<4)
144#define EXT_CSD_ENH_3 (1<<3)
145#define EXT_CSD_ENH_2 (1<<2)
146#define EXT_CSD_ENH_1 (1<<1)
Ben Gardinerd91d3692013-05-30 17:12:51 -0400147#define EXT_CSD_ENH_USR (1<<0)
Julius Wernerbcc3e2e2016-04-21 16:53:02 -0700148#define EXT_CSD_US_PERM_WP_DIS (1<<4)
149#define EXT_CSD_US_PWR_WP_DIS (1<<3)
150#define EXT_CSD_US_PERM_WP_EN (1<<2)
151#define EXT_CSD_US_PWR_WP_EN (1<<0)
Al Cooper786418c2015-04-29 18:12:35 -0400152#define EXT_CSD_REV_V5_1 8
153#define EXT_CSD_REV_V5_0 7
154#define EXT_CSD_REV_V4_5 6
155#define EXT_CSD_REV_V4_4_1 5
156#define EXT_CSD_REV_V4_3 3
157#define EXT_CSD_REV_V4_2 2
158#define EXT_CSD_REV_V4_1 1
159#define EXT_CSD_REV_V4_0 0
160
Johan RUDHOLMa8bfde72012-02-12 11:46:44 -0500161
162/* From kernel linux/mmc/core.h */
163#define MMC_RSP_PRESENT (1 << 0)
164#define MMC_RSP_136 (1 << 1) /* 136 bit response */
165#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
166#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
167#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
168
169#define MMC_CMD_AC (0 << 5)
170#define MMC_CMD_ADTC (1 << 5)
171
172#define MMC_RSP_SPI_S1 (1 << 7) /* one status byte */
173#define MMC_RSP_SPI_BUSY (1 << 10) /* card may send busy */
174
175#define MMC_RSP_SPI_R1 (MMC_RSP_SPI_S1)
176#define MMC_RSP_SPI_R1B (MMC_RSP_SPI_S1|MMC_RSP_SPI_BUSY)
177
178#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
179#define MMC_RSP_R1B (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE|MMC_RSP_BUSY)