blob: ddbb7a3e0ae289569c51e4c30bbf19c84a8a3a5f [file] [log] [blame]
hailfinger66966da2009-06-15 14:14:48 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2007 coresystems GmbH <stepan@coresystems.de>
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger66966da2009-06-15 14:14:48 +000018 */
19
20#ifndef __FLASHCHIPS_H__
21#define __FLASHCHIPS_H__ 1
22
23/*
24 * Please keep this list sorted alphabetically by manufacturer. The first
25 * entry of each section should be the manufacturer ID, followed by the
Patrick Georgi6ad860e2017-02-03 19:09:03 +010026 * list of devices from that manufacturer (sorted by device ID).
hailfinger66966da2009-06-15 14:14:48 +000027 *
Patrick Georgi6ad860e2017-02-03 19:09:03 +010028 * Most LPC/FWH parts (parallel flash) have 8-bit device IDs if there is no
hailfinger66966da2009-06-15 14:14:48 +000029 * continuation code.
Patrick Georgi6ad860e2017-02-03 19:09:03 +010030 * SPI parts have at least 16-bit device IDs if they support RDID.
hailfinger66966da2009-06-15 14:14:48 +000031 */
32
Patrick Georgi6ad860e2017-02-03 19:09:03 +010033#define GENERIC_MANUF_ID 0xFFFF /* Check if there is a vendor ID */
34#define GENERIC_DEVICE_ID 0xFFFF /* Only match the vendor ID */
Patrick Georgi07e1ed92017-02-06 11:37:23 +010035#define SFDP_DEVICE_ID 0xFFFE
Patrick Georgi6ad860e2017-02-03 19:09:03 +010036#define PROGMANUF_ID 0xFFFE /* dummy ID for opaque chips behind a programmer */
37#define PROGDEV_ID 0x01 /* dummy ID for opaque chips behind a programmer */
hailfinger66966da2009-06-15 14:14:48 +000038
39#define ALLIANCE_ID 0x52 /* Alliance Semiconductor */
mhm1881f5e2010-09-18 23:42:36 +000040#define ALLIANCE_AS29F002B 0x34
41#define ALLIANCE_AS29F002T 0xB0
42#define ALLIANCE_AS29F010 0x04
43#define ALLIANCE_AS29F040 0xA4
44#define ALLIANCE_AS29F200B 0x57
45#define ALLIANCE_AS29F200T 0x51
46#define ALLIANCE_AS29LV160B 0x49
47#define ALLIANCE_AS29LV160T 0xCA
48#define ALLIANCE_AS29LV400B 0xBA
49#define ALLIANCE_AS29LV400T 0xB9
50#define ALLIANCE_AS29LV800B 0x5B
51#define ALLIANCE_AS29LV800T 0xDA
hailfinger66966da2009-06-15 14:14:48 +000052
53#define AMD_ID 0x01 /* AMD */
mhmd3c80cd2010-09-15 23:31:03 +000054#define AMD_AM29DL400BT 0x0C
55#define AMD_AM29DL400BB 0x0F
56#define AMD_AM29DL800BT 0x4A
57#define AMD_AM29DL800BB 0xCB
58#define AMD_AM29F002BB 0x34 /* Same as Am29F002NBB */
59#define AMD_AM29F002BT 0xB0 /* Same as Am29F002NBT */
60#define AMD_AM29F004BB 0x7B
61#define AMD_AM29F004BT 0x77
62#define AMD_AM29F016D 0xAD
Patrick Georgi6ad860e2017-02-03 19:09:03 +010063#define AMD_AM29F010 0x20 /* Same as Am29F010A and Am29F010B */
64#define AMD_AM29F040 0xA4 /* Same as AM29F040B */
65#define AMD_AM29F080 0xD5 /* Same as Am29F080B */
mhmd3c80cd2010-09-15 23:31:03 +000066#define AMD_AM29F200BB 0x57
67#define AMD_AM29F200BT 0x51
68#define AMD_AM29F400BB 0xAB
69#define AMD_AM29F400BT 0x23
70#define AMD_AM29F800BB 0x58
71#define AMD_AM29F800BT 0xD6
hailfinger5a8bd5a2011-02-05 12:11:17 +000072#define AMD_AM29LV001BB 0x6D
73#define AMD_AM29LV001BT 0xED
Patrick Georgi07e1ed92017-02-06 11:37:23 +010074#define AMD_AM29LV010B 0x6E /* 1Mb, uniform */
mhmd3c80cd2010-09-15 23:31:03 +000075#define AMD_AM29LV002BB 0xC2
76#define AMD_AM29LV002BT 0x40
77#define AMD_AM29LV004BB 0xB6
78#define AMD_AM29LV004BT 0xB5
79#define AMD_AM29LV008BB 0x37
80#define AMD_AM29LV008BT 0x3E
81#define AMD_AM29LV040B 0x4F
82#define AMD_AM29LV080B 0x38 /* Same as Am29LV081B */
83#define AMD_AM29LV200BB 0xBF
84#define AMD_AM29LV200BT 0x3B
85#define AMD_AM29LV800BB 0x5B /* Same as Am29LV800DB */
86#define AMD_AM29LV400BT 0xB9
87#define AMD_AM29LV400BB 0xBA
88#define AMD_AM29LV800BT 0xDA /* Same as Am29LV800DT */
hailfinger66966da2009-06-15 14:14:48 +000089
90#define AMIC_ID 0x7F37 /* AMIC */
91#define AMIC_ID_NOPREFIX 0x37 /* AMIC */
hailfinger867df6b2010-07-22 11:44:38 +000092#define AMIC_A25L05PT 0x2020
93#define AMIC_A25L05PU 0x2010
94#define AMIC_A25L10PT 0x2021
95#define AMIC_A25L10PU 0x2011
96#define AMIC_A25L20PT 0x2022
97#define AMIC_A25L20PU 0x2012
98#define AMIC_A25L40PT 0x2013 /* Datasheet says T and U have
99 same device ID. Confirmed by
100 hardware testing. */
101#define AMIC_A25L40PU 0x2013
102#define AMIC_A25L80P 0x2014 /* Seems that no A25L80PT exists */
103#define AMIC_A25L16PT 0x2025
104#define AMIC_A25L16PU 0x2015
hailfinger6eb433a2010-07-29 15:00:40 +0000105#define AMIC_A25L512 0x3010
106#define AMIC_A25L010 0x3011
107#define AMIC_A25L020 0x3012
108#define AMIC_A25L040 0x3013
109#define AMIC_A25L080 0x3014
110#define AMIC_A25L016 0x3015
111#define AMIC_A25L032 0x3016
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100112#define AMIC_A25LQ16 0x4015
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100113#define AMIC_A25LQ032 0x4016 /* Same as A25LQ32A, but the latter supports SFDP */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100114#define AMIC_A25LQ64 0x4017
hailfinger66966da2009-06-15 14:14:48 +0000115#define AMIC_A29002B 0x0d
hailfinger5ab96192009-08-10 10:14:23 +0000116#define AMIC_A29002T 0x8C /* Same as A290021T */
hailfinger66966da2009-06-15 14:14:48 +0000117#define AMIC_A29040B 0x86
hailfinger94c758e2009-07-24 13:59:27 +0000118#define AMIC_A29400T 0xB0 /* Same as 294001T */
119#define AMIC_A29400U 0x31 /* Same as A294001U */
120#define AMIC_A29800T 0x0E
121#define AMIC_A29800U 0x8F
122#define AMIC_A29L004T 0x34 /* Same as A29L400T */
123#define AMIC_A29L004U 0xB5 /* Same as A29L400U */
124#define AMIC_A29L008T 0x1A /* Same as A29L800T */
125#define AMIC_A29L008U 0x9B /* Same as A29L800U */
126#define AMIC_A29L040 0x92
hailfinger66966da2009-06-15 14:14:48 +0000127#define AMIC_A49LF040A 0x9d
128
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100129#define ATMEL_ID 0x1F /* Atmel (now used by Adesto) */
mhmd3c80cd2010-09-15 23:31:03 +0000130#define ATMEL_AT25DF021 0x4300
Alan Greend8c683b2019-07-01 13:55:04 +1000131#define ATMEL_AT25DF021A 0x4301
mhmd3c80cd2010-09-15 23:31:03 +0000132#define ATMEL_AT25DF041A 0x4401
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100133#define ATMEL_AT25DF081 0x4502 /* EDI 0x00. AT25DL081 has same ID + EDI 0x0100 */
mhmd3c80cd2010-09-15 23:31:03 +0000134#define ATMEL_AT25DF081A 0x4501 /* Yes, 81A has a lower number than 81 */
135#define ATMEL_AT25DF161 0x4602
136#define ATMEL_AT25DF321 0x4700 /* Same as 26DF321 */
137#define ATMEL_AT25DF321A 0x4701
138#define ATMEL_AT25DF641 0x4800
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100139#define ATMEL_AT25DL161 0x4603 /* EDI 0x0100 */
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100140#define ATMEL_AT25DQ161 0x8600 /* EDI 0x0100 */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100141#define ATMEL_AT25DQ321 0x8700 /* EDI 0x0100 */
142#define ATMEL_AT25F512 0x60 /* Needs AT25F_RDID. ID from PCN and actual HW. Seems to be a relabeled AT25F1024. */
143#define ATMEL_AT25F512A 0x65 /* Needs AT25F_RDID */
mhmd3c80cd2010-09-15 23:31:03 +0000144#define ATMEL_AT25F512B 0x6500
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100145#define ATMEL_AT25F1024 0x60 /* Needs AT25F_RDID */
146#define ATMEL_AT25F2048 0x63 /* Needs AT25F_RDID */
147#define ATMEL_AT25F4096 0x64 /* Needs AT25F_RDID */
mhmd3c80cd2010-09-15 23:31:03 +0000148#define ATMEL_AT25FS010 0x6601
149#define ATMEL_AT25FS040 0x6604
Alan Greend8c683b2019-07-01 13:55:04 +1000150#define ATMEL_AT25SF041 0x8401
151#define ATMEL_AT25SF081 0x8501
152#define ATMEL_AT25SF161 0x8601
darkarniumdfec39a2019-11-04 20:06:48 +0000153#define ATMEL_AT25SF321 0x8701
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100154#define ATMEL_AT25SL128A 0x4218
Edward O'Callaghan1fa87e02019-05-03 02:27:24 -0400155#define ATMEL_AT25SF128A 0x8901 /* Adesto AT25SF128A */
mhmd3c80cd2010-09-15 23:31:03 +0000156#define ATMEL_AT26DF041 0x4400
157#define ATMEL_AT26DF081 0x4500 /* guessed, no datasheet available */
stefanct707f13b2011-05-19 02:58:17 +0000158#define ATMEL_AT26DF081A 0x4501
mhmd3c80cd2010-09-15 23:31:03 +0000159#define ATMEL_AT26DF161 0x4600
stefanct707f13b2011-05-19 02:58:17 +0000160#define ATMEL_AT26DF161A 0x4601
mhmd3c80cd2010-09-15 23:31:03 +0000161#define ATMEL_AT26DF321 0x4700 /* Same as 25DF321 */
162#define ATMEL_AT26F004 0x0400
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100163#define ATMEL_AT29LV512 0x3D
164#define ATMEL_AT29LV010A 0x35 /* Same as AT29BV010A, the latter works down to 2.7V */
165#define ATMEL_AT29LV020 0xBA
166#define ATMEL_AT29BV040A 0xC4
mhmd3c80cd2010-09-15 23:31:03 +0000167#define ATMEL_AT29C040A 0xA4
168#define ATMEL_AT29C010A 0xD5
169#define ATMEL_AT29C020 0xDA
170#define ATMEL_AT29C512 0x5D
171#define ATMEL_AT45BR3214B /* No ID available */
172#define ATMEL_AT45CS1282 0x2920
173#define ATMEL_AT45D011 /* No ID available */
174#define ATMEL_AT45D021A /* No ID available */
175#define ATMEL_AT45D041A /* No ID available */
176#define ATMEL_AT45D081A /* No ID available */
177#define ATMEL_AT45D161 /* No ID available */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100178#define ATMEL_AT45DB011 /* No ID (opcode) available for AT45DB011, AT45DB011B */
mhmd3c80cd2010-09-15 23:31:03 +0000179#define ATMEL_AT45DB011D 0x2200
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100180#define ATMEL_AT45DB021 /* No ID (opcode) available for AT45DB021, AT45DB021A, AT45DB021B */
mhmd3c80cd2010-09-15 23:31:03 +0000181#define ATMEL_AT45DB021D 0x2300
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100182#define ATMEL_AT45DB021E /* same as above but with EDI 0x0100 */
183#define ATMEL_AT45DB041 /* No ID (opcode) available for AT45DB041, AT45DB041A, AT45DB041B */
mhmd3c80cd2010-09-15 23:31:03 +0000184#define ATMEL_AT45DB041D 0x2400
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100185#define ATMEL_AT45DB041E /* same as above but with EDI 0x0100 */
186#define ATMEL_AT45DB081 /* No ID (opcode) available for AT45DB081, AT45DB081A, AT45DB081B */
mhmd3c80cd2010-09-15 23:31:03 +0000187#define ATMEL_AT45DB081D 0x2500
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100188#define ATMEL_AT45DB081E /* same as above but with EDI 0x0100 */
189#define ATMEL_AT45DB161 /* No ID (opcode) available for AT45DB161, AT45DB161B */
mhmd3c80cd2010-09-15 23:31:03 +0000190#define ATMEL_AT45DB161D 0x2600
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100191#define ATMEL_AT45DB161E /* same as above but with EDI 0x0100 */
192#define ATMEL_AT45DB321 /* No ID (opcode) available for AT45DB321, AT45DB321B */
mhmd3c80cd2010-09-15 23:31:03 +0000193#define ATMEL_AT45DB321C 0x2700
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100194#define ATMEL_AT45DB321E /* same as above but with EDI 0x0100 */
mhmd3c80cd2010-09-15 23:31:03 +0000195#define ATMEL_AT45DB321D 0x2701 /* Buggy data sheet */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100196#define ATMEL_AT45DB642 /* No ID (opcode) available for AT45DB642 */
mhmd3c80cd2010-09-15 23:31:03 +0000197#define ATMEL_AT45DB642D 0x2800
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100198#define ATMEL_AT49BV512 0x03 /* Same as AT49F512 */
199#define ATMEL_AT49F001N 0x05 /* Same as AT49F001 */
200#define ATMEL_AT49F001NT 0x04 /* Same as AT49F001T */
mhmd3c80cd2010-09-15 23:31:03 +0000201#define ATMEL_AT49F020 0x0B
202#define ATMEL_AT49F002N 0x07 /* for AT49F002(N) */
203#define ATMEL_AT49F002NT 0x08 /* for AT49F002(N)T */
uwe598c14d2011-09-08 19:55:18 +0000204#define ATMEL_AT49LH002 0xE9
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100205#define ATMEL_AT49LH00B4 0xED
206#define ATMEL_AT49LH004 0xEE
207#define ATMEL_AT49F002NT 0x08 /* for AT49F002(N)T */
208#define ATMEL_AT49F010 0x17 /* Same as AT49HF010 (some erroneous datasheets say 0x87), AT49BV010, AT49HBV010, AT49HLV010 */
209#define ATMEL_AT49F020 0x0B
210#define ATMEL_AT49F040 0x13
211#define ATMEL_AT49F080 0x23
212#define ATMEL_AT49F080T 0x27
hailfinger66966da2009-06-15 14:14:48 +0000213
Jack Olseneab45942020-08-08 21:12:13 -0500214/* Boya Microelectronics Inc.*/
215#define BOYA_ID 0x68
216#define BOYA_BY25Q128AS 0x4018
217
mhme8e87912010-09-16 00:51:51 +0000218/* Bright Microelectronics has the same manufacturer ID as Hyundai... */
219#define BRIGHT_ID 0xAD /* Bright Microelectronics */
220#define BRIGHT_BM29F040 0x40
221#define BRIGHT_BM29F400B 0xAB
222#define BRIGHT_BM29F400T 0xAD
223
hailfinger66966da2009-06-15 14:14:48 +0000224#define CATALYST_ID 0x31 /* Catalyst */
uwe97b20792011-09-13 22:05:44 +0000225#define CATALYST_CAT28F512 0xB8
hailfinger66966da2009-06-15 14:14:48 +0000226
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100227#define ESMT_ID 0x8C /* Elite Semiconductor Memory Technology (ESMT) / EFST Elite Flash Storage */
228#define ESMT_F25L008A 0x2014
229#define ESMT_F25L32PA 0x2016
230#define ESMT_F25D08QA 0x2534
231#define ESMT_F25L16QA2S 0x4015
232#define ESMT_F25L32QA 0x4016
233#define ESMT_F25L32QA2S 0x4116
234#define ESMT_F25L64QA 0x4117
235#define ESMT_F25L128QA 0x4118
236#define ESMT_F49B002UA 0x00
hailfinger66966da2009-06-15 14:14:48 +0000237
238/*
239 * EN25 chips are SPI, first byte of device ID is memory type,
240 * second byte of device ID is log(bitsize)-9.
241 * Vendor and device ID of EN29 series are both prefixed with 0x7F, which
242 * is the continuation code for IDs in bank 2.
243 * Vendor ID of EN25 series is NOT prefixed with 0x7F, this results in
244 * a collision with Mitsubishi. Mitsubishi once manufactured flash chips.
245 * Let's hope they are not manufacturing SPI flash chips as well.
246 */
247#define EON_ID 0x7F1C /* EON Silicon Devices */
248#define EON_ID_NOPREFIX 0x1C /* EON, missing 0x7F prefix */
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100249#define EON_EN25B05 0x2010 /* Same as EN25P05, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100250#define EON_EN25P05 0x05
mhmd3c80cd2010-09-15 23:31:03 +0000251#define EON_EN25B05T 0x25
252#define EON_EN25B05B 0x95
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100253#define EON_EN25B10 0x2011 /* Same as EN25P10, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100254#define EON_EN25P10 0x10
mhmd3c80cd2010-09-15 23:31:03 +0000255#define EON_EN25B10T 0x40
256#define EON_EN25B10B 0x30
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100257#define EON_EN25B20 0x2012 /* Same as EN25P20, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100258#define EON_EN25P20 0x11
mhmd3c80cd2010-09-15 23:31:03 +0000259#define EON_EN25B20T 0x41
260#define EON_EN25B20B 0x31
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100261#define EON_EN25B40 0x2013 /* Same as EN25P40, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100262#define EON_EN25P40 0x12
mhmd3c80cd2010-09-15 23:31:03 +0000263#define EON_EN25B40T 0x42
264#define EON_EN25B40B 0x32
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100265#define EON_EN25B80 0x2014 /* Same as EN25P80, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100266#define EON_EN25P80 0x13
mhmd3c80cd2010-09-15 23:31:03 +0000267#define EON_EN25B80T 0x43
268#define EON_EN25B80B 0x33
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100269#define EON_EN25B16 0x2015 /* Same as EN25P16, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100270#define EON_EN25P16 0x14
mhmd3c80cd2010-09-15 23:31:03 +0000271#define EON_EN25B16T 0x44
272#define EON_EN25B16B 0x34
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100273#define EON_EN25B32 0x2016 /* Same as EN25P32, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100274#define EON_EN25P32 0x15
mhmd3c80cd2010-09-15 23:31:03 +0000275#define EON_EN25B32T 0x45
276#define EON_EN25B32B 0x35
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100277#define EON_EN25B64 0x2017 /* Same as EN25P64, can be distinguished by RES/REMS: */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100278#define EON_EN25P64 0x16
mhmd3c80cd2010-09-15 23:31:03 +0000279#define EON_EN25B64T 0x46
280#define EON_EN25B64B 0x36
David Hendrickse185bf22011-05-24 15:34:18 -0700281#define EON_EN25Q40 0x3013
282#define EON_EN25Q80 0x3014
283#define EON_EN25D16 0x3015 /* Same as Q16 */
284#define EON_EN25Q32 0x3016
285#define EON_EN25Q64 0x3017
286#define EON_EN25Q128 0x3018
mhmd3c80cd2010-09-15 23:31:03 +0000287#define EON_EN25F05 0x3110
288#define EON_EN25F10 0x3111
289#define EON_EN25F20 0x3112
290#define EON_EN25F40 0x3113
291#define EON_EN25F80 0x3114
292#define EON_EN25F16 0x3115
293#define EON_EN25F32 0x3116
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100294#define EON_EN25F64 0x3117
stefanct5d10cff2011-07-24 22:21:57 +0000295#define EON_EN25Q40 0x3013
296#define EON_EN25Q80 0x3014
297#define EON_EN25Q16 0x3015 /* Same as EN25D16 */
298#define EON_EN25Q32 0x3016 /* Same as EN25Q32A and EN25Q32B */
299#define EON_EN25Q64 0x3017
300#define EON_EN25Q128 0x3018
301#define EON_EN25QH16 0x7015
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100302#define EON_EN25QH32 0x7016
303#define EON_EN25QH64 0x7017
304#define EON_EN25QH128 0x7018
305#define EON_EN25QH256 0x7019
306#define EON_EN25S10 0x3811
307#define EON_EN25S20 0x3812
308#define EON_EN25S40 0x3813
309#define EON_EN25S80 0x3814
310#define EON_EN25S16 0x3815
311#define EON_EN25S32 0x3816
Marc Jonesb2f90022014-04-29 17:37:23 -0600312#define EON_EN25S64 0x3817
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100313#define EON_EN25T80 0x5114
314#define EON_EN25T16 0x5115
mhmd3c80cd2010-09-15 23:31:03 +0000315#define EON_EN29F512 0x7F21
316#define EON_EN29F010 0x20
317#define EON_EN29F040A 0x7F04
318#define EON_EN29LV010 0x7F6E
319#define EON_EN29LV040A 0x7F4F /* EN29LV040(A) */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100320#define EON_EN29LV040 0x4F /* Same as EN29LV040A */
321#define EON_EN29LV640B 0xCB
322#define EON_EN29LV640T 0xC9
323#define EON_EN29LV640U 0x7E
mhmd3c80cd2010-09-15 23:31:03 +0000324#define EON_EN29F002T 0x7F92 /* Same as EN29F002A */
325#define EON_EN29F002B 0x7F97 /* Same as EN29F002AN */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100326#define EON_EN29GL064HL 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */
327#define EON_EN29GL064T 0x7E1001 /* Same ID as EN29GL064AT */
328#define EON_EN29GL064B 0x7E1000 /* Same ID as EN29GL064AB */
329#define EON_EN29GL128HL 0x7F2101 /* Uniform Sectors, WP protects Top OR Bottom sector */
330#define EON_EN29GL256HL 0x7F2201 /* Uniform Sectors, WP protects Top OR Bottom sector */
331
332#define EXCEL_ID 0x7F7F7F7F4A /* Excel Semiconductor Inc. (ESI) resides in bank 5 */
333#define EXCEL_ID_NOPREFIX 0x4A /* ESI, missing 0x7F prefix */
334#define EXCEL_ES25P40 0x2013
335#define EXCEL_ES25P80 0x2014
336#define EXCEL_ES25P16 0x2015
337
338#define FIDELIX_ID 0xF8 /* Fidelix */
339#define FIDELIX_FM25M16 0x4215
340#define FIDELIX_FM25M32 0x4216
341#define FIDELIX_FM25M64 0x4217
342#define FIDELIX_FM25Q08 0x3214
343#define FIDELIX_FM25Q16 0x3215 /* Same as FM25S16 (which is apparently single I/O only) */
344#define FIDELIX_FM25Q32 0x3216
345#define FIDELIX_FM25Q64 0x3217
hailfinger66966da2009-06-15 14:14:48 +0000346
Jakob Peterssonf9ecaad2019-02-18 01:55:43 +0100347#define FUDAN_ID 0x7F7F7F7F7F7F7FA1 /* Shanghai Fudan Microelectronics resides in bank 8 */
348#define FUDAN_ID_NOPREFIX 0xA1 /* Fudan, missing 0x7F prefix */
349#define FUDAN_FM25F005 0x3110
350#define FUDAN_FM25F01 0x3111
351#define FUDAN_FM25F02 0x3112 /* Same as FM25F02A */
352#define FUDAN_FM25F04 0x3113 /* Same as FM25F04A */
353#define FUDAN_FM25Q08 0x4014
354#define FUDAN_FM25Q16 0x4015
355#define FUDAN_FM25Q32 0x4016
356
hailfinger66966da2009-06-15 14:14:48 +0000357#define FUJITSU_ID 0x04 /* Fujitsu */
mhmd3c80cd2010-09-15 23:31:03 +0000358#define FUJITSU_MBM29DL400BC 0x0F
359#define FUJITSU_MBM29DL400TC 0x0C
360#define FUJITSU_MBM29DL800BA 0xCB
361#define FUJITSU_MBM29DL800TA 0x4A
362#define FUJITSU_MBM29F002BC 0x34
363#define FUJITSU_MBM29F002TC 0xB0
364#define FUJITSU_MBM29F004BC 0x7B
365#define FUJITSU_MBM29F004TC 0x77
366#define FUJITSU_MBM29F040C 0xA4
367#define FUJITSU_MBM29F080A 0xD5
368#define FUJITSU_MBM29F200BC 0x57
369#define FUJITSU_MBM29F200TC 0x51
370#define FUJITSU_MBM29F400BC 0xAB
371#define FUJITSU_MBM29F400TC 0x23
372#define FUJITSU_MBM29F800BA 0x58
373#define FUJITSU_MBM29F800TA 0xD6
374#define FUJITSU_MBM29LV002BC 0xC2
375#define FUJITSU_MBM29LV002TC 0x40
376#define FUJITSU_MBM29LV004BC 0xB6
377#define FUJITSU_MBM29LV004TC 0xB5
378#define FUJITSU_MBM29LV008BA 0x37
379#define FUJITSU_MBM29LV008TA 0x3E
380#define FUJITSU_MBM29LV080A 0x38
381#define FUJITSU_MBM29LV200BC 0xBF
382#define FUJITSU_MBM29LV200TC 0x3B
383#define FUJITSU_MBM29LV400BC 0xBA
384#define FUJITSU_MBM29LV400TC 0xB9
385#define FUJITSU_MBM29LV800BA 0x5B /* Same as MBM29LV800BE */
386#define FUJITSU_MBM29LV800TA 0xDA /* Same as MBM29LV800TE */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100387#define FUJITSU_MBM29LV160BE 0x49 /* 16 b mode 0x2249 */
388#define FUJITSU_MBM29LV160TE 0xC4 /* 16 b mode 0x22C4 */
hailfinger66966da2009-06-15 14:14:48 +0000389
Bryan Freed9a0051f2012-05-22 16:06:09 -0700390#define GIGADEVICE_ID 0xC8 /* GigaDevice */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100391#define GIGADEVICE_GD25T80 0x3114
392#define GIGADEVICE_GD25Q512 0x4010
393#define GIGADEVICE_GD25Q10 0x4011
Patrick Georgi6ad860e2017-02-03 19:09:03 +0100394#define GIGADEVICE_GD25Q20 0x4012 /* Same as GD25QB */
395#define GIGADEVICE_GD25Q40 0x4013 /* Same as GD25QB */
396#define GIGADEVICE_GD25Q80 0x4014 /* Same as GD25Q80B (which has OTP) */
397#define GIGADEVICE_GD25Q16 0x4015 /* Same as GD25Q16B (which has OTP) */
398#define GIGADEVICE_GD25Q32 0x4016 /* Same as GD25Q32B */
399#define GIGADEVICE_GD25Q64 0x4017 /* Same as GD25Q64B */
400#define GIGADEVICE_GD25Q128 0x4018 /* GD25Q128B and GD25Q128C only, can be distinguished by SFDP */
Duncan Laurie0c383552019-03-16 12:35:16 -0700401#define GIGADEVICE_GD25Q256D 0x4019
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100402#define GIGADEVICE_GD25VQ21B 0x4212
403#define GIGADEVICE_GD25VQ41B 0x4213 /* Same as GD25VQ40C, can be distinguished by SFDP */
404#define GIGADEVICE_GD25VQ80C 0x4214
405#define GIGADEVICE_GD25VQ16C 0x4215
David Schneider59543cd2016-04-27 02:11:00 -0700406#define GIGADEVICE_GD25LQ40 0x6013
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100407#define GIGADEVICE_GD25LQ80 0x6014
408#define GIGADEVICE_GD25LQ16 0x6015
Bryan Freed9a0051f2012-05-22 16:06:09 -0700409#define GIGADEVICE_GD25LQ32 0x6016
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100410#define GIGADEVICE_GD25LQ64 0x6017 /* Same as GD25LQ64B (which is faster) */
Aaron Durbin6c957d72018-08-20 09:31:01 -0600411#define GIGADEVICE_GD25LQ128CD 0x6018
Dino Lic228b322020-03-26 14:26:54 +0800412#define GIGADEVICE_GD25WQ80E 0x6514
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100413#define GIGADEVICE_GD29GL064CAB 0x7E0601
Bryan Freed9a0051f2012-05-22 16:06:09 -0700414
hailfinger66966da2009-06-15 14:14:48 +0000415#define HYUNDAI_ID 0xAD /* Hyundai */
mhmd3c80cd2010-09-15 23:31:03 +0000416#define HYUNDAI_HY29F400T 0x23 /* Same as HY29F400AT */
417#define HYUNDAI_HY29F800B 0x58 /* Same as HY29F800AB */
418#define HYUNDAI_HY29LV800B 0x5B
419#define HYUNDAI_HY29F040A 0xA4
420#define HYUNDAI_HY29F400B 0xAB /* Same as HY29F400AB */
421#define HYUNDAI_HY29F002B 0x34
422#define HYUNDAI_HY29F002T 0xB0
423#define HYUNDAI_HY29LV400T 0xB9
424#define HYUNDAI_HY29LV400B 0xBA
425#define HYUNDAI_HY29F080 0xD5
426#define HYUNDAI_HY29F800T 0xD6 /* Same as HY29F800AT */
427#define HYUNDAI_HY29LV800T 0xDA
hailfinger66966da2009-06-15 14:14:48 +0000428
429#define IMT_ID 0x7F1F /* Integrated Memory Technologies */
mhmd3c80cd2010-09-15 23:31:03 +0000430#define IMT_IM29F004B 0xAE
431#define IMT_IM29F004T 0xAF
hailfinger66966da2009-06-15 14:14:48 +0000432
433#define INTEL_ID 0x89 /* Intel */
mhm54b83562010-10-05 20:28:36 +0000434#define INTEL_28F320J5 0x14
435#define INTEL_28F640J5 0x15
436#define INTEL_28F320J3 0x16
437#define INTEL_28F640J3 0x17
438#define INTEL_28F128J3 0x18
439#define INTEL_28F256J3 0x1D
440#define INTEL_28F400T 0x70 /* 28F400BV/BX/CE/CV-T */
441#define INTEL_28F400B 0x71 /* 28F400BV/BX/CE/CV-B */
442#define INTEL_28F200T 0x74 /* 28F200BL/BV/BX/CV-T */
443#define INTEL_28F200B 0x75 /* 28F200BL/BV/BX/CV-B */
444#define INTEL_28F004T 0x78 /* 28F004B5/BE/BV/BX-T */
445#define INTEL_28F004B 0x79 /* 28F004B5/BE/BV/BX-B */
446#define INTEL_28F002T 0x7C /* 28F002BC/BL/BV/BX-T */
447#define INTEL_28F002B 0x7D /* 28F002BL/BV/BX-B */
448#define INTEL_28F001T 0x94 /* 28F001BN/BX-T */
449#define INTEL_28F001B 0x95 /* 28F001BN/BX-B */
450#define INTEL_28F008T 0x98 /* 28F008BE/BV-T */
451#define INTEL_28F008B 0x99 /* 28F008BE/BV-B */
452#define INTEL_28F800T 0x9C /* 28F800B5/BV/CE/CV-T */
453#define INTEL_28F800B 0x9D /* 28F800B5/BV/CE/CV-B */
454#define INTEL_28F016SV 0xA0 /* 28F016SA/SV */
455#define INTEL_28F008SA 0xA2
456#define INTEL_28F008S3 0xA6 /* 28F008S3/S5/SC */
457#define INTEL_28F004S3 0xA7 /* 28F008S3/S5/SC */
458#define INTEL_28F016XS 0xA8
459#define INTEL_28F016S3 0xAA /* 28F016S3/S5/SC */
460#define INTEL_82802AC 0xAC
461#define INTEL_82802AB 0xAD
462#define INTEL_28F010 0xB4
463#define INTEL_28F512 0xB8
464#define INTEL_28F256A 0xB9
465#define INTEL_28F020 0xBD
466#define INTEL_28F016B3T 0xD0 /* 28F016B3-T */
467#define INTEL_28F016B3B 0xD1 /* 28F016B3-B */
468#define INTEL_28F008B3T 0xD2 /* 28F008B3-T */
469#define INTEL_28F008B3B 0xD3 /* 28F008B3-B */
470#define INTEL_28F004B3T 0xD4 /* 28F004B3-T */
471#define INTEL_28F004B3B 0xD5 /* 28F004B3-B */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100472#define INTEL_25F160S33B8 0x8911 /* Same as 25F016S33B8 */
473#define INTEL_25F320S33B8 0x8912
474#define INTEL_25F640S33B8 0x8913
475#define INTEL_25F160S33T8 0x8915 /* Same as 25F016S33T8 */
476#define INTEL_25F320S33T8 0x8916
477#define INTEL_25F640S33T8 0x8917
mhm54b83562010-10-05 20:28:36 +0000478
hailfinger5ab96192009-08-10 10:14:23 +0000479#define SHARP_LH28F008SA 0xA2 /* Sharp chip, Intel Vendor ID */
480#define SHARP_LH28F008SC 0xA6 /* Sharp chip, Intel Vendor ID */
hailfinger66966da2009-06-15 14:14:48 +0000481
David Hendricks07af3a42011-07-11 22:13:02 -0700482#define INTEL_HWSEQ 0xFFFE /* dummy ID for hardware sequencing */
483
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100484#define ISSI_ID 0xD5 /* ISSI Integrated Silicon Solutions, see also PMC. */
Alan Greend8c683b2019-07-01 13:55:04 +1000485#define ISSI_ID_SPI 0x9D /* ISSI ID used for SPI flash, see also PMC_ID_NOPREFIX */
486#define ISSI_IS25LP064 0x6017
487#define ISSI_IS25LP128 0x6018
488#define ISSI_IS25LP256 0x6019
489#define ISSI_IS25WP032 0x7016
490#define ISSI_IS25WP064 0x7017
491#define ISSI_IS25WP128 0x7018
492#define ISSI_IS25WP256 0x7019
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100493#define ISSI_PMC_IS29GL032B 0xF9
494#define ISSI_PMC_IS29GL032T 0xF6
495#define ISSI_PMC_IS29GL064B 0x7E1000
496#define ISSI_PMC_IS29GL064T 0x7E1001
497#define ISSI_PMC_IS29GL064HL 0x7E0C01
498#define ISSI_PMC_IS29GL128HL 0x7E2101
499#define ISSI_PMC_IS29GL256HL 0x7E2201
hailfinger66966da2009-06-15 14:14:48 +0000500
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100501#define MACRONIX_ID 0xC2 /* Macronix (MX) */
502/* Mask ROMs */
503#define MACRONIX_MX23L1654 0x0515
504#define MACRONIX_MX23L3254 0x0516
505#define MACRONIX_MX23L6454 0x0517
506#define MACRONIX_MX23L12854 0x0518
507/* MX25 chips are SPI, first byte of device ID is memory type,
hailfinger66966da2009-06-15 14:14:48 +0000508 * second byte of device ID is log(bitsize)-9.
509 * Generalplus SPI chips seem to be compatible with Macronix
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100510 * and use the same set of IDs. */
Vincent Palatina699d262013-02-28 14:31:12 -0800511#define MACRONIX_MX25L512 0x2010 /* Same as MX25L512E, MX25V512, MX25V512C */
Nikolai Artemievc6a62bf2020-08-31 17:44:01 +1000512#define MACRONIX_MX25L5121E 0x2210
Vincent Palatina699d262013-02-28 14:31:12 -0800513#define MACRONIX_MX25L1005 0x2011 /* Same as MX25L1005C, MX25L1006E */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100514#define MACRONIX_MX25L2005 0x2012 /* Same as MX25L2005C, MX25L2006E */
515#define MACRONIX_MX25L4005 0x2013 /* Same as MX25L4005A, MX25L4005C, MX25L4006E */
516#define MACRONIX_MX25L8005 0x2014 /* Same as MX25V8005, MX25L8006E, MX25L8008E, FIXME: MX25L8073E (4k 0x20) */
517#define MACRONIX_MX25L1605 0x2015 /* MX25L1605 (64k 0x20); MX25L1605A/MX25L1606E/MX25L1608E (4k 0x20, 64k 0x52); MX25L1605D/MX25L1608D/MX25L1673E (4k 0x20) */
518#define MACRONIX_MX25L3205 0x2016 /* MX25L3205, MX25L3205A (64k 0x20); MX25L3205D/MX25L3208D (4k 0x20); MX25L3206E/MX25L3208E (4k 0x20, 64k 0x52); MX25L3273E (4k 0x20, 32k 0x52) */
519#define MACRONIX_MX25L6405 0x2017 /* MX25L6405, MX25L6405D (64k 0x20); MX25L6406E/MX25L6408E (4k 0x20); MX25L6436E/MX25L6445E/MX25L6465E/MX25L6473E (4k 0x20, 32k 0x52) */
mhmd3c80cd2010-09-15 23:31:03 +0000520#define MACRONIX_MX25L12805 0x2018 /* MX25L12805 */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100521#define MACRONIX_MX25L12805D 0x2018 /* MX25L12805D (no 32k); MX25L12865E, MX25L12835F, MX25L12845E (32k 0x52) */
522#define MACRONIX_MX25L25635F 0x2019 /* Same as MX25L25639F, but the latter seems to not support REMS */
mhmd3c80cd2010-09-15 23:31:03 +0000523#define MACRONIX_MX25L1635D 0x2415
524#define MACRONIX_MX25L1635E 0x2515 /* MX25L1635{E} */
Alan Greend8c683b2019-07-01 13:55:04 +1000525#define MACRONIX_MX66L51235F 0x201a /* MX66L51235F */
526#define MACRONIX_MX25U8032E 0x2534
Vincent Palatina699d262013-02-28 14:31:12 -0800527#define MACRONIX_MX25U1635E 0x2535
528#define MACRONIX_MX25U3235E 0x2536 /* Same as MX25U6435F */
529#define MACRONIX_MX25U6435E 0x2537 /* Same as MX25U6435F */
Alan Greendc0792e2019-07-01 15:01:34 +1000530#define MACRONIX_MX25U12835E 0x2538 /* Same as MX25U12835F */
David Hendricks419e32a2015-04-07 17:25:14 -0700531#define MACRONIX_MX25U25635F 0x2539
Alan Greend8c683b2019-07-01 13:55:04 +1000532#define MACRONIX_MX25U51245G 0x253a
mhmd3c80cd2010-09-15 23:31:03 +0000533#define MACRONIX_MX25L3235D 0x5E16 /* MX25L3225D/MX25L3235D/MX25L3237D */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100534#define MACRONIX_MX25L6495F 0x9517
535
sibradzic924de632020-03-14 17:21:34 +0900536#define MACRONIX_MX25R3235F 0x2816
Alan Greend8c683b2019-07-01 13:55:04 +1000537#define MACRONIX_MX25R6435F 0x2817
538
mhmd3c80cd2010-09-15 23:31:03 +0000539#define MACRONIX_MX29F001B 0x19
540#define MACRONIX_MX29F001T 0x18
stefanctd6efe1a2011-09-03 11:22:27 +0000541#define MACRONIX_MX29F002B 0x34 /* Same as MX29F002NB; N has reset pin n/c. */
542#define MACRONIX_MX29F002T 0xB0 /* Same as MX29F002NT; N has reset pin n/c. */
mhmd3c80cd2010-09-15 23:31:03 +0000543#define MACRONIX_MX29F004B 0x46
544#define MACRONIX_MX29F004T 0x45
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100545#define MACRONIX_MX29F022B 0x37 /* Same as MX29F022NB */
mhmd3c80cd2010-09-15 23:31:03 +0000546#define MACRONIX_MX29F022T 0x36 /* Same as MX29F022NT */
547#define MACRONIX_MX29F040 0xA4 /* Same as MX29F040C */
548#define MACRONIX_MX29F080 0xD5
549#define MACRONIX_MX29F200B 0x57 /* Same as MX29F200CB */
550#define MACRONIX_MX29F200T 0x51 /* Same as MX29F200CT */
551#define MACRONIX_MX29F400B 0xAB /* Same as MX29F400CB */
552#define MACRONIX_MX29F400T 0x23 /* Same as MX29F400CT */
553#define MACRONIX_MX29F800B 0x58
554#define MACRONIX_MX29F800T 0xD6
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100555#define MACRONIX_MX29GL320EB 0x7E1A00
556#define MACRONIX_MX29GL320ET 0x7E1A01
557#define MACRONIX_MX29GL320EHL 0x7E1D00
558#define MACRONIX_MX29GL640EB 0x7E1000
559#define MACRONIX_MX29GL640ET 0x7E1001
560#define MACRONIX_MX29GL640EHL 0x7E0C01
561#define MACRONIX_MX29GL128F 0x7E2101 /* Same as MX29GL128E */
562#define MACRONIX_MX29GL256F 0x7E2201 /* Same as MX29GL256E */
563#define MACRONIX_MX29GL512F 0x7E2301
564#define MACRONIX_MX68GL1G0F 0x7E2801
mhmd3c80cd2010-09-15 23:31:03 +0000565#define MACRONIX_MX29LV002CB 0x5A
566#define MACRONIX_MX29LV002CT 0x59
567#define MACRONIX_MX29LV004B 0xB6 /* Same as MX29LV004CB */
568#define MACRONIX_MX29LV004T 0xB5 /* Same as MX29LV004CT */
569#define MACRONIX_MX29LV008B 0x37 /* Same as MX29LV008CB */
570#define MACRONIX_MX29LV008T 0x3E /* Same as MX29LV008CT */
571#define MACRONIX_MX29LV040 0x4F /* Same as MX29LV040C */
572#define MACRONIX_MX29LV081 0x38
573#define MACRONIX_MX29LV128DB 0x7A
574#define MACRONIX_MX29LV128DT 0x7E
575#define MACRONIX_MX29LV160DB 0x49 /* Same as MX29LV161DB/MX29LV160CB */
576#define MACRONIX_MX29LV160DT 0xC4 /* Same as MX29LV161DT/MX29LV160CT */
577#define MACRONIX_MX29LV320DB 0xA8 /* Same as MX29LV321DB */
578#define MACRONIX_MX29LV320DT 0xA7 /* Same as MX29LV321DT */
579#define MACRONIX_MX29LV400B 0xBA /* Same as MX29LV400CB */
580#define MACRONIX_MX29LV400T 0xB9 /* Same as MX29LV400CT */
581#define MACRONIX_MX29LV640DB 0xCB /* Same as MX29LV640EB */
582#define MACRONIX_MX29LV640DT 0xC9 /* Same as MX29LV640ET */
583#define MACRONIX_MX29LV800B 0x5B /* Same as MX29LV800CB */
584#define MACRONIX_MX29LV800T 0xDA /* Same as MX29LV800CT */
585#define MACRONIX_MX29SL402CB 0xF1
586#define MACRONIX_MX29SL402CT 0x70
587#define MACRONIX_MX29SL800CB 0x6B /* Same as MX29SL802CB */
588#define MACRONIX_MX29SL800CT 0xEA /* Same as MX29SL802CT */
hailfinger66966da2009-06-15 14:14:48 +0000589
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100590/* Nantronics Semiconductors is listed in JEP106AJ in bank 7, so it should have 6 continuation codes in front
591 * of the manufacturer ID of 0xD5. http://www.nantronicssemi.com */
592#define NANTRONICS_ID 0x7F7F7F7F7F7FD5 /* Nantronics */
593#define NANTRONICS_ID_NOPREFIX 0xD5 /* Nantronics, missing prefix */
594#define NANTRONICS_N25S10 0x3011
595#define NANTRONICS_N25S20 0x3012
596#define NANTRONICS_N25S40 0x3013
597#define NANTRONICS_N25S80 0x3014
598#define NANTRONICS_N25S16 0x3015
599
hailfinger66966da2009-06-15 14:14:48 +0000600/*
601 * Programmable Micro Corp is listed in JEP106W in bank 2, so it should
602 * have a 0x7F continuation code prefix.
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100603 * Apparently PMC was renamed to "Chingis Technology Corporation" http://www.chingistek.com which is now a
604 * subsidiary of ISSI. They continue to use the PMC manufacturer ID (instead of ISSI's) nevertheless, even for
605 * new chips with IS* model numbers.
hailfinger66966da2009-06-15 14:14:48 +0000606 */
607#define PMC_ID 0x7F9D /* PMC */
608#define PMC_ID_NOPREFIX 0x9D /* PMC, missing 0x7F prefix */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100609#define PMC_PM25LD256C 0x2F
610#define PMC_PM25LD512 0x20 /* Same as Pm25LD512C, but the latter has more locking options. */
611#define PMC_PM25LD010 0x21 /* Same as Pm25LD010C, but the latter has more locking options. */
612#define PMC_PM25LD020 0x22 /* Same as Pm25LD020C, but the latter has more locking options. */
613#define PMC_PM25LQ020 0x42
614#define PMC_PM25LQ040 0x43
615#define PMC_PM25LQ080 0x44
616#define PMC_PM25LQ016 0x45
617#define PMC_PM25LQ032C 0x46
618#define PMC_PM25LV512 0x7B /* Same as Pm25LV512A */
619#define PMC_PM25LV010 0x7C /* Same as Pm25LV010A, but the former does not support RDID but RES3 only. */
mhmd3c80cd2010-09-15 23:31:03 +0000620#define PMC_PM25LV020 0x7D
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100621#define PMC_PM25LV040 0x7E /* Same as PM25LD040(C), but the latter supports more features. */
mhmd3c80cd2010-09-15 23:31:03 +0000622#define PMC_PM25LV080B 0x13
623#define PMC_PM25LV016B 0x14
624#define PMC_PM29F002T 0x1D
625#define PMC_PM29F002B 0x2D
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100626#define PMC_PM39LV512 0x1B /* Same as IS39LV512 */
627#define PMC_PM39F010 0x1C /* Same as Pm39LV010, IS39LV010 */
mhmd3c80cd2010-09-15 23:31:03 +0000628#define PMC_PM39LV020 0x3D
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100629#define PMC_PM39LV040 0x3E /* Same as IS39LV040 */
mhmd3c80cd2010-09-15 23:31:03 +0000630#define PMC_PM39F020 0x4D
631#define PMC_PM39F040 0x4E
632#define PMC_PM49FL002 0x6D
633#define PMC_PM49FL004 0x6E
hailfinger66966da2009-06-15 14:14:48 +0000634
Alan Greend8c683b2019-07-01 13:55:04 +1000635/*
Nikolai Artemieve2df8132020-10-07 11:51:53 +1100636 * The Sanyo chip found so far uses SPI, first byte is manufacturer code,
hailfinger201f62f2009-11-24 02:08:11 +0000637 * second byte is the device code,
638 * third byte is a dummy byte.
639 */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100640#define SANYO_ID 0x62 /* Sanyo */
hailfinger201f62f2009-11-24 02:08:11 +0000641#define SANYO_LE25FW203A 0x1600
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100642#define SANYO_LE25FW403A 0x1100
643#define SANYO_LE25FW106 0x15
644#define SANYO_LE25FW406 0x07 /* RES2 */
645#define SANYO_LE25FW418A 0x10 /* RES2 and some weird 1 byte RDID variant */
646#define SANYO_LE25FW406A 0x1A /* RES2, no datasheet */
Alan Greend8c683b2019-07-01 13:55:04 +1000647#define SANYO_LE25FU106B 0x1D
648#define SANYO_LE25FU206 0x44
649#define SANYO_LE25FU206A 0x0612
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100650#define SANYO_LE25FU406B 0x1E /* LE25FW418A without HD_READ mode option variant */
651#define SANYO_LE25FU406C 0x0613 /* Also known as LE25U40CMC apparently */
652#define SANYO_LE25FW806 0x26 /* RES2 and some weird 1 byte RDID variant */
653#define SANYO_LE25FW808 0x20 /* RES2 and some weird 1 byte RDID variant */
hailfinger201f62f2009-11-24 02:08:11 +0000654
hailfinger66966da2009-06-15 14:14:48 +0000655#define SHARP_ID 0xB0 /* Sharp */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100656#define SHARP_LH28F008BJ__PT 0xEC
657#define SHARP_LH28F008BJ__PB 0xED
658#define SHARP_LH28F800BV__BTL 0x4B
659#define SHARP_LH28F800BV__BV 0x4D
660#define SHARP_LH28F800BV__TV 0x4C
hailfinger5ab96192009-08-10 10:14:23 +0000661#define SHARP_LHF00L02 0xC9 /* Same as LHF00L06/LHF00L07 */
662#define SHARP_LHF00L04 0xCF /* Same as LHF00L03/LHF00L05 */
hailfinger66966da2009-06-15 14:14:48 +0000663
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100664/* Spansion was previously a joint venture of AMD and Fujitsu. */
hailfinger5ab96192009-08-10 10:14:23 +0000665#define SPANSION_ID 0x01 /* Spansion, same ID as AMD */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100666/* S25 chips are SPI. The first device ID byte is memory type and
667 * the second device ID byte is memory capacity. */
hailfinger5fece212010-11-29 00:37:49 +0000668#define SPANSION_S25FL004A 0x0212
mkarcher7b3a9152010-01-12 23:29:30 +0000669#define SPANSION_S25FL008A 0x0213
hailfinger66966da2009-06-15 14:14:48 +0000670#define SPANSION_S25FL016A 0x0214
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100671#define SPANSION_S25FL032A 0x0215 /* Same as S25FL032P, but the latter supports EDI and CFI */
672#define SPANSION_S25FL064A 0x0216 /* Same as S25FL064P, but the latter supports EDI and CFI */
673#define SPANSION_S25FL128 0x2018 /* Same ID for various S25FL127S, S25FL128P, S25FL128S and S25FL129P (including dual-die S70FL256P) variants (EDI supported) */
674#define SPANSION_S25FL256 0x0219
675#define SPANSION_S25FL512 0x0220
676#define SPANSION_S25FL204 0x4013
677#define SPANSION_S25FL208 0x4014
678#define SPANSION_S25FL216 0x4015 /* Same as S25FL216K, but the latter supports OTP, 3 status regs, quad I/O, SFDP etc. */
David Hendricks8401b922014-11-21 16:45:08 -0800679#define SPANSION_S25FL116K 0x4015
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100680#define SPANSION_S25FL132K 0x4016
681#define SPANSION_S25FL164K 0x4017
Vadim Bendebury3a501162014-10-21 20:38:13 -0700682#define SPANSION_S25FS128S_L 0x20180081 /* Large sectors. */
683#define SPANSION_S25FS128S_S 0x20180181 /* Small sectors. */
684#define SPANSION_S25FS256S_L 0x02190081 /* Large sectors. */
685#define SPANSION_S25FS256S_S 0x02190181 /* Small sectors. */
Shelley Chen93a1c802014-12-30 17:09:48 -0800686#define SPANSION_S25FL128S_UL 0x20180080 /* Uniform Large (128kB) sectors */
687#define SPANSION_S25FL128S_US 0x20180180 /* Uniform Small (64kB) sectors */
688#define SPANSION_S25FL256S_UL 0x02190080 /* Uniform Large (128kB) sectors */
689#define SPANSION_S25FL256S_US 0x02190180 /* Uniform Small (64kB) sectors */
hailfinger66966da2009-06-15 14:14:48 +0000690
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100691/* Spansion 29GL families got a suffix indicating the process technology but share the same 3-Byte IDs. They can
692 * however be differentiated by CFI byte 45h. Some versions exist which have special top or bottom boot sectors
693 * and various WP configurations (not heeded in the table below).
694 *
695 * Suf. Process Sector Sz Rd Page Wr Page Data Width OTP Sz Min Size Max Size
696 * A 200 nm 64 kB 8 B 32 B x8/x16 256 B 16Mb/ 2MB 64Mb/ 8MB
697 * M 230 nm 64 kB 8 B 32 B x8/x16 256 B 32Mb/ 4MB 256Mb/ 32MB
698 * N* 110 nm 64 kB 16 B 32 B x8/x16 256 B 32Mb/ 4MB 64Mb/ 8MB
699 * N* 110 nm 128 kB 16 B 32 B x8/x16 256 B 128Mb/16MB 256Mb/ 64MB
700 * P 90 nm 128 kB 16 B 64 B x8/x16 256 B 128Mb/16MB 2Gb/256MB
701 * S 65 nm 128 kB 32 B 512 B x8 only 512 B 128Mb/16MB 2Gb/256MB
702 *
703 * For the N series there are two subgroups: the 4 and 8MB devices (S29GL032N, S29GL064N) have 64 kB erase
704 * sectors while the bigger chips got 128 kB sectors.
705 * Each series includes multiple models varying in speedgrade, boot block configurations etc.
706 */
707#define SPANSION_S29GL016_1 0xC4 /* Top Boot Sector, WP protects Top 2 sectors */
708#define SPANSION_S29GL016_2 0x49 /* Bottom Boot Sector, WP protects Bottom 2 sectors */
709/* Same IDs for S29GL032A, S29GL032M, S29GL032N (variations) */
710#define SPANSION_S29GL032_1289 0x7E1D00 /* Uniform Sectors, WP protects Top OR Bottom sector */
711#define SPANSION_S29GL032_3 0x7E1A01 /* Top Boot Sector, WP protects Top 2 sectors */
712#define SPANSION_S29GL032_4 0x7E1A00 /* Bottom Boot Sector, WP protects Bottom 2 sectors */
713/* Same IDs for S29GL064A, S29GL064M, S29GL064N, S29GL064S (variations) */
714#define SPANSION_S29GL064_1289 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */
715#define SPANSION_S29GL064_3 0x7E1001 /* Top Boot Sector, WP protects Top 2 sectors */
716#define SPANSION_S29GL064_4 0x7E1000 /* Bottom Boot Sector, WP protects Bottom 2 sectors */
717#define SPANSION_S29GL064_567 0x7E1301 /* x16 only, Uniform Sectors */
718
719#define SPANSION_S29GL128 0x7E2101 /* Same ID for S29GL128M, S29GL128N, S29GL128P, S29GL128S */
720#define SPANSION_S29GL256 0x7E2201 /* Same ID for S29GL256M, S29GL256N, S29GL256P, S29GL256S */
721#define SPANSION_S29GL512 0x7E2301 /* Same ID for S29GL512P, S29GL512S */
722#define SPANSION_S29GL01G 0x7E2801 /* Same ID for S29GL01GP, S29GL01GS */
723#define SPANSION_S70GL02G 0x7E4801 /* Same ID for S70GL02GP, S70GL02GS; based on two S29GL01G dies respectively */
724
hailfinger66966da2009-06-15 14:14:48 +0000725/*
726 * SST25 chips are SPI, first byte of device ID is memory type, second
727 * byte of device ID is related to log(bitsize) at least for some chips.
728 */
729#define SST_ID 0xBF /* SST */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100730#define SST_SST25LF020_REMS 0x43 /* REMS or RES opcode */
mhmd3c80cd2010-09-15 23:31:03 +0000731#define SST_SST25WF512 0x2501
732#define SST_SST25WF010 0x2502
733#define SST_SST25WF020 0x2503
734#define SST_SST25WF040 0x2504
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100735#define SST_SST25WF080 0x2505
736/* There exist some successors to members of the SST25WF family with alphabetic suffixes. Their datasheets show
737 * a 4 byte long response w/o a vendor ID. The first byte is 0x62 that is actually Sanyo's and might be due to
738 * a collaboration in the mid 2000ies between Sanyo and SST. */
739#define SST_SST25WF020A 0x1612
740#define SST_SST25WF040B 0x1613
741#define SST_SST25WF080B 0x1614
742#define SST_SST25VF512_REMS 0x48 /* REMS or RES opcode, same as SST25VF512A */
743#define SST_SST25VF010_REMS 0x49 /* REMS or RES opcode, same as SST25VF010A */
744#define SST_SST25VF020_REMS 0x43 /* REMS or RES opcode, same as SST25LF020A */
745#define SST_SST25VF020B 0x258C
mhmd3c80cd2010-09-15 23:31:03 +0000746#define SST_SST25VF040_REMS 0x44 /* REMS or RES opcode, same as SST25LF040A */
747#define SST_SST25VF040B 0x258D
748#define SST_SST25VF040B_REMS 0x8D /* REMS or RES opcode */
stefanctd6efe1a2011-09-03 11:22:27 +0000749#define SST_SST25VF080_REMS 0x80 /* REMS or RES opcode, same as SST25LF080A */
mhmd3c80cd2010-09-15 23:31:03 +0000750#define SST_SST25VF080B 0x258E
751#define SST_SST25VF080B_REMS 0x8E /* REMS or RES opcode */
752#define SST_SST25VF016B 0x2541
753#define SST_SST25VF032B 0x254A
754#define SST_SST25VF032B_REMS 0x4A /* REMS or RES opcode */
755#define SST_SST25VF064C 0x254B
756#define SST_SST26VF016 0x2601
757#define SST_SST26VF032 0x2602
Alan Greend8c683b2019-07-01 13:55:04 +1000758#define SST_SST26VF016B 0x2641
759#define SST_SST26VF032B 0x2642
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100760#define SST_SST26VF064B 0x2643
mhmd3c80cd2010-09-15 23:31:03 +0000761#define SST_SST27SF512 0xA4
762#define SST_SST27SF010 0xA5
763#define SST_SST27SF020 0xA6
764#define SST_SST27VF010 0xA9
765#define SST_SST27VF020 0xAA
766#define SST_SST28SF040 0x04
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100767#define SST_SST29LE512 0x3D /* Same as SST29VE512 */
mhmd3c80cd2010-09-15 23:31:03 +0000768#define SST_SST29EE512 0x5D
769#define SST_SST29EE010 0x07
770#define SST_SST29LE010 0x08 /* Same as SST29VE010 */
771#define SST_SST29EE020A 0x10 /* Same as SST29EE020 */
772#define SST_SST29LE020 0x12 /* Same as SST29VE020 */
773#define SST_SST29SF020 0x24
774#define SST_SST29VF020 0x25
775#define SST_SST29SF040 0x13
776#define SST_SST29VF040 0x14
777#define SST_SST39SF512 0xB4
778#define SST_SST39SF010 0xB5
779#define SST_SST39SF020 0xB6 /* Same as 39SF020A */
780#define SST_SST39SF040 0xB7
781#define SST_SST39VF512 0xD4
782#define SST_SST39VF010 0xD5
783#define SST_SST39VF020 0xD6 /* Same as 39LF020 */
784#define SST_SST39VF040 0xD7 /* Same as 39LF040 */
785#define SST_SST39VF080 0xD8 /* Same as 39LF080/39VF080/39VF088 */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100786#define SST_SST45VF512 0x41 /* REMS, read opcode 0xFF */
787#define SST_SST45LF010 0x42 /* REMS, read opcode 0xFF, 'funny' other opcodes */
788#define SST_SST45VF010 0x45 /* REMS, read opcode 0xFF */
789#define SST_SST45VF020 0x43 /* REMS, read opcode 0xFF */
mhmd3c80cd2010-09-15 23:31:03 +0000790#define SST_SST49LF040B 0x50
791#define SST_SST49LF040 0x51
792#define SST_SST49LF020 0x61
793#define SST_SST49LF020A 0x52
794#define SST_SST49LF030A 0x1C
795#define SST_SST49LF080A 0x5B
796#define SST_SST49LF002A 0x57
797#define SST_SST49LF003A 0x1B
798#define SST_SST49LF004A 0x60 /* Same as 49LF004B */
799#define SST_SST49LF008A 0x5A
800#define SST_SST49LF004C 0x54
801#define SST_SST49LF008C 0x59
802#define SST_SST49LF016C 0x5C
803#define SST_SST49LF160C 0x4C
hailfinger66966da2009-06-15 14:14:48 +0000804
805/*
806 * ST25P chips are SPI, first byte of device ID is memory type, second
807 * byte of device ID is related to log(bitsize) at least for some chips.
808 */
stefanctd6efe1a2011-09-03 11:22:27 +0000809#define ST_ID 0x20 /* ST / SGS/Thomson / Numonyx (later acquired by Micron) */
hailfinger66966da2009-06-15 14:14:48 +0000810#define ST_M25P05A 0x2010
Alan Green38451cd2019-07-01 15:17:52 +1000811#define ST_M25P05_RES 0x05
hailfinger66966da2009-06-15 14:14:48 +0000812#define ST_M25P10A 0x2011
Alan Green38451cd2019-07-01 15:17:52 +1000813#define ST_M25P10_RES 0x10
hailfinger66966da2009-06-15 14:14:48 +0000814#define ST_M25P20 0x2012
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100815#define ST_M25P20_RES 0x11
hailfinger66966da2009-06-15 14:14:48 +0000816#define ST_M25P40 0x2013
817#define ST_M25P40_RES 0x12
818#define ST_M25P80 0x2014
819#define ST_M25P16 0x2015
820#define ST_M25P32 0x2016
821#define ST_M25P64 0x2017
822#define ST_M25P128 0x2018
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100823#define ST_M45PE10 0x4011
824#define ST_M45PE20 0x4012
825#define ST_M45PE40 0x4013
826#define ST_M45PE80 0x4014
827#define ST_M45PE16 0x4015
828#define ST_M25PX80 0x7114
hailfinger38fd4992011-03-06 18:45:40 +0000829#define ST_M25PX16 0x7115
uwe8b50b592010-09-14 13:16:01 +0000830#define ST_M25PX32 0x7116
831#define ST_M25PX64 0x7117
hailfinger66966da2009-06-15 14:14:48 +0000832#define ST_M25PE10 0x8011
833#define ST_M25PE20 0x8012
834#define ST_M25PE40 0x8013
835#define ST_M25PE80 0x8014
836#define ST_M25PE16 0x8015
837#define ST_M50FLW040A 0x08
838#define ST_M50FLW040B 0x28
839#define ST_M50FLW080A 0x80
840#define ST_M50FLW080B 0x81
841#define ST_M50FW002 0x29
842#define ST_M50FW040 0x2C
843#define ST_M50FW080 0x2D
844#define ST_M50FW016 0x2E
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100845#define ST_M50LPW080 0x2F
hailfinger66966da2009-06-15 14:14:48 +0000846#define ST_M50LPW116 0x30
hailfinger5ab96192009-08-10 10:14:23 +0000847#define ST_M29F002B 0x34 /* Same as M29F002BB */
848#define ST_M29F002T 0xB0 /* Same as M29F002BT/M29F002NT/M29F002BNT */
849#define ST_M29F040B 0xE2 /* Same as M29F040 */
hailfinger94c758e2009-07-24 13:59:27 +0000850#define ST_M29F080 0xF1
851#define ST_M29F200BT 0xD3
852#define ST_M29F200BB 0xD4
hailfinger5ab96192009-08-10 10:14:23 +0000853#define ST_M29F400BT 0xD5 /* Same as M29F400T */
854#define ST_M29F400BB 0xD6 /* Same as M29F400B */
hailfinger94c758e2009-07-24 13:59:27 +0000855#define ST_M29F800DB 0x58
856#define ST_M29F800DT 0xEC
hailfinger66966da2009-06-15 14:14:48 +0000857#define ST_M29W010B 0x23
858#define ST_M29W040B 0xE3
snelson91cd0662010-02-01 05:49:46 +0000859#define ST_M29W512B 0x27
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100860#define ST_M28W160ECB 0x88CF
861#define ST_M28W160ECT 0x88CE
862#define ST_M28W320FCB 0x88BB
863#define ST_M28W320FCT 0x88BA
864#define ST_M28W640HCB 0x8849
865#define ST_M28W640HCT 0x8848
866#define ST_M29DW127G 0x7E2004
867#define ST_M29W128GH 0x7E2101
868#define ST_M29W128GL 0x7E2100
869#define ST_M29W160EB 0x2249
870#define ST_M29W160ET 0x22C4
871#define ST_M29W256GH 0x7E21xx
872#define ST_M29W256GL 0x7E21xx
873#define ST_M29W320DB 0x88CB
874#define ST_M29W320DT 0x88CA
875#define ST_M29W400FB 0x00EF
876#define ST_M29W400FT 0x00EE
877#define ST_M29W512GH 0x7E2301
878#define ST_M29W640FB 0x22FD
879#define ST_M29W640FT 0x22ED
880#define ST_M29W640GB 0x7E1000
881#define ST_M29W640GH 0x7E0C01
882#define ST_M29W640GL 0x7E0C00
883#define ST_M29W640GT 0x7E1001
884#define ST_M29W800FB 0x225B
885#define ST_M29W800FT 0x22D7
886#define ST_M58BW16FB 0x8839
887#define ST_M58BW16FT 0x883A
888#define ST_M58BW32FB 0x8837
889#define ST_M58BW32FT 0x8838
890#define ST_M58WR016KB 0x8813
891#define ST_M58WR016KT 0x8812
892#define ST_M58WR032KB 0x8815
893#define ST_M58WR032KT 0x8814
894#define ST_M58WR064KB 0x8811
895#define ST_M58WR064KT 0x8810
Nikolai Artemiev7bdf1e72020-08-31 17:50:33 +1000896
897#define ST_M95M02 0x0012 /* ST M95XXX 2Mbit (256KiB) */
898
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100899#define ST_MT28GU01G___1 0x88B0
900#define ST_MT28GU01G___2 0x88B1
901#define ST_MT28GU256___1 0x8901
902#define ST_MT28GU256___2 0x8904
903#define ST_MT28GU512___1 0x887E
904#define ST_MT28GU512___2 0x8881
905#define ST_N25Q016__1E 0xBB15 /* N25Q016, 1.8V, (uniform sectors expected) */
906#define ST_N25Q032__3E 0xBA16 /* N25Q032, 3.0V, (uniform sectors expected) */
907#define ST_N25Q032__1E 0xBB16 /* N25Q032, 1.8V, (uniform sectors expected) */
Alan Greend8c683b2019-07-01 13:55:04 +1000908#define ST_N25Q064__3E 0xBA17 /* N25Q064, 3.0V, (uniform sectors expected) */
909#define ST_N25Q064__1E 0xBB17 /* N25Q064, 1.8V, (uniform sectors expected) */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100910#define ST_N25Q512__3E 0xBA20 /* N25Q512, 3.0V, (uniform sectors expected) */
Nikolai Artemieve51e5302020-08-31 17:46:48 +1000911#define ST_N25Q128__3E 0xBA18 /* N25Q128/MT25QL128, 3.0V, (uniform sectors expected) */
912#define ST_N25Q128__1E 0xBB18 /* N25Q128/MT25QU128, 1.8V, (uniform sectors expected) */
913#define ST_N25Q256__3E 0xBA19 /* N25Q256/MT25QL256, 3.0V, (uniform sectors expected) */
914#define ST_N25Q256__1E 0xBB19 /* N25Q256/MT25QU256, 1.8V, (uniform sectors expected) */
915#define ST_N25Q512__3G 0xBA20 /* N25Q512/MT25QL512, 3.0V, (uniform sectors expected) */
916#define ST_N25Q512__1G 0xBB20 /* N25Q512/MT25QU512, 1.8V, (uniform sectors expected) */
917#define ST_N25Q00A__3G 0xBA21 /* N25Q00A/MT25QL01G, 3.0V, (uniform sectors expected) */
918#define ST_N25Q00A__1G 0xBB21 /* N25Q00A/MT25QU01G, 1.8V, (uniform sectors expected) */
919#define ST_MT25QL02G 0xBA22 /* MT25QL02G, 3.0V, (uniform sectors expected) */
920#define ST_MT25QU02G 0xBB22 /* MT25QU02G, 1.8V, (uniform sectors expected) */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100921#define ST_NP5Q032 0xDA16 /* Phase-change memory (PCM), 3V */
922#define ST_NP5Q064 0xDA17 /* Phase-change memory (PCM), 3V */
923#define ST_NP5Q128 0xDA18 /* Phase-change memory (PCM), 3V */
hailfinger66966da2009-06-15 14:14:48 +0000924
hailfinger0ae231d2010-07-29 20:01:13 +0000925#define SYNCMOS_MVC_ID 0x40 /* SyncMOS (SM) and Mosel Vitelic Corporation (MVC) */
926#define MVC_V29C51000T 0x00
927#define MVC_V29C51400T 0x13
928#define MVC_V29LC51000 0x20
929#define MVC_V29LC51001 0x60
930#define MVC_V29LC51002 0x82
931#define MVC_V29C51000B 0xA0
932#define MVC_V29C51400B 0xB3
933#define SM_MVC_29C51001T 0x01 /* Identical chips: {F,S,V}29C51001T */
934#define SM_MVC_29C51002T 0x02 /* Identical chips: {F,S,V}29C51002T */
935#define SM_MVC_29C51004T 0x03 /* Identical chips: {F,S,V}29C51004T */
936#define SM_MVC_29C31004T 0x63 /* Identical chips: {S,V}29C31004T */
937#define SM_MVC_29C31004B 0x73 /* Identical chips: {S,V}29C31004B */
938#define SM_MVC_29C51001B 0xA1 /* Identical chips: {F,S,V}29C51001B */
939#define SM_MVC_29C51002B 0xA2 /* Identical chips: {F,S,V}29C51002B */
940#define SM_MVC_29C51004B 0xA3 /* Identical chips: {F,S,V}29C51004B */
hailfinger66966da2009-06-15 14:14:48 +0000941
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100942#define TENX_ID 0x7F7F5E /* Tenx Technologies */
943#define TENX_ID_NOPREFIX 0x5E
944#define TENX_ICE25P05 0x01 /* Maybe? */
945
hailfinger66966da2009-06-15 14:14:48 +0000946#define TI_ID 0x97 /* Texas Instruments */
947#define TI_OLD_ID 0x01 /* TI chips from last century */
948#define TI_TMS29F002RT 0xB0
949#define TI_TMS29F002RB 0x34
950
951/*
952 * W25X chips are SPI, first byte of device ID is memory type, second
953 * byte of device ID is related to log(bitsize).
954 */
hailfinger66966da2009-06-15 14:14:48 +0000955#define WINBOND_NEX_ID 0xEF /* Winbond (ex Nexcom) serial flashes */
Alan Greend8c683b2019-07-01 13:55:04 +1000956#define WINBOND_NEX_W25P80 0x2014
957#define WINBOND_NEX_W25P16 0x2015
958#define WINBOND_NEX_W25P32 0x2016
Nikolai Artemieva71a7242020-08-31 17:53:09 +1000959#define WINBOND_NEX_W25X05 0x3010 /* W25X05CL */
mhm38e577e2010-09-14 23:56:56 +0000960#define WINBOND_NEX_W25X10 0x3011
961#define WINBOND_NEX_W25X20 0x3012
962#define WINBOND_NEX_W25X40 0x3013
963#define WINBOND_NEX_W25X80 0x3014
964#define WINBOND_NEX_W25X16 0x3015
965#define WINBOND_NEX_W25X32 0x3016
966#define WINBOND_NEX_W25X64 0x3017
Patrick Georgicc04a452017-02-06 12:14:43 +0100967#define WINBOND_NEX_W25Q40_V 0x4013 /* W25Q40BV; W25Q40BL (2.3-3.6V) */
968#define WINBOND_NEX_W25Q80_V 0x4014 /* W25Q80BV */
969#define WINBOND_NEX_W25Q16_V 0x4015 /* W25Q16CV; W25Q16DV */
970#define WINBOND_NEX_W25Q32_V 0x4016 /* W25Q32BV; W25Q32FV in SPI mode (default) */
971#define WINBOND_NEX_W25Q64_V 0x4017 /* W25Q64BV, W25Q64CV; W25Q64FV in SPI mode (default) */
David Hendricks07153282016-12-22 16:07:00 -0800972
973/*
974 * W25Q128 has several variants. Currently all are 3.3V except for the W25Q128FW
975 * which is 1.8V. Otherwise they should behave the same...
976 */
977#define WINBOND_NEX_W25Q128_V 0x4018 /* W25Q128BV, W25Q128FV (SPI mode), W25Q128JV */
Alan Green10728ee2019-07-01 15:34:45 +1000978#define WINBOND_NEX_W25Q256_V 0x4019 /* W25Q256FV or W25Q256JV_Q (QE=1) */
Joel Stanley89c9d212019-07-27 19:25:35 +0930979#define WINBOND_NEX_W25Q512JV 0x4020 /* W25Q512JV */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100980#define WINBOND_NEX_W25Q20_W 0x5012 /* W25Q20BW */
Alan Green6f64b182019-07-01 15:58:46 +1000981#define WINBOND_NEX_W25Q40BW 0x5013 /* W25Q40BW */
982#define WINBOND_NEX_W25Q80BW 0x5014 /* W25Q80BW */
983#define WINBOND_NEX_W25Q40EW 0x6013 /* W25Q40EW */
984#define WINBOND_NEX_W25Q80EW 0x6014 /* W25Q80EW */
Patrick Georgi07e1ed92017-02-06 11:37:23 +0100985#define WINBOND_NEX_W25Q16_W 0x6015 /* W25Q16DW */
Patrick Georgicc04a452017-02-06 12:14:43 +0100986#define WINBOND_NEX_W25Q32_W 0x6016 /* W25Q32DW; W25Q32FV in QPI mode */
987#define WINBOND_NEX_W25Q64_W 0x6017 /* W25Q64DW; W25Q64FV in QPI mode */
David Hendricks07153282016-12-22 16:07:00 -0800988#define WINBOND_NEX_W25Q128_W 0x6018 /* Same as W25Q128FV (QPI mode), W25R128FV */
989#define WINBOND_NEX_W25Q128FW 0x6018 /* Same as W25Q128FV (QPI mode), W25R128FV */
Nikolai Artemieva71a7242020-08-31 17:53:09 +1000990#define WINBOND_NEX_W25Q256_W 0x6019 /* W25Q256JW */
Alan Green77a95de2019-07-01 16:40:39 +1000991#define WINBOND_NEX_W25Q128_V_M 0x7018 /* W25Q128JVSM */
992#define WINBOND_NEX_W25Q256JV_M 0x7019 /* W25Q256JV_M (QE=0) */
Edward O'Callaghand80cf712019-05-24 22:06:36 +1000993#define WINBOND_NEX_W25Q32JW 0x8016
Scott Chao0448a6b2020-04-08 22:10:50 +0800994#define WINBOND_NEX_W25Q64JW 0x8017
Peichao Wang5767baa2019-11-12 08:58:59 +0800995#define WINBOND_NEX_W25Q128_DTR 0x8018 /* W25Q128JW_DTR */
Nikolai Artemieva71a7242020-08-31 17:53:09 +1000996#define WINBOND_NEX_W25Q256_DTR 0x8019 /* W25Q256JW_DTR aka W25Q256256JW-IM */
mhm38e577e2010-09-14 23:56:56 +0000997
998#define WINBOND_ID 0xDA /* Winbond */
999#define WINBOND_W19B160BB 0x49
1000#define WINBOND_W19B160BT 0xC4
Alan Greend8c683b2019-07-01 13:55:04 +10001001#define WINBOND_W19B320SB 0x2A /* Same as W19L320SB */
1002#define WINBOND_W19B320ST 0xBA /* Same as W19L320ST */
mhm38e577e2010-09-14 23:56:56 +00001003#define WINBOND_W19B322MB 0x92
1004#define WINBOND_W19B322MT 0x10
1005#define WINBOND_W19B323MB 0x94
1006#define WINBOND_W19B323MT 0x13
1007#define WINBOND_W19B324MB 0x97
1008#define WINBOND_W19B324MT 0x16
Alan Greend8c683b2019-07-01 13:55:04 +10001009#define WINBOND_W29C010 0xC1 /* Same as W29C010M, W29C011A, W29EE011, W29EE012, and ASD AE29F1008 */
1010#define WINBOND_W29C020 0x45 /* Same as W29C020C, W29C022 and ASD AE29F2008 */
1011#define WINBOND_W29C040 0x46 /* Same as W29C040P */
1012#define WINBOND_W29C512A 0xC8 /* Same as W29EE512 */
Patrick Georgi07e1ed92017-02-06 11:37:23 +01001013#define WINBOND_W29GL032CHL 0x7E1D01 /* Uniform Sectors, WP protects Top OR Bottom sector */
1014#define WINBOND_W29GL032CB 0x7E1A00 /* Top Boot Sector, WP protects Top 2 sectors */
1015#define WINBOND_W29GL032CT 0x7E1A01 /* Bottom Boot Sector, WP protects Bottom 2 sectors */
1016#define WINBOND_W29GL064CHL 0x7E0C01 /* Uniform Sectors, WP protects Top OR Bottom sector */
1017#define WINBOND_W29GL064CB 0x7E1000 /* Top Boot Sector, WP protects Top 2 sectors */
1018#define WINBOND_W29GL064CT 0x7E1001 /* Bottom Boot Sector, WP protects Bottom 2 sectors */
1019#define WINBOND_W29GL128CHL 0x7E2101 /* Uniform Sectors, WP protects Top OR Bottom sector */
1020#define WINBOND_W29GL256HL 0x7E2201 /* Same ID for W29GL0256P and W29GL0256S; uniform Sectors, WP protects Top OR Bottom sector */
1021#define WINBOND_W39F010 0xA1
mhm38e577e2010-09-14 23:56:56 +00001022#define WINBOND_W39L010 0x31
1023#define WINBOND_W39L020 0xB5
1024#define WINBOND_W39L040 0xB6
1025#define WINBOND_W39L040A 0xD6
1026#define WINBOND_W39L512 0x38
1027#define WINBOND_W39V040A 0x3D
1028#define WINBOND_W39V040FA 0x34
Alan Greend8c683b2019-07-01 13:55:04 +10001029#define WINBOND_W39V040B 0x54 /* Same as W39V040FB */
1030#define WINBOND_W39V040C 0x50 /* Same as W39V040FC */
mhm38e577e2010-09-14 23:56:56 +00001031#define WINBOND_W39V080A 0xD0
1032#define WINBOND_W39V080FA 0xD3
Alan Greend8c683b2019-07-01 13:55:04 +10001033#define WINBOND_W39V080FA_DM 0x93 /* W39V080FA dual mode */
1034#define WINBOND_W49F002 0x25 /* Same as W49F002B */
1035#define WINBOND_W49F002U 0x0B /* Same as W49F002N and ASD AE49F2008 */
mhm38e577e2010-09-14 23:56:56 +00001036#define WINBOND_W49F020 0x8C
1037#define WINBOND_W49V002A 0xB0
1038#define WINBOND_W49V002FA 0x32
hailfinger66966da2009-06-15 14:14:48 +00001039
Alan Greend8c683b2019-07-01 13:55:04 +10001040#define ZETTADEVICE_ID 0xBA /* Zetta Device */
1041#define ZETTADEVICE_ZD25D20 0x2012
1042#define ZETTADEVICE_ZD25D40 0x2013
1043
hailfinger66966da2009-06-15 14:14:48 +00001044#endif /* !FLASHCHIPS_H */