blob: cb8e33188a205c290d1a48451d0b34e915f301ea [file] [log] [blame]
snelson8913d082010-02-26 05:48:29 +00001/*
2 * This file is part of the flashrom project.
3 *
hailfinger39d159a2010-05-21 23:09:42 +00004 * Copyright (C) 2007, 2008, 2009, 2010 Carl-Daniel Hailfinger
snelson8913d082010-02-26 05:48:29 +00005 * Copyright (C) 2008 coresystems GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
snelson8913d082010-02-26 05:48:29 +000015 */
16
17/*
18 * Contains the common SPI chip driver functions
19 */
20
Nico Huber4c8a9562017-10-15 11:20:58 +020021#include <stddef.h>
snelson8913d082010-02-26 05:48:29 +000022#include <string.h>
Edward O'Callaghan031831d2019-06-19 16:27:43 +100023#include <stdbool.h>
snelson8913d082010-02-26 05:48:29 +000024#include "flash.h"
25#include "flashchips.h"
26#include "chipdrivers.h"
hailfinger428f6852010-07-27 22:41:39 +000027#include "programmer.h"
snelson8913d082010-02-26 05:48:29 +000028#include "spi.h"
Boris Baykov1a2f5322016-06-11 18:29:00 +020029#include "spi4ba.h"
snelson8913d082010-02-26 05:48:29 +000030
David Hendricks57b75242015-11-20 15:54:07 -080031enum id_type {
32 RDID,
33 RDID4,
34 REMS,
35// RES1, /* TODO */
36 RES2,
Nikolai Artemiev4702c7c2020-08-31 12:49:50 +100037 RES3,
David Hendricks57b75242015-11-20 15:54:07 -080038 NUM_ID_TYPES,
39};
40
41static struct {
42 int is_cached;
43 unsigned char bytes[4]; /* enough to hold largest ID type */
44} id_cache[NUM_ID_TYPES];
45
46void clear_spi_id_cache(void)
47{
48 memset(id_cache, 0, sizeof(id_cache));
49 return;
50}
51
Souvik Ghoshd75cd672016-06-17 14:21:39 -070052static int spi_rdid(struct flashctx *flash, unsigned char *readarr, int bytes)
snelson8913d082010-02-26 05:48:29 +000053{
krause2eb76212011-01-17 07:50:42 +000054 static const unsigned char cmd[JEDEC_RDID_OUTSIZE] = { JEDEC_RDID };
snelson8913d082010-02-26 05:48:29 +000055 int ret;
56 int i;
57
Souvik Ghoshd75cd672016-06-17 14:21:39 -070058 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
snelson8913d082010-02-26 05:48:29 +000059 if (ret)
60 return ret;
snelsonfc007bb2010-03-24 23:14:32 +000061 msg_cspew("RDID returned");
snelson8913d082010-02-26 05:48:29 +000062 for (i = 0; i < bytes; i++)
snelsonfc007bb2010-03-24 23:14:32 +000063 msg_cspew(" 0x%02x", readarr[i]);
64 msg_cspew(". ");
snelson8913d082010-02-26 05:48:29 +000065 return 0;
66}
67
Souvik Ghoshd75cd672016-06-17 14:21:39 -070068static int spi_rems(struct flashctx *flash, unsigned char *readarr)
snelson8913d082010-02-26 05:48:29 +000069{
Edward O'Callaghandfb71542020-05-14 18:41:42 +100070 static const unsigned char cmd[JEDEC_REMS_OUTSIZE] = { JEDEC_REMS, };
snelson8913d082010-02-26 05:48:29 +000071 int ret;
72
Souvik Ghoshd75cd672016-06-17 14:21:39 -070073 ret = spi_send_command(flash, sizeof(cmd), JEDEC_REMS_INSIZE, cmd, readarr);
snelson8913d082010-02-26 05:48:29 +000074 if (ret)
75 return ret;
stefanct371e7e82011-07-07 19:56:58 +000076 msg_cspew("REMS returned 0x%02x 0x%02x. ", readarr[0], readarr[1]);
snelson8913d082010-02-26 05:48:29 +000077 return 0;
78}
79
Souvik Ghoshd75cd672016-06-17 14:21:39 -070080static int spi_res(struct flashctx *flash, unsigned char *readarr, int bytes)
snelson8913d082010-02-26 05:48:29 +000081{
Edward O'Callaghandfb71542020-05-14 18:41:42 +100082 static const unsigned char cmd[JEDEC_RES_OUTSIZE] = { JEDEC_RES, };
snelson8913d082010-02-26 05:48:29 +000083 int ret;
hailfingercb0564e2010-06-20 10:39:33 +000084 int i;
snelson8913d082010-02-26 05:48:29 +000085
Souvik Ghoshd75cd672016-06-17 14:21:39 -070086 ret = spi_send_command(flash, sizeof(cmd), bytes, cmd, readarr);
snelson8913d082010-02-26 05:48:29 +000087 if (ret)
88 return ret;
hailfingercb0564e2010-06-20 10:39:33 +000089 msg_cspew("RES returned");
90 for (i = 0; i < bytes; i++)
91 msg_cspew(" 0x%02x", readarr[i]);
92 msg_cspew(". ");
snelson8913d082010-02-26 05:48:29 +000093 return 0;
94}
95
Souvik Ghoshd75cd672016-06-17 14:21:39 -070096int spi_write_enable(struct flashctx *flash)
snelson8913d082010-02-26 05:48:29 +000097{
krause2eb76212011-01-17 07:50:42 +000098 static const unsigned char cmd[JEDEC_WREN_OUTSIZE] = { JEDEC_WREN };
snelson8913d082010-02-26 05:48:29 +000099 int result;
100
101 /* Send WREN (Write Enable) */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700102 result = spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
snelson8913d082010-02-26 05:48:29 +0000103
104 if (result)
snelsonfc007bb2010-03-24 23:14:32 +0000105 msg_cerr("%s failed\n", __func__);
snelson8913d082010-02-26 05:48:29 +0000106
107 return result;
108}
109
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700110int spi_write_disable(struct flashctx *flash)
snelson8913d082010-02-26 05:48:29 +0000111{
krause2eb76212011-01-17 07:50:42 +0000112 static const unsigned char cmd[JEDEC_WRDI_OUTSIZE] = { JEDEC_WRDI };
snelson8913d082010-02-26 05:48:29 +0000113
114 /* Send WRDI (Write Disable) */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700115 return spi_send_command(flash, sizeof(cmd), 0, cmd, NULL);
snelson8913d082010-02-26 05:48:29 +0000116}
117
David Hendricks7f7c7112012-10-11 17:15:48 -0700118static void rdid_get_ids(unsigned char *readarr,
119 int bytes, uint32_t *id1, uint32_t *id2)
snelson8913d082010-02-26 05:48:29 +0000120{
snelson8913d082010-02-26 05:48:29 +0000121 if (!oddparity(readarr[0]))
snelsonfc007bb2010-03-24 23:14:32 +0000122 msg_cdbg("RDID byte 0 parity violation. ");
snelson8913d082010-02-26 05:48:29 +0000123
hailfingercb0564e2010-06-20 10:39:33 +0000124 /* Check if this is a continuation vendor ID.
125 * FIXME: Handle continuation device IDs.
126 */
snelson8913d082010-02-26 05:48:29 +0000127 if (readarr[0] == 0x7f) {
128 if (!oddparity(readarr[1]))
snelsonfc007bb2010-03-24 23:14:32 +0000129 msg_cdbg("RDID byte 1 parity violation. ");
David Hendricks7f7c7112012-10-11 17:15:48 -0700130 *id1 = (readarr[0] << 8) | readarr[1];
131 *id2 = readarr[2];
snelson8913d082010-02-26 05:48:29 +0000132 if (bytes > 3) {
David Hendricks7f7c7112012-10-11 17:15:48 -0700133 *id2 <<= 8;
134 *id2 |= readarr[3];
snelson8913d082010-02-26 05:48:29 +0000135 }
136 } else {
David Hendricks7f7c7112012-10-11 17:15:48 -0700137 *id1 = readarr[0];
138 *id2 = (readarr[1] << 8) | readarr[2];
snelson8913d082010-02-26 05:48:29 +0000139 }
David Hendricks7f7c7112012-10-11 17:15:48 -0700140}
snelson8913d082010-02-26 05:48:29 +0000141
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700142static int compare_id(struct flashctx *flash, uint32_t id1, uint32_t id2)
David Hendricks7f7c7112012-10-11 17:15:48 -0700143{
144 msg_cdbg("id1 0x%02x, id2 0x%02x\n", id1, id2);
snelson8913d082010-02-26 05:48:29 +0000145
Edward O'Callaghan71e23142019-03-03 23:08:22 +1100146 if (id1 == flash->chip->manufacture_id && id2 == flash->chip->model_id)
snelson8913d082010-02-26 05:48:29 +0000147 return 1;
snelson8913d082010-02-26 05:48:29 +0000148
149 /* Test if this is a pure vendor match. */
Patrick Georgif3fa2992017-02-02 16:24:44 +0100150 if (id1 == flash->chip->manufacture_id &&
151 GENERIC_DEVICE_ID == flash->chip->model_id)
snelson8913d082010-02-26 05:48:29 +0000152 return 1;
153
154 /* Test if there is any vendor ID. */
Patrick Georgif3fa2992017-02-02 16:24:44 +0100155 if (GENERIC_MANUF_ID == flash->chip->manufacture_id &&
snelson8913d082010-02-26 05:48:29 +0000156 id1 != 0xff)
157 return 1;
158
159 return 0;
160}
161
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000162static int probe_spi_rdid_generic(struct flashctx *flash, int bytes)
snelson8913d082010-02-26 05:48:29 +0000163{
David Hendricks57b75242015-11-20 15:54:07 -0800164 uint32_t id1, id2;
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000165 enum id_type idty = bytes == 3 ? RDID : RDID4;
David Hendricks7f7c7112012-10-11 17:15:48 -0700166
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000167 if (!id_cache[idty].is_cached) {
168 const int ret = spi_rdid(flash, id_cache[idty].bytes, bytes);
169 if (ret == SPI_INVALID_LENGTH)
170 msg_cinfo("%d byte RDID not supported on this SPI controller\n", bytes);
171 if (ret)
David Hendricks7f7c7112012-10-11 17:15:48 -0700172 return 0;
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000173 id_cache[idty].is_cached = 1;
David Hendricks7f7c7112012-10-11 17:15:48 -0700174 }
175
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000176 rdid_get_ids(id_cache[idty].bytes, bytes, &id1, &id2);
David Hendricks7f7c7112012-10-11 17:15:48 -0700177 return compare_id(flash, id1, id2);
snelson8913d082010-02-26 05:48:29 +0000178}
179
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000180int probe_spi_rdid(struct flashctx *flash)
181{
182 return probe_spi_rdid_generic(flash, 3);
183}
184
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700185int probe_spi_rdid4(struct flashctx *flash)
snelson8913d082010-02-26 05:48:29 +0000186{
Edward O'Callaghanc2a12a92020-05-14 17:58:32 +1000187 return probe_spi_rdid_generic(flash, 4);
snelson8913d082010-02-26 05:48:29 +0000188}
189
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700190int probe_spi_rems(struct flashctx *flash)
snelson8913d082010-02-26 05:48:29 +0000191{
David Hendricks57b75242015-11-20 15:54:07 -0800192 uint32_t id1, id2;
snelson8913d082010-02-26 05:48:29 +0000193
David Hendricks57b75242015-11-20 15:54:07 -0800194 if (!id_cache[REMS].is_cached) {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700195 if (spi_rems(flash, id_cache[REMS].bytes))
David Hendricks7f7c7112012-10-11 17:15:48 -0700196 return 0;
David Hendricks57b75242015-11-20 15:54:07 -0800197 id_cache[REMS].is_cached = 1;
stefanct9e6b98a2011-05-28 02:37:14 +0000198 }
snelson8913d082010-02-26 05:48:29 +0000199
David Hendricks57b75242015-11-20 15:54:07 -0800200 id1 = id_cache[REMS].bytes[0];
201 id2 = id_cache[REMS].bytes[1];
David Hendricks7f7c7112012-10-11 17:15:48 -0700202 return compare_id(flash, id1, id2);
snelson8913d082010-02-26 05:48:29 +0000203}
204
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700205int probe_spi_res1(struct flashctx *flash)
snelson8913d082010-02-26 05:48:29 +0000206{
krause2eb76212011-01-17 07:50:42 +0000207 static const unsigned char allff[] = {0xff, 0xff, 0xff};
208 static const unsigned char all00[] = {0x00, 0x00, 0x00};
snelson8913d082010-02-26 05:48:29 +0000209 unsigned char readarr[3];
210 uint32_t id2;
snelson8913d082010-02-26 05:48:29 +0000211
hailfinger59a83572010-05-28 17:07:57 +0000212 /* We only want one-byte RES if RDID and REMS are unusable. */
213
snelson8913d082010-02-26 05:48:29 +0000214 /* Check if RDID is usable and does not return 0xff 0xff 0xff or
215 * 0x00 0x00 0x00. In that case, RES is pointless.
216 */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700217 if (!spi_rdid(flash, readarr, 3) && memcmp(readarr, allff, 3) &&
snelson8913d082010-02-26 05:48:29 +0000218 memcmp(readarr, all00, 3)) {
219 msg_cdbg("Ignoring RES in favour of RDID.\n");
220 return 0;
221 }
222 /* Check if REMS is usable and does not return 0xff 0xff or
223 * 0x00 0x00. In that case, RES is pointless.
224 */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100225 if (!spi_rems(flash, readarr) &&
226 memcmp(readarr, allff, JEDEC_REMS_INSIZE) &&
snelson8913d082010-02-26 05:48:29 +0000227 memcmp(readarr, all00, JEDEC_REMS_INSIZE)) {
228 msg_cdbg("Ignoring RES in favour of REMS.\n");
229 return 0;
230 }
231
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700232 if (spi_res(flash, readarr, 1)) {
snelson8913d082010-02-26 05:48:29 +0000233 return 0;
stefanct9e6b98a2011-05-28 02:37:14 +0000234 }
snelson8913d082010-02-26 05:48:29 +0000235
snelson8913d082010-02-26 05:48:29 +0000236 id2 = readarr[0];
hailfinger59a83572010-05-28 17:07:57 +0000237
snelsonfc007bb2010-03-24 23:14:32 +0000238 msg_cdbg("%s: id 0x%x\n", __func__, id2);
hailfinger59a83572010-05-28 17:07:57 +0000239
Patrick Georgif3fa2992017-02-02 16:24:44 +0100240 if (id2 != flash->chip->model_id)
snelson8913d082010-02-26 05:48:29 +0000241 return 0;
242
snelson8913d082010-02-26 05:48:29 +0000243 return 1;
244}
245
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700246int probe_spi_res2(struct flashctx *flash)
hailfinger59a83572010-05-28 17:07:57 +0000247{
hailfinger59a83572010-05-28 17:07:57 +0000248 uint32_t id1, id2;
249
David Hendricks57b75242015-11-20 15:54:07 -0800250 if (!id_cache[RES2].is_cached) {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700251 if (spi_res(flash, id_cache[RES2].bytes, 2))
David Hendricks57b75242015-11-20 15:54:07 -0800252 return 0;
253 id_cache[RES2].is_cached = 1;
stefanct9e6b98a2011-05-28 02:37:14 +0000254 }
hailfinger59a83572010-05-28 17:07:57 +0000255
David Hendricks57b75242015-11-20 15:54:07 -0800256 id1 = id_cache[RES2].bytes[0];
257 id2 = id_cache[RES2].bytes[1];
hailfinger59a83572010-05-28 17:07:57 +0000258 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
259
Patrick Georgif3fa2992017-02-02 16:24:44 +0100260 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
hailfinger59a83572010-05-28 17:07:57 +0000261 return 0;
262
hailfinger59a83572010-05-28 17:07:57 +0000263 return 1;
264}
265
Nikolai Artemiev4702c7c2020-08-31 12:49:50 +1000266int probe_spi_res3(struct flashctx *flash)
267{
268 uint32_t id1, id2;
269
270 if (!id_cache[RES3].is_cached) {
271 if (spi_res(flash, id_cache[RES3].bytes, 3))
272 return 0;
273 id_cache[RES3].is_cached = 1;
274 }
275
276 id1 = (id_cache[RES3].bytes[0] << 8) | id_cache[RES3].bytes[1];
277 id2 = id_cache[RES3].bytes[3];
278 msg_cdbg("%s: id1 0x%x, id2 0x%x\n", __func__, id1, id2);
279
280 if (id1 != flash->chip->manufacture_id || id2 != flash->chip->model_id)
281 return 0;
282
283 return 1;
284}
285
286/* Only used for some Atmel chips. */
287int probe_spi_at25f(struct flashctx *flash)
288{
289 static const unsigned char cmd[AT25F_RDID_OUTSIZE] = { AT25F_RDID };
290 unsigned char readarr[AT25F_RDID_INSIZE];
291 uint32_t id1;
292 uint32_t id2;
293
294 if (spi_send_command(flash, sizeof(cmd), sizeof(readarr), cmd, readarr))
295 return 0;
296
297 id1 = readarr[0];
298 id2 = readarr[1];
299
300 msg_cdbg("%s: id1 0x%02x, id2 0x%02x\n", __func__, id1, id2);
301
302 if (id1 == flash->chip->manufacture_id && id2 == flash->chip->model_id)
303 return 1;
304
305 return 0;
306}
307
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000308static int spi_poll_wip(struct flashctx *const flash, const unsigned int poll_delay)
309{
310 /* FIXME: We can't tell if spi_read_status_register() failed. */
311 /* FIXME: We don't time out. */
312 while (spi_read_status_register(flash) & SPI_SR_WIP)
313 programmer_delay(poll_delay);
314 /* FIXME: Check the status register for errors. */
315 return 0;
316}
317
Nico Huber4c8a9562017-10-15 11:20:58 +0200318/**
319 * Execute WREN plus another one byte `op`, optionally poll WIP afterwards.
320 *
321 * @param flash the flash chip's context
322 * @param op the operation to execute
323 * @param poll_delay interval in us for polling WIP, don't poll if zero
324 * @return 0 on success, non-zero otherwise
325 */
326static int spi_simple_write_cmd(struct flashctx *const flash, const uint8_t op, const unsigned int poll_delay)
snelson8913d082010-02-26 05:48:29 +0000327{
snelson8913d082010-02-26 05:48:29 +0000328 struct spi_command cmds[] = {
329 {
Edward O'Callaghan8cb48f72020-10-13 14:45:59 +1100330 .readarr = 0,
Nico Huber4c8a9562017-10-15 11:20:58 +0200331 .writecnt = 1,
332 .writearr = (const unsigned char[]){ JEDEC_WREN },
snelson8913d082010-02-26 05:48:29 +0000333 }, {
Edward O'Callaghan8cb48f72020-10-13 14:45:59 +1100334 .readarr = 0,
Nico Huber4c8a9562017-10-15 11:20:58 +0200335 .writecnt = 1,
336 .writearr = (const unsigned char[]){ op },
337 },
338 NULL_SPI_CMD,
339 };
snelson8913d082010-02-26 05:48:29 +0000340
Nico Huber4c8a9562017-10-15 11:20:58 +0200341 const int result = spi_send_multicommand(flash, cmds);
snelson8913d082010-02-26 05:48:29 +0000342 if (result) {
snelsonfc007bb2010-03-24 23:14:32 +0000343 msg_cerr("%s failed during command execution\n", __func__);
snelson8913d082010-02-26 05:48:29 +0000344 return result;
345 }
346 /* Wait until the Write-In-Progress bit is cleared.
347 * This usually takes 1-85 s, so wait in 1 s steps.
348 */
Nico Huber4c8a9562017-10-15 11:20:58 +0200349
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000350 const int status = poll_delay ? spi_poll_wip(flash, poll_delay) : 0;
351
352 return result ? result : status;
353}
354
Edward O'Callaghana74ffcd2019-06-17 14:59:55 +1000355static int spi_set_extended_address(struct flashctx *const flash, const uint8_t addr_high)
356{
357 if (flash->address_high_byte != addr_high &&
358 spi_write_extended_address_register(flash, addr_high))
359 return -1;
360 flash->address_high_byte = addr_high;
361 return 0;
362}
363
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000364static int spi_prepare_address(struct flashctx *const flash, uint8_t cmd_buf[],
365 const bool native_4ba, const unsigned int addr)
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000366{
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000367 if (native_4ba || flash->in_4ba_mode) {
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000368 if (!spi_master_4ba(flash)) {
369 msg_cwarn("4-byte address requested but master can't handle 4-byte addresses.\n");
370 return -1;
371 }
Edward O'Callaghana74ffcd2019-06-17 14:59:55 +1000372 cmd_buf[1] = (addr >> 24) & 0xff;
373 cmd_buf[2] = (addr >> 16) & 0xff;
374 cmd_buf[3] = (addr >> 8) & 0xff;
375 cmd_buf[4] = (addr >> 0) & 0xff;
376 return 4;
377 } else {
378 if (flash->chip->feature_bits & FEATURE_4BA_EXT_ADDR) {
379 if (spi_set_extended_address(flash, addr >> 24))
380 return -1;
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000381 } else if (addr >> 24) {
382 msg_cerr("Can't handle 4-byte address for opcode '0x%02x'\n"
383 "with this chip/programmer combination.\n", cmd_buf[0]);
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100384 return -1;
Edward O'Callaghana74ffcd2019-06-17 14:59:55 +1000385 }
386 cmd_buf[1] = (addr >> 16) & 0xff;
387 cmd_buf[2] = (addr >> 8) & 0xff;
388 cmd_buf[3] = (addr >> 0) & 0xff;
389 return 3;
390 }
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000391}
392
393/**
394 * Execute WREN plus another `op` that takes an address and
395 * optional data, poll WIP afterwards.
396 *
397 * @param flash the flash chip's context
398 * @param op the operation to execute
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100399 * @param native_4ba whether `op` always takes a 4-byte address
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000400 * @param addr the address parameter to `op`
401 * @param out_bytes bytes to send after the address,
402 * may be NULL if and only if `out_bytes` is 0
403 * @param out_bytes number of bytes to send, 256 at most, may be zero
404 * @param poll_delay interval in us for polling WIP
405 * @return 0 on success, non-zero otherwise
406 */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000407static int spi_write_cmd(struct flashctx *const flash, const uint8_t op,
408 const bool native_4ba, const unsigned int addr,
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000409 const uint8_t *const out_bytes, const size_t out_len,
410 const unsigned int poll_delay)
411{
412 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN + 256];
413 struct spi_command cmds[] = {
414 {
Edward O'Callaghan8cb48f72020-10-13 14:45:59 +1100415 .readarr = 0,
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000416 .writecnt = 1,
417 .writearr = (const unsigned char[]){ JEDEC_WREN },
418 }, {
Edward O'Callaghan8cb48f72020-10-13 14:45:59 +1100419 .readarr = 0,
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000420 .writearr = cmd,
421 },
422 NULL_SPI_CMD,
423 };
424
425 cmd[0] = op;
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000426 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, addr);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000427 if (addr_len < 0)
428 return 1;
429
430 if (1 + addr_len + out_len > sizeof(cmd)) {
431 msg_cerr("%s called for too long a write\n", __func__);
432 return 1;
433 }
Angel Pons6bfd9e62020-03-31 15:32:10 +0200434 if (!out_bytes && out_len > 0)
435 return 1;
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000436
437 memcpy(cmd + 1 + addr_len, out_bytes, out_len);
438 cmds[1].writecnt = 1 + addr_len + out_len;
439
440 const int result = spi_send_multicommand(flash, cmds);
441 if (result)
442 msg_cerr("%s failed during command execution at address 0x%x\n", __func__, addr);
443
444 const int status = spi_poll_wip(flash, poll_delay);
445
446 return result ? result : status;
Nico Huber4c8a9562017-10-15 11:20:58 +0200447}
448
Edward O'Callaghanb064cb62020-10-13 13:36:53 +1100449static int spi_chip_erase_60(struct flashctx *flash)
Nico Huber4c8a9562017-10-15 11:20:58 +0200450{
451 /* This usually takes 1-85s, so wait in 1s steps. */
452 return spi_simple_write_cmd(flash, 0x60, 1000 * 1000);
453}
454
Edward O'Callaghanb064cb62020-10-13 13:36:53 +1100455static int spi_chip_erase_62(struct flashctx *flash)
Nico Huber4c8a9562017-10-15 11:20:58 +0200456{
457 /* This usually takes 2-5s, so wait in 100ms steps. */
458 return spi_simple_write_cmd(flash, 0x62, 100 * 1000);
459}
460
Edward O'Callaghanb064cb62020-10-13 13:36:53 +1100461static int spi_chip_erase_c7(struct flashctx *flash)
Nico Huber4c8a9562017-10-15 11:20:58 +0200462{
463 /* This usually takes 1-85s, so wait in 1s steps. */
464 return spi_simple_write_cmd(flash, 0xc7, 1000 * 1000);
snelson8913d082010-02-26 05:48:29 +0000465}
466
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100467int spi_block_erase_52(struct flashctx *flash, unsigned int addr,
468 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000469{
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000470 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000471 return spi_write_cmd(flash, 0x52, false, addr, NULL, 0, 100 * 1000);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000472}
snelson8913d082010-02-26 05:48:29 +0000473
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000474/* Block size is usually
475 * 32M (one die) for Micron
476 */
477int spi_block_erase_c4(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
478{
479 /* This usually takes 240-480s, so wait in 500ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000480 return spi_write_cmd(flash, 0xc4, false, addr, NULL, 0, 500 * 1000);
snelson8913d082010-02-26 05:48:29 +0000481}
482
483/* Block size is usually
484 * 64k for Macronix
485 * 32k for SST
486 * 4-32k non-uniform for EON
487 */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100488int spi_block_erase_d8(struct flashctx *flash, unsigned int addr,
489 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000490{
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000491 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000492 return spi_write_cmd(flash, 0xd8, false, addr, NULL, 0, 100 * 1000);
snelson8913d082010-02-26 05:48:29 +0000493}
494
495/* Block size is usually
496 * 4k for PMC
497 */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100498int spi_block_erase_d7(struct flashctx *flash, unsigned int addr,
499 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000500{
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000501 /* This usually takes 100-4000ms, so wait in 100ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000502 return spi_write_cmd(flash, 0xd7, false, addr, NULL, 0, 100 * 1000);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000503}
snelson8913d082010-02-26 05:48:29 +0000504
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000505/* Page erase (usually 256B blocks) */
506int spi_block_erase_db(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
507{
508 /* This takes up to 20ms usually (on worn out devices
509 up to the 0.5s range), so wait in 1ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000510 return spi_write_cmd(flash, 0xdb, false, addr, NULL, 0, 1 * 1000);
snelson8913d082010-02-26 05:48:29 +0000511}
512
snelson8913d082010-02-26 05:48:29 +0000513/* Sector size is usually 4k, though Macronix eliteflash has 64k */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100514int spi_block_erase_20(struct flashctx *flash, unsigned int addr,
515 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000516{
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000517 /* This usually takes 15-800ms, so wait in 10ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000518 return spi_write_cmd(flash, 0x20, false, addr, NULL, 0, 10 * 1000);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000519}
snelson8913d082010-02-26 05:48:29 +0000520
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000521int spi_block_erase_50(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
522{
523 /* This usually takes 10ms, so wait in 1ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000524 return spi_write_cmd(flash, 0x50, false, addr, NULL, 0, 1 * 1000);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000525}
Stefan Reinauercce56d52010-11-22 18:22:21 -0800526
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000527int spi_block_erase_81(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
528{
529 /* This usually takes 8ms, so wait in 1ms steps. */
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000530 return spi_write_cmd(flash, 0x81, false, addr, NULL, 0, 1 * 1000);
snelson8913d082010-02-26 05:48:29 +0000531}
532
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100533int spi_block_erase_60(struct flashctx *flash, unsigned int addr,
534 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000535{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100536 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
snelsonfc007bb2010-03-24 23:14:32 +0000537 msg_cerr("%s called with incorrect arguments\n",
snelson8913d082010-02-26 05:48:29 +0000538 __func__);
539 return -1;
540 }
541 return spi_chip_erase_60(flash);
542}
543
Alan Green5d709732019-09-16 12:32:25 +1000544int spi_block_erase_62(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
545{
546 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
547 msg_cerr("%s called with incorrect arguments\n",
548 __func__);
549 return -1;
550 }
551 return spi_chip_erase_62(flash);
552}
553
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100554int spi_block_erase_c7(struct flashctx *flash, unsigned int addr,
555 unsigned int blocklen)
snelson8913d082010-02-26 05:48:29 +0000556{
Patrick Georgif3fa2992017-02-02 16:24:44 +0100557 if ((addr != 0) || (blocklen != flash->chip->total_size * 1024)) {
snelsonfc007bb2010-03-24 23:14:32 +0000558 msg_cerr("%s called with incorrect arguments\n",
snelson8913d082010-02-26 05:48:29 +0000559 __func__);
560 return -1;
561 }
562 return spi_chip_erase_c7(flash);
563}
564
Edward O'Callaghan94934e82019-06-19 17:44:19 +1000565/* Erase 4 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes)
566 JEDEC_SE_4BA (21h) instruction is new for 4-bytes addressing flash chips.
567 The presence of this instruction for an exact chip should be checked
568 by its datasheet or from SFDP 4-Bytes Address Instruction Table (JESD216B). */
569int spi_block_erase_21(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
570{
571 /* This usually takes 15-800ms, so wait in 10ms steps. */
572 return spi_write_cmd(flash, 0x21, true, addr, NULL, 0, 10 * 1000);
573}
574
575/* Erase 32 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes)
576 JEDEC_BE_5C_4BA (5Ch) instruction is new for 4-bytes addressing flash chips.
577 The presence of this instruction for an exact chip should be checked
578 by its datasheet or from SFDP 4-Bytes Address Instruction Table (JESD216B). */
579int spi_block_erase_5c(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
580{
581 /* This usually takes 100-4000ms, so wait in 100ms steps. */
582 return spi_write_cmd(flash, 0x5c, true, addr, NULL, 0, 100 * 1000);
583}
584
585/* Erase 64 KB of flash with 4-bytes address from ANY mode (3-bytes or 4-bytes)
586 JEDEC_BE_DC_4BA (DCh) instruction is new for 4-bytes addressing flash chips.
587 The presence of this instruction for an exact chip should be checked
588 by its datasheet or from SFDP 4-Bytes Address Instruction Table (JESD216B). */
589int spi_block_erase_dc(struct flashctx *flash, unsigned int addr, unsigned int blocklen)
590{
591 /* This usually takes 100-4000ms, so wait in 100ms steps. */
592 return spi_write_cmd(flash, 0xdc, true, addr, NULL, 0, 100 * 1000);
593}
594
Nikolai Artemieva66b6cd2020-08-31 18:07:13 +1000595erasefunc_t *spi_get_erasefn_from_opcode(uint8_t opcode)
596{
597 switch(opcode){
598 case 0xff:
599 case 0x00:
600 /* Not specified, assuming "not supported". */
601 return NULL;
602 case 0x20:
603 return &spi_block_erase_20;
604 case 0x21:
605 return &spi_block_erase_21;
606 case 0x50:
607 return &spi_block_erase_50;
608 case 0x52:
609 return &spi_block_erase_52;
610 case 0x5c:
611 return &spi_block_erase_5c;
612 case 0x60:
613 return &spi_block_erase_60;
614 case 0x62:
615 return &spi_block_erase_62;
616 case 0x81:
617 return &spi_block_erase_81;
618 case 0xc4:
619 return &spi_block_erase_c4;
620 case 0xc7:
621 return &spi_block_erase_c7;
622 case 0xd7:
623 return &spi_block_erase_d7;
624 case 0xd8:
625 return &spi_block_erase_d8;
626 case 0xdb:
627 return &spi_block_erase_db;
628 case 0xdc:
629 return &spi_block_erase_dc;
630 default:
631 msg_cinfo("%s: unknown erase opcode (0x%02x). Please report "
632 "this at flashrom@flashrom.org\n", __func__, opcode);
633 return NULL;
634 }
635}
636
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700637int spi_write_status_register_wren(const struct flashctx *flash, int status)
hailfingerc33d4732010-07-29 13:09:18 +0000638{
639 int result;
hailfingeree9ee132010-10-08 00:37:55 +0000640 int i = 0;
hailfingerc33d4732010-07-29 13:09:18 +0000641 struct spi_command cmds[] = {
642 {
643 /* WRSR requires either EWSR or WREN depending on chip type. */
644 .writecnt = JEDEC_WREN_OUTSIZE,
645 .writearr = (const unsigned char[]){ JEDEC_WREN },
646 .readcnt = 0,
647 .readarr = NULL,
648 }, {
649 .writecnt = JEDEC_WRSR_OUTSIZE,
650 .writearr = (const unsigned char[]){ JEDEC_WRSR, (unsigned char) status },
651 .readcnt = 0,
652 .readarr = NULL,
653 }, {
654 .writecnt = 0,
655 .writearr = NULL,
656 .readcnt = 0,
657 .readarr = NULL,
658 }};
659
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700660 result = spi_send_multicommand(flash, cmds);
hailfingerc33d4732010-07-29 13:09:18 +0000661 if (result) {
662 msg_cerr("%s failed during command execution\n",
663 __func__);
hailfingeree9ee132010-10-08 00:37:55 +0000664 /* No point in waiting for the command to complete if execution
665 * failed.
666 */
667 return result;
hailfingerc33d4732010-07-29 13:09:18 +0000668 }
hailfingeree9ee132010-10-08 00:37:55 +0000669 /* WRSR performs a self-timed erase before the changes take effect.
670 * This may take 50-85 ms in most cases, and some chips apparently
671 * allow running RDSR only once. Therefore pick an initial delay of
672 * 100 ms, then wait in 10 ms steps until a total of 5 s have elapsed.
673 */
hailfingerc33d4732010-07-29 13:09:18 +0000674 programmer_delay(100 * 1000);
Edward O'Callaghan8b5e4732019-03-05 15:27:53 +1100675 while (spi_read_status_register(flash) & SPI_SR_WIP) {
hailfingeree9ee132010-10-08 00:37:55 +0000676 if (++i > 490) {
677 msg_cerr("Error: WIP bit after WRSR never cleared\n");
678 return TIMEOUT_ERROR;
679 }
680 programmer_delay(10 * 1000);
681 }
682 return 0;
hailfingerc33d4732010-07-29 13:09:18 +0000683}
684
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700685int spi_byte_program(struct flashctx *flash, unsigned int addr, uint8_t databyte)
snelson8913d082010-02-26 05:48:29 +0000686{
687 int result;
688 struct spi_command cmds[] = {
689 {
690 .writecnt = JEDEC_WREN_OUTSIZE,
691 .writearr = (const unsigned char[]){ JEDEC_WREN },
692 .readcnt = 0,
693 .readarr = NULL,
694 }, {
695 .writecnt = JEDEC_BYTE_PROGRAM_OUTSIZE,
696 .writearr = (const unsigned char[]){
697 JEDEC_BYTE_PROGRAM,
698 (addr >> 16) & 0xff,
699 (addr >> 8) & 0xff,
700 (addr & 0xff),
701 databyte
702 },
703 .readcnt = 0,
704 .readarr = NULL,
705 }, {
706 .writecnt = 0,
707 .writearr = NULL,
708 .readcnt = 0,
709 .readarr = NULL,
710 }};
711
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700712 result = spi_send_multicommand(flash, cmds);
snelson8913d082010-02-26 05:48:29 +0000713 if (result) {
snelsonfc007bb2010-03-24 23:14:32 +0000714 msg_cerr("%s failed during command execution at address 0x%x\n",
snelson8913d082010-02-26 05:48:29 +0000715 __func__, addr);
716 }
717 return result;
718}
719
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000720static int spi_nbyte_program(struct flashctx *flash, unsigned int addr, const uint8_t *bytes, unsigned int len)
snelson8913d082010-02-26 05:48:29 +0000721{
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000722 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_WRITE && spi_master_4ba(flash);
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000723 const uint8_t op = native_4ba ? JEDEC_BYTE_PROGRAM_4BA : JEDEC_BYTE_PROGRAM;
724 return spi_write_cmd(flash, op, native_4ba, addr, bytes, len, 10);
snelson8913d082010-02-26 05:48:29 +0000725}
726
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100727int spi_nbyte_read(struct flashctx *flash, unsigned int address, uint8_t *bytes,
728 unsigned int len)
snelson8913d082010-02-26 05:48:29 +0000729{
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000730 const bool native_4ba = flash->chip->feature_bits & FEATURE_4BA_READ && spi_master_4ba(flash);
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000731 uint8_t cmd[1 + JEDEC_MAX_ADDR_LEN] = { native_4ba ? JEDEC_READ_4BA : JEDEC_READ, };
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000732
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000733 const int addr_len = spi_prepare_address(flash, cmd, native_4ba, address);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000734 if (addr_len < 0)
735 return 1;
snelson8913d082010-02-26 05:48:29 +0000736
737 /* Send Read */
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000738 return spi_send_command(flash, 1 + addr_len, len, cmd, bytes);
snelson8913d082010-02-26 05:48:29 +0000739}
740
741/*
hailfinger39d159a2010-05-21 23:09:42 +0000742 * Read a part of the flash chip.
hailfingerc7d06c62010-07-14 16:19:05 +0000743 * FIXME: Use the chunk code from Michael Karcher instead.
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000744 * Each naturally aligned area is read separately in chunks with a maximum size of chunksize.
snelson8913d082010-02-26 05:48:29 +0000745 */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100746int spi_read_chunked(struct flashctx *flash, uint8_t *buf, unsigned int start,
747 unsigned int len, unsigned int chunksize)
snelson8913d082010-02-26 05:48:29 +0000748{
David Hendricks1ed1d352011-11-23 17:54:37 -0800749 int rc = 0, chunk_status = 0;
stefanctc5eb8a92011-11-23 09:13:48 +0000750 unsigned int i, j, starthere, lenhere, toread;
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000751 /* Limit for multi-die 4-byte-addressing chips. */
752 unsigned int area_size = min(flash->chip->total_size * 1024, 16 * 1024 * 1024);
snelson8913d082010-02-26 05:48:29 +0000753
754 /* Warning: This loop has a very unusual condition and body.
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000755 * The loop needs to go through each area with at least one affected
756 * byte. The lowest area number is (start / area_size) since that
757 * division rounds down. The highest area number we want is the area
snelson8913d082010-02-26 05:48:29 +0000758 * where the last byte of the range lives. That last byte has the
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000759 * address (start + len - 1), thus the highest area number is
760 * (start + len - 1) / area_size. Since we want to include that last
761 * area as well, the loop condition uses <=.
snelson8913d082010-02-26 05:48:29 +0000762 */
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000763 for (i = start / area_size; i <= (start + len - 1) / area_size; i++) {
764 /* Byte position of the first byte in the range in this area. */
snelson8913d082010-02-26 05:48:29 +0000765 /* starthere is an offset to the base address of the chip. */
Edward O'Callaghand825ac02019-07-26 21:36:16 +1000766 starthere = max(start, i * area_size);
767 /* Length of bytes in the range in this area. */
768 lenhere = min(start + len, (i + 1) * area_size) - starthere;
snelson8913d082010-02-26 05:48:29 +0000769 for (j = 0; j < lenhere; j += chunksize) {
770 toread = min(chunksize, lenhere - j);
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000771 chunk_status = spi_nbyte_read(flash, starthere + j, buf + starthere - start + j, toread);
David Hendricks1ed1d352011-11-23 17:54:37 -0800772 if (chunk_status) {
773 if (ignore_error(chunk_status)) {
774 /* fill this chunk with 0xff bytes and
775 let caller know about the error */
776 memset(buf + starthere - start + j, 0xff, toread);
777 rc = chunk_status;
778 chunk_status = 0;
779 continue;
780 } else {
781 rc = chunk_status;
782 break;
783 }
784 }
snelson8913d082010-02-26 05:48:29 +0000785 }
David Hendricks1ed1d352011-11-23 17:54:37 -0800786 if (chunk_status)
snelson8913d082010-02-26 05:48:29 +0000787 break;
788 }
789
790 return rc;
791}
792
793/*
hailfinger39d159a2010-05-21 23:09:42 +0000794 * Write a part of the flash chip.
hailfingerc7d06c62010-07-14 16:19:05 +0000795 * FIXME: Use the chunk code from Michael Karcher instead.
hailfinger39d159a2010-05-21 23:09:42 +0000796 * Each page is written separately in chunks with a maximum size of chunksize.
797 */
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100798int spi_write_chunked(struct flashctx *flash, const uint8_t *buf, unsigned int start,
799 unsigned int len, unsigned int chunksize)
hailfinger39d159a2010-05-21 23:09:42 +0000800{
stefanctc5eb8a92011-11-23 09:13:48 +0000801 unsigned int i, j, starthere, lenhere, towrite;
hailfinger39d159a2010-05-21 23:09:42 +0000802 /* FIXME: page_size is the wrong variable. We need max_writechunk_size
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700803 * in struct flashctx to do this properly. All chips using
hailfinger39d159a2010-05-21 23:09:42 +0000804 * spi_chip_write_256 have page_size set to max_writechunk_size, so
805 * we're OK for now.
806 */
Patrick Georgif3fa2992017-02-02 16:24:44 +0100807 unsigned int page_size = flash->chip->page_size;
hailfinger39d159a2010-05-21 23:09:42 +0000808
809 /* Warning: This loop has a very unusual condition and body.
810 * The loop needs to go through each page with at least one affected
811 * byte. The lowest page number is (start / page_size) since that
812 * division rounds down. The highest page number we want is the page
813 * where the last byte of the range lives. That last byte has the
814 * address (start + len - 1), thus the highest page number is
815 * (start + len - 1) / page_size. Since we want to include that last
816 * page as well, the loop condition uses <=.
817 */
818 for (i = start / page_size; i <= (start + len - 1) / page_size; i++) {
819 /* Byte position of the first byte in the range in this page. */
820 /* starthere is an offset to the base address of the chip. */
821 starthere = max(start, i * page_size);
822 /* Length of bytes in the range in this page. */
823 lenhere = min(start + len, (i + 1) * page_size) - starthere;
824 for (j = 0; j < lenhere; j += chunksize) {
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000825 int rc;
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100826
hailfinger39d159a2010-05-21 23:09:42 +0000827 towrite = min(chunksize, lenhere - j);
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000828 rc = spi_nbyte_program(flash, starthere + j, buf + starthere - start + j, towrite);
hailfinger39d159a2010-05-21 23:09:42 +0000829 if (rc)
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000830 return rc;
hailfinger39d159a2010-05-21 23:09:42 +0000831 }
hailfinger39d159a2010-05-21 23:09:42 +0000832 }
833
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000834 return 0;
hailfinger39d159a2010-05-21 23:09:42 +0000835}
836
837/*
snelson8913d082010-02-26 05:48:29 +0000838 * Program chip using byte programming. (SLOW!)
839 * This is for chips which can only handle one byte writes
840 * and for chips where memory mapped programming is impossible
841 * (e.g. due to size constraints in IT87* for over 512 kB)
842 */
hailfingerc7d06c62010-07-14 16:19:05 +0000843/* real chunksize is 1, logical chunksize is 1 */
Patrick Georgiab8353e2017-02-03 18:32:01 +0100844int spi_chip_write_1(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
snelson8913d082010-02-26 05:48:29 +0000845{
stefanctc5eb8a92011-11-23 09:13:48 +0000846 unsigned int i;
snelson8913d082010-02-26 05:48:29 +0000847
hailfingerc7d06c62010-07-14 16:19:05 +0000848 for (i = start; i < start + len; i++) {
Edward O'Callaghan4fe3a972019-06-19 16:56:10 +1000849 if (spi_nbyte_program(flash, i, buf + i - start, 1))
snelson8913d082010-02-26 05:48:29 +0000850 return 1;
snelson8913d082010-02-26 05:48:29 +0000851 }
snelson8913d082010-02-26 05:48:29 +0000852 return 0;
853}
854
Edward O'Callaghaneeaac6b2020-10-12 19:51:56 +1100855int default_spi_write_aai(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len)
hailfingerc7d06c62010-07-14 16:19:05 +0000856{
857 uint32_t pos = start;
snelson8913d082010-02-26 05:48:29 +0000858 int result;
hailfinger19db0922010-06-20 10:41:35 +0000859 unsigned char cmd[JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE] = {
860 JEDEC_AAI_WORD_PROGRAM,
861 };
snelson8913d082010-02-26 05:48:29 +0000862
hailfingerc7d06c62010-07-14 16:19:05 +0000863 /* The even start address and even length requirements can be either
864 * honored outside this function, or we can call spi_byte_program
865 * for the first and/or last byte and use AAI for the rest.
hailfinger71e1bd42010-10-13 22:26:56 +0000866 * FIXME: Move this to generic code.
hailfingerc7d06c62010-07-14 16:19:05 +0000867 */
hailfinger19db0922010-06-20 10:41:35 +0000868 /* The data sheet requires a start address with the low bit cleared. */
hailfingerc7d06c62010-07-14 16:19:05 +0000869 if (start % 2) {
hailfinger19db0922010-06-20 10:41:35 +0000870 msg_cerr("%s: start address not even! Please report a bug at "
871 "flashrom@flashrom.org\n", __func__);
hailfinger71e1bd42010-10-13 22:26:56 +0000872 if (spi_chip_write_1(flash, buf, start, start % 2))
873 return SPI_GENERIC_ERROR;
874 pos += start % 2;
875 /* Do not return an error for now. */
876 //return SPI_GENERIC_ERROR;
hailfinger19db0922010-06-20 10:41:35 +0000877 }
878 /* The data sheet requires total AAI write length to be even. */
879 if (len % 2) {
880 msg_cerr("%s: total write length not even! Please report a "
881 "bug at flashrom@flashrom.org\n", __func__);
hailfinger71e1bd42010-10-13 22:26:56 +0000882 /* Do not return an error for now. */
883 //return SPI_GENERIC_ERROR;
hailfinger19db0922010-06-20 10:41:35 +0000884 }
885
Edward O'Callaghan031831d2019-06-19 16:27:43 +1000886 result = spi_write_cmd(flash, JEDEC_AAI_WORD_PROGRAM, false, start, buf + pos - start, 2, 10);
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000887 if (result)
Edward O'Callaghan633cbd62019-06-17 15:43:56 +1000888 goto bailout;
hailfinger19db0922010-06-20 10:41:35 +0000889
890 /* We already wrote 2 bytes in the multicommand step. */
891 pos += 2;
892
hailfinger71e1bd42010-10-13 22:26:56 +0000893 /* Are there at least two more bytes to write? */
894 while (pos < start + len - 1) {
hailfingerdef852d2010-10-27 22:07:11 +0000895 cmd[1] = buf[pos++ - start];
896 cmd[2] = buf[pos++ - start];
Edward O'Callaghan633cbd62019-06-17 15:43:56 +1000897 result = spi_send_command(flash, JEDEC_AAI_WORD_PROGRAM_CONT_OUTSIZE, 0, cmd, NULL);
Edward O'Callaghan3eaadb02019-10-14 16:08:23 +1100898 if (result != 0) {
Edward O'Callaghan633cbd62019-06-17 15:43:56 +1000899 msg_cerr("%s failed during followup AAI command execution: %d\n", __func__, result);
900 goto bailout;
901 }
Edward O'Callaghane5190df2019-06-17 15:23:26 +1000902 if (spi_poll_wip(flash, 10))
903 goto bailout;
hailfinger19db0922010-06-20 10:41:35 +0000904 }
905
Edward O'Callaghaneeaac6b2020-10-12 19:51:56 +1100906 /* Use WRDI to exit AAI mode. This needs to be done before issuing any other non-AAI command. */
907 result = spi_write_disable(flash);
908 if (result != 0) {
909 msg_cerr("%s failed to disable AAI mode.\n", __func__);
910 return SPI_GENERIC_ERROR;
911 }
hailfinger71e1bd42010-10-13 22:26:56 +0000912
913 /* Write remaining byte (if any). */
914 if (pos < start + len) {
hailfingerdef852d2010-10-27 22:07:11 +0000915 if (spi_chip_write_1(flash, buf + pos - start, pos, pos % 2))
hailfinger71e1bd42010-10-13 22:26:56 +0000916 return SPI_GENERIC_ERROR;
hailfinger71e1bd42010-10-13 22:26:56 +0000917 }
918
snelson8913d082010-02-26 05:48:29 +0000919 return 0;
Edward O'Callaghan633cbd62019-06-17 15:43:56 +1000920
921bailout:
Edward O'Callaghaneeaac6b2020-10-12 19:51:56 +1100922 result = spi_write_disable(flash);
923 if (result != 0)
924 msg_cerr("%s failed to disable AAI mode.\n", __func__);
Edward O'Callaghan633cbd62019-06-17 15:43:56 +1000925 return SPI_GENERIC_ERROR;
snelson8913d082010-02-26 05:48:29 +0000926}