blob: d6ba8a0a6a30ab51316138e31f02f6c1a8271837 [file] [log] [blame]
David Hendricks82fd8ae2010-08-04 14:34:54 -07001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
27enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
39 PROGRAMMER_NICREALTEK2,
David Hendricksc801adb2010-12-09 16:58:56 -080040#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -070041#if CONFIG_NICNATSEMI == 1
42 PROGRAMMER_NICNATSEMI,
David Hendricksc801adb2010-12-09 16:58:56 -080043#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -070044#if CONFIG_GFXNVIDIA == 1
45 PROGRAMMER_GFXNVIDIA,
46#endif
47#if CONFIG_DRKAISER == 1
48 PROGRAMMER_DRKAISER,
49#endif
50#if CONFIG_SATASII == 1
51 PROGRAMMER_SATASII,
52#endif
53#if CONFIG_ATAHPT == 1
54 PROGRAMMER_ATAHPT,
55#endif
56#if CONFIG_INTERNAL == 1
57#if defined(__i386__) || defined(__x86_64__)
58 PROGRAMMER_IT87SPI,
59#endif
60#endif
61#if CONFIG_FT2232_SPI == 1
62 PROGRAMMER_FT2232_SPI,
63#endif
64#if CONFIG_SERPROG == 1
65 PROGRAMMER_SERPROG,
66#endif
67#if CONFIG_BUSPIRATE_SPI == 1
68 PROGRAMMER_BUSPIRATE_SPI,
69#endif
70#if CONFIG_DEDIPROG == 1
71 PROGRAMMER_DEDIPROG,
72#endif
73#if CONFIG_RAYER_SPI == 1
74 PROGRAMMER_RAYER_SPI,
75#endif
David Hendricksc801adb2010-12-09 16:58:56 -080076#if CONFIG_NICINTEL_SPI == 1
77 PROGRAMMER_NICINTEL_SPI,
78#endif
David Hendricks668f29d2011-01-27 18:51:45 -080079#if CONFIG_OGP_SPI == 1
80 PROGRAMMER_OGP_SPI,
81#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -070082 PROGRAMMER_INVALID /* This must always be the last entry. */
83};
84
85extern enum programmer programmer;
86
87struct programmer_entry {
88 const char *vendor;
89 const char *name;
90
91 int (*init) (void);
92 int (*shutdown) (void);
93
94 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
95 size_t len);
96 void (*unmap_flash_region) (void *virt_addr, size_t len);
97
98 void (*chip_writeb) (uint8_t val, chipaddr addr);
99 void (*chip_writew) (uint16_t val, chipaddr addr);
100 void (*chip_writel) (uint32_t val, chipaddr addr);
101 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
102 uint8_t (*chip_readb) (const chipaddr addr);
103 uint16_t (*chip_readw) (const chipaddr addr);
104 uint32_t (*chip_readl) (const chipaddr addr);
105 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
106 void (*delay) (int usecs);
107};
108
109extern const struct programmer_entry programmer_table[];
110
111int programmer_init(char *param);
112int programmer_shutdown(void);
113
114enum bitbang_spi_master_type {
115 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
116#if CONFIG_RAYER_SPI == 1
117 BITBANG_SPI_MASTER_RAYER,
118#endif
David Hendricksc801adb2010-12-09 16:58:56 -0800119#if CONFIG_NICINTEL_SPI == 1
120 BITBANG_SPI_MASTER_NICINTEL,
121#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -0700122#if CONFIG_INTERNAL == 1
123#if defined(__i386__) || defined(__x86_64__)
124 BITBANG_SPI_MASTER_MCP,
125#endif
126#endif
David Hendricks668f29d2011-01-27 18:51:45 -0800127#if CONFIG_OGP_SPI == 1
128 BITBANG_SPI_MASTER_OGP,
129#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -0700130};
131
132struct bitbang_spi_master {
133 enum bitbang_spi_master_type type;
134
135 /* Note that CS# is active low, so val=0 means the chip is active. */
136 void (*set_cs) (int val);
137 void (*set_sck) (int val);
138 void (*set_mosi) (int val);
139 int (*get_miso) (void);
David Hendricksc801adb2010-12-09 16:58:56 -0800140 void (*request_bus) (void);
141 void (*release_bus) (void);
David Hendricks82fd8ae2010-08-04 14:34:54 -0700142};
143
144#if CONFIG_INTERNAL == 1
145struct penable {
146 uint16_t vendor_id;
147 uint16_t device_id;
148 int status;
149 const char *vendor_name;
150 const char *device_name;
151 int (*doit) (struct pci_dev *dev, const char *name);
152};
153
154extern const struct penable chipset_enables[];
155
156struct board_pciid_enable {
157 /* Any device, but make it sensible, like the ISA bridge. */
158 uint16_t first_vendor;
159 uint16_t first_device;
160 uint16_t first_card_vendor;
161 uint16_t first_card_device;
162
163 /* Any device, but make it sensible, like
164 * the host bridge. May be NULL.
165 */
166 uint16_t second_vendor;
167 uint16_t second_device;
168 uint16_t second_card_vendor;
169 uint16_t second_card_device;
170
171 /* Pattern to match DMI entries */
172 const char *dmi_pattern;
173
174 /* The vendor / part name from the coreboot table. */
175 const char *lb_vendor;
176 const char *lb_part;
177
178 const char *vendor_name;
179 const char *board_name;
180
181 int max_rom_decode_parallel;
182 int status;
183 int (*enable) (void);
184};
185
186extern const struct board_pciid_enable board_pciid_enables[];
187
188struct board_info {
189 const char *vendor;
190 const char *name;
191 const int working;
192#ifdef CONFIG_PRINT_WIKI
193 const char *url;
194 const char *note;
195#endif
196};
197
198extern const struct board_info boards_known[];
199extern const struct board_info laptops_known[];
200#endif
201
202/* udelay.c */
203void myusec_delay(int usecs);
204void myusec_calibrate_delay(void);
205void internal_delay(int usecs);
206
207#if NEED_PCI == 1
208/* pcidev.c */
209extern uint32_t io_base_addr;
210extern struct pci_access *pacc;
211extern struct pci_dev *pcidev_dev;
212struct pcidev_status {
213 uint16_t vendor_id;
214 uint16_t device_id;
215 int status;
216 const char *vendor_name;
217 const char *device_name;
218};
219uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, const struct pcidev_status *devs);
220uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, const struct pcidev_status *devs);
David Hendricksc801adb2010-12-09 16:58:56 -0800221/* rpci_write_* are reversible writes. The original PCI config space register
222 * contents will be restored on shutdown.
223 */
David Hendricks668f29d2011-01-27 18:51:45 -0800224int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
225int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
226int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
David Hendricks82fd8ae2010-08-04 14:34:54 -0700227#endif
228
229/* print.c */
David Hendricks668f29d2011-01-27 18:51:45 -0800230#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI >= 1
David Hendricks82fd8ae2010-08-04 14:34:54 -0700231void print_supported_pcidevs(const struct pcidev_status *devs);
232#endif
233
234/* board_enable.c */
235void w836xx_ext_enter(uint16_t port);
236void w836xx_ext_leave(uint16_t port);
237int it8705f_write_enable(uint8_t port);
238uint8_t sio_read(uint16_t port, uint8_t reg);
239void sio_write(uint16_t port, uint8_t reg, uint8_t data);
240void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
241int board_flash_enable(const char *vendor, const char *part);
242
243/* chipset_enable.c */
244int chipset_flash_enable(void);
245
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800246/* chipset_enable.c */
247int get_target_bus_from_chipset(enum chipbustype *target_bus);
248
David Hendricks82fd8ae2010-08-04 14:34:54 -0700249/* processor_enable.c */
250int processor_flash_enable(void);
251
252/* physmap.c */
253void *physmap(const char *descr, unsigned long phys_addr, size_t len);
254void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
255void physunmap(void *virt_addr, size_t len);
256int setup_cpu_msr(int cpu);
257void cleanup_cpu_msr(void);
258
259/* cbtable.c */
260void lb_vendor_dev_from_string(char *boardstring);
261int coreboot_init(void);
262extern char *lb_part, *lb_vendor;
263extern int partvendor_from_cbtable;
264
265/* dmi.c */
266extern int has_dmi_support;
267void dmi_init(void);
268int dmi_match(const char *pattern);
269
270/* internal.c */
271#if NEED_PCI == 1
272struct superio {
273 uint16_t vendor;
274 uint16_t port;
275 uint16_t model;
276};
277extern struct superio superio;
278#define SUPERIO_VENDOR_NONE 0x0
279#define SUPERIO_VENDOR_ITE 0x1
280struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
281struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
282struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
283struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
284 uint16_t card_vendor, uint16_t card_device);
285#endif
286void get_io_perms(void);
287void release_io_perms(void);
288#if CONFIG_INTERNAL == 1
289extern int is_laptop;
290extern int force_boardenable;
291extern int force_boardmismatch;
292void probe_superio(void);
293int internal_init(void);
294int internal_shutdown(void);
295void internal_chip_writeb(uint8_t val, chipaddr addr);
296void internal_chip_writew(uint16_t val, chipaddr addr);
297void internal_chip_writel(uint32_t val, chipaddr addr);
298uint8_t internal_chip_readb(const chipaddr addr);
299uint16_t internal_chip_readw(const chipaddr addr);
300uint32_t internal_chip_readl(const chipaddr addr);
301void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
302#endif
303
304/* hwaccess.c */
305void mmio_writeb(uint8_t val, void *addr);
306void mmio_writew(uint16_t val, void *addr);
307void mmio_writel(uint32_t val, void *addr);
308uint8_t mmio_readb(void *addr);
309uint16_t mmio_readw(void *addr);
310uint32_t mmio_readl(void *addr);
311void mmio_le_writeb(uint8_t val, void *addr);
312void mmio_le_writew(uint16_t val, void *addr);
313void mmio_le_writel(uint32_t val, void *addr);
314uint8_t mmio_le_readb(void *addr);
315uint16_t mmio_le_readw(void *addr);
316uint32_t mmio_le_readl(void *addr);
317#define pci_mmio_writeb mmio_le_writeb
318#define pci_mmio_writew mmio_le_writew
319#define pci_mmio_writel mmio_le_writel
320#define pci_mmio_readb mmio_le_readb
321#define pci_mmio_readw mmio_le_readw
322#define pci_mmio_readl mmio_le_readl
323
324/* programmer.c */
325int noop_shutdown(void);
326void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
327void fallback_unmap(void *virt_addr, size_t len);
328uint8_t noop_chip_readb(const chipaddr addr);
329void noop_chip_writeb(uint8_t val, chipaddr addr);
330void fallback_chip_writew(uint16_t val, chipaddr addr);
331void fallback_chip_writel(uint32_t val, chipaddr addr);
332void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
333uint16_t fallback_chip_readw(const chipaddr addr);
334uint32_t fallback_chip_readl(const chipaddr addr);
335void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
336
337/* dummyflasher.c */
338#if CONFIG_DUMMY == 1
339int dummy_init(void);
340int dummy_shutdown(void);
341void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
342void dummy_unmap(void *virt_addr, size_t len);
343void dummy_chip_writeb(uint8_t val, chipaddr addr);
344void dummy_chip_writew(uint16_t val, chipaddr addr);
345void dummy_chip_writel(uint32_t val, chipaddr addr);
346void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
347uint8_t dummy_chip_readb(const chipaddr addr);
348uint16_t dummy_chip_readw(const chipaddr addr);
349uint32_t dummy_chip_readl(const chipaddr addr);
350void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
351int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
352 const unsigned char *writearr, unsigned char *readarr);
353int dummy_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
354int dummy_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
355#endif
356
357/* nic3com.c */
358#if CONFIG_NIC3COM == 1
359int nic3com_init(void);
360int nic3com_shutdown(void);
361void nic3com_chip_writeb(uint8_t val, chipaddr addr);
362uint8_t nic3com_chip_readb(const chipaddr addr);
363extern const struct pcidev_status nics_3com[];
364#endif
365
366/* gfxnvidia.c */
367#if CONFIG_GFXNVIDIA == 1
368int gfxnvidia_init(void);
369int gfxnvidia_shutdown(void);
370void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
371uint8_t gfxnvidia_chip_readb(const chipaddr addr);
372extern const struct pcidev_status gfx_nvidia[];
373#endif
374
375/* drkaiser.c */
376#if CONFIG_DRKAISER == 1
377int drkaiser_init(void);
378int drkaiser_shutdown(void);
379void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
380uint8_t drkaiser_chip_readb(const chipaddr addr);
381extern const struct pcidev_status drkaiser_pcidev[];
382#endif
383
384/* nicrealtek.c */
385#if CONFIG_NICREALTEK == 1
386int nicrealtek_init(void);
387int nicsmc1211_init(void);
388int nicrealtek_shutdown(void);
389void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
390uint8_t nicrealtek_chip_readb(const chipaddr addr);
391extern const struct pcidev_status nics_realtek[];
392extern const struct pcidev_status nics_realteksmc1211[];
393#endif
394
395/* nicnatsemi.c */
396#if CONFIG_NICNATSEMI == 1
397int nicnatsemi_init(void);
398int nicnatsemi_shutdown(void);
399void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
400uint8_t nicnatsemi_chip_readb(const chipaddr addr);
401extern const struct pcidev_status nics_natsemi[];
402#endif
403
David Hendricksc801adb2010-12-09 16:58:56 -0800404/* nicintel_spi.c */
405#if CONFIG_NICINTEL_SPI == 1
406int nicintel_spi_init(void);
407int nicintel_spi_shutdown(void);
408int nicintel_spi_send_command(unsigned int writecnt, unsigned int readcnt,
409 const unsigned char *writearr, unsigned char *readarr);
410void nicintel_spi_chip_writeb(uint8_t val, chipaddr addr);
411extern const struct pcidev_status nics_intel_spi[];
412#endif
413
David Hendricks668f29d2011-01-27 18:51:45 -0800414/* ogp_spi.c */
415#if CONFIG_OGP_SPI == 1
416int ogp_spi_init(void);
417int ogp_spi_shutdown(void);
418extern const struct pcidev_status ogp_spi[];
419#endif
420
David Hendricks82fd8ae2010-08-04 14:34:54 -0700421/* satasii.c */
422#if CONFIG_SATASII == 1
423int satasii_init(void);
424int satasii_shutdown(void);
425void satasii_chip_writeb(uint8_t val, chipaddr addr);
426uint8_t satasii_chip_readb(const chipaddr addr);
427extern const struct pcidev_status satas_sii[];
428#endif
429
430/* atahpt.c */
431#if CONFIG_ATAHPT == 1
432int atahpt_init(void);
433int atahpt_shutdown(void);
434void atahpt_chip_writeb(uint8_t val, chipaddr addr);
435uint8_t atahpt_chip_readb(const chipaddr addr);
436extern const struct pcidev_status ata_hpt[];
437#endif
438
439/* ft2232_spi.c */
440#if CONFIG_FT2232_SPI == 1
441struct usbdev_status {
David Hendricksc801adb2010-12-09 16:58:56 -0800442 uint16_t vendor_id;
443 uint16_t device_id;
444 int status;
445 const char *vendor_name;
446 const char *device_name;
David Hendricks82fd8ae2010-08-04 14:34:54 -0700447};
448int ft2232_spi_init(void);
449int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
450int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
451int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
452extern const struct usbdev_status devs_ft2232spi[];
453void print_supported_usbdevs(const struct usbdev_status *devs);
454#endif
455
456/* rayer_spi.c */
457#if CONFIG_RAYER_SPI == 1
458int rayer_spi_init(void);
459#endif
460
461/* mcp6x_spi.c */
462#if CONFIG_INTERNAL == 1
463#if defined(__i386__) || defined(__x86_64__)
464int mcp6x_spi_init(int want_spi);
465#endif
466#endif
467
468/* bitbang_spi.c */
469int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
David Hendricksc801adb2010-12-09 16:58:56 -0800470int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
David Hendricks82fd8ae2010-08-04 14:34:54 -0700471int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
472int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
473int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
474
475/* buspirate_spi.c */
476struct buspirate_spispeeds {
477 const char *name;
478 const int speed;
479};
480int buspirate_spi_init(void);
481int buspirate_spi_shutdown(void);
482int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
483int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
484int buspirate_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
485
486/* dediprog.c */
487int dediprog_init(void);
488int dediprog_shutdown(void);
489int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
490int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
David Hendricksc801adb2010-12-09 16:58:56 -0800491int dediprog_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
David Hendricks82fd8ae2010-08-04 14:34:54 -0700492
493/* flashrom.c */
494struct decode_sizes {
495 uint32_t parallel;
496 uint32_t lpc;
497 uint32_t fwh;
498 uint32_t spi;
499};
500extern struct decode_sizes max_rom_decode;
501extern int programmer_may_write;
502extern unsigned long flashbase;
503void check_chip_supported(struct flashchip *flash);
504int check_max_decode(enum chipbustype buses, uint32_t size);
505char *extract_programmer_param(char *param_name);
506
507/* layout.c */
508int show_id(uint8_t *bios, int size, int force);
509
510/* spi.c */
511enum spi_controller {
512 SPI_CONTROLLER_NONE,
513#if CONFIG_INTERNAL == 1
514#if defined(__i386__) || defined(__x86_64__)
515 SPI_CONTROLLER_ICH7,
516 SPI_CONTROLLER_ICH9,
David Hendricks52c18be2010-08-16 18:13:59 -0700517 SPI_CONTROLLER_IT85XX,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700518 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800519 SPI_CONTROLLER_MEC1308,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700520 SPI_CONTROLLER_SB600,
521 SPI_CONTROLLER_VIA,
522 SPI_CONTROLLER_WBSIO,
523 SPI_CONTROLLER_MCP6X_BITBANG,
David Hendricksc801adb2010-12-09 16:58:56 -0800524 SPI_CONTROLLER_WPCE775X,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700525#endif
526#endif
527#if CONFIG_FT2232_SPI == 1
528 SPI_CONTROLLER_FT2232,
529#endif
530#if CONFIG_DUMMY == 1
531 SPI_CONTROLLER_DUMMY,
532#endif
533#if CONFIG_BUSPIRATE_SPI == 1
534 SPI_CONTROLLER_BUSPIRATE,
535#endif
536#if CONFIG_DEDIPROG == 1
537 SPI_CONTROLLER_DEDIPROG,
538#endif
539#if CONFIG_RAYER_SPI == 1
540 SPI_CONTROLLER_RAYER,
541#endif
David Hendricksc801adb2010-12-09 16:58:56 -0800542#if CONFIG_NICINTEL_SPI == 1
543 SPI_CONTROLLER_NICINTEL,
544#endif
David Hendricks668f29d2011-01-27 18:51:45 -0800545#if CONFIG_OGP_SPI == 1
546 SPI_CONTROLLER_OGP,
547#endif
David Hendricks82fd8ae2010-08-04 14:34:54 -0700548 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
549};
550extern const int spi_programmer_count;
551struct spi_programmer {
552 int (*command)(unsigned int writecnt, unsigned int readcnt,
553 const unsigned char *writearr, unsigned char *readarr);
554 int (*multicommand)(struct spi_command *cmds);
555
556 /* Optimized functions for this programmer */
557 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
558 int (*write_256)(struct flashchip *flash, uint8_t *buf, int start, int len);
559};
560
561extern enum spi_controller spi_controller;
562extern const struct spi_programmer spi_programmer[];
563int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
564 const unsigned char *writearr, unsigned char *readarr);
565int default_spi_send_multicommand(struct spi_command *cmds);
566
567/* ichspi.c */
568#if CONFIG_INTERNAL == 1
569extern uint32_t ichspi_bbar;
570int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
571 int ich_generation);
572int via_init_spi(struct pci_dev *dev);
573int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
574 const unsigned char *writearr, unsigned char *readarr);
575int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
576int ich_spi_write_256(struct flashchip *flash, uint8_t * buf, int start, int len);
577int ich_spi_send_multicommand(struct spi_command *cmds);
578#endif
579
David Hendricks52c18be2010-08-16 18:13:59 -0700580/* it85spi.c */
581struct superio probe_superio_ite85xx(void);
582int it85xx_spi_init(void);
583int it85xx_shutdown(void);
584int it85xx_probe_spi_flash(const char *name);
585int it85xx_spi_send_command(unsigned int writecnt, unsigned int readcnt,
586 const unsigned char *writearr, unsigned char *readarr);
587
David Hendricks82fd8ae2010-08-04 14:34:54 -0700588/* it87spi.c */
589void enter_conf_mode_ite(uint16_t port);
590void exit_conf_mode_ite(uint16_t port);
591struct superio probe_superio_ite(void);
592int init_superio_ite(void);
593int it87spi_init(void);
594int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
595 const unsigned char *writearr, unsigned char *readarr);
596int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
597int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
598
David Hendricks46d32e32011-01-19 16:01:52 -0800599/* mec1308.c */
600struct superio probe_superio_mec1308(void);
601int mec1308_shutdown(void);
602int mec1308_probe_spi_flash(const char *name);
603int mec1308_spi_read(struct flashchip *flash,
604 uint8_t * buf, int start, int len);
605int mec1308_spi_write_256(struct flashchip *flash,
606 uint8_t *buf, int start, int len);
607int mec1308_spi_send_command(unsigned int writecnt, unsigned int readcnt,
608 const unsigned char *writearr,
609 unsigned char *readarr);
610
David Hendricks82fd8ae2010-08-04 14:34:54 -0700611/* sb600spi.c */
612#if CONFIG_INTERNAL == 1
613int sb600_probe_spi(struct pci_dev *dev);
614int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
615 const unsigned char *writearr, unsigned char *readarr);
616int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
617int sb600_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
618#endif
619
620/* wbsio_spi.c */
621#if CONFIG_INTERNAL == 1
622int wbsio_check_for_spi(void);
623int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
624 const unsigned char *writearr, unsigned char *readarr);
625int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
626#endif
627
628/* serprog.c */
629int serprog_init(void);
630int serprog_shutdown(void);
631void serprog_chip_writeb(uint8_t val, chipaddr addr);
632uint8_t serprog_chip_readb(const chipaddr addr);
633void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
634void serprog_delay(int delay);
635
636/* serial.c */
637#if _WIN32
638typedef HANDLE fdtype;
639#else
640typedef int fdtype;
641#endif
642
David Hendricksc801adb2010-12-09 16:58:56 -0800643/* wpce775x.c */
644struct superio probe_superio_wpce775x(void);
645int wpce775x_shutdown(void);
646int wpce775x_probe_spi_flash(const char *name);
647int wpce775x_spi_read(struct flashchip *flash,
648 uint8_t * buf, int start, int len);
649int wpce775x_spi_write_256(struct flashchip *flash,
650 uint8_t *buf, int start, int len);
651int wpce775x_spi_send_command(unsigned int writecnt, unsigned int readcnt,
652 const unsigned char *writearr,
653 unsigned char *readarr);
654
David Hendricks82fd8ae2010-08-04 14:34:54 -0700655void sp_flush_incoming(void);
656fdtype sp_openserport(char *dev, unsigned int baud);
657void __attribute__((noreturn)) sp_die(char *msg);
658extern fdtype sp_fd;
659int serialport_shutdown(void);
660int serialport_write(unsigned char *buf, unsigned int writecnt);
661int serialport_read(unsigned char *buf, unsigned int readcnt);
662
663#endif /* !__PROGRAMMER_H__ */