blob: e0341d50b40299050747186af010893d62019159 [file] [log] [blame]
hailfinger8a0f84b2010-05-21 22:28:19 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2009 Joerg Fischer <turboj@gmx.de>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
hailfinger324a9cc2010-05-26 01:45:41 +000021#if defined(__i386__) || defined(__x86_64__)
22
hailfinger8a0f84b2010-05-21 22:28:19 +000023#include <stdlib.h>
hailfinger8a0f84b2010-05-21 22:28:19 +000024#include "flash.h"
hailfinger428f6852010-07-27 22:41:39 +000025#include "programmer.h"
hailfinger8a0f84b2010-05-21 22:28:19 +000026
27#define PCI_VENDOR_ID_REALTEK 0x10ec
28#define PCI_VENDOR_ID_SMC1211 0x1113
29
30#define BIOS_ROM_ADDR 0xD4
31#define BIOS_ROM_DATA 0xD7
32
Patrick Georgi7c30fa92017-03-28 22:47:12 +020033static uint32_t io_base_addr = 0;
34
Patrick Georgi8ae16572017-03-09 15:59:25 +010035const struct dev_entry nics_realtek[] = {
uweae6a69a2010-05-24 17:39:14 +000036 {0x10ec, 0x8139, OK, "Realtek", "RTL8139/8139C/8139C+"},
uweae6a69a2010-05-24 17:39:14 +000037 {0x1113, 0x1211, OK, "SMC2", "1211TX"}, /* RTL8139 clone */
Patrick Georgi8ddfee92017-03-20 14:54:28 +010038 {0},
hailfinger8a0f84b2010-05-21 22:28:19 +000039};
40
Patrick Georgid4caa6b2017-03-28 21:22:55 +020041static void nicrealtek_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
42static uint8_t nicrealtek_chip_readb(const struct flashctx *flash, const chipaddr addr);
Patrick Georgi0a9533a2017-02-03 19:28:38 +010043static const struct par_master par_master_nicrealtek = {
hailfinger76bb7e92011-11-09 23:40:00 +000044 .chip_readb = nicrealtek_chip_readb,
45 .chip_readw = fallback_chip_readw,
46 .chip_readl = fallback_chip_readl,
47 .chip_readn = fallback_chip_readn,
48 .chip_writeb = nicrealtek_chip_writeb,
49 .chip_writew = fallback_chip_writew,
50 .chip_writel = fallback_chip_writel,
51 .chip_writen = fallback_chip_writen,
52};
53
David Hendricks93784b42016-08-09 17:00:38 -070054static int nicrealtek_shutdown(void *data)
dhendrix0ffc2eb2011-06-14 01:35:36 +000055{
56 /* FIXME: We forgot to disable software access again. */
dhendrix0ffc2eb2011-06-14 01:35:36 +000057 return 0;
58}
59
David Hendricksac1d25c2016-08-09 17:00:58 -070060int nicrealtek_init(void)
hailfinger8a0f84b2010-05-21 22:28:19 +000061{
Patrick Georgi7c30fa92017-03-28 22:47:12 +020062 struct pci_dev *dev = NULL;
63
Patrick Georgi2a2d67f2017-03-09 10:15:39 +010064 if (rget_io_perms())
65 return 1;
uweae6a69a2010-05-24 17:39:14 +000066
Patrick Georgi7c30fa92017-03-28 22:47:12 +020067 dev = pcidev_init(nics_realtek, PCI_BASE_ADDRESS_0);
68 if (!dev)
69 return 1;
70
71 io_base_addr = pcidev_readbar(dev, PCI_BASE_ADDRESS_0);
72 if (!io_base_addr)
73 return 1;
uweae6a69a2010-05-24 17:39:14 +000074
dhendrix0ffc2eb2011-06-14 01:35:36 +000075 if (register_shutdown(nicrealtek_shutdown, NULL))
76 return 1;
hailfinger76bb7e92011-11-09 23:40:00 +000077
Patrick Georgi0a9533a2017-02-03 19:28:38 +010078 register_par_master(&par_master_nicrealtek, BUS_PARALLEL);
hailfinger76bb7e92011-11-09 23:40:00 +000079
hailfinger8a0f84b2010-05-21 22:28:19 +000080 return 0;
81}
82
Patrick Georgid4caa6b2017-03-28 21:22:55 +020083static void nicrealtek_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr)
hailfinger8a0f84b2010-05-21 22:28:19 +000084{
hailfinger6ee8beb2010-06-14 14:18:37 +000085 /* Output addr and data, set WE to 0, set OE to 1, set CS to 0,
86 * enable software access.
87 */
uweae6a69a2010-05-24 17:39:14 +000088 OUTL(((uint32_t)addr & 0x01FFFF) | 0x0A0000 | (val << 24),
89 io_base_addr + BIOS_ROM_ADDR);
hailfinger6ee8beb2010-06-14 14:18:37 +000090 /* Output addr and data, set WE to 1, set OE to 1, set CS to 1,
91 * enable software access.
92 */
uweae6a69a2010-05-24 17:39:14 +000093 OUTL(((uint32_t)addr & 0x01FFFF) | 0x1E0000 | (val << 24),
94 io_base_addr + BIOS_ROM_ADDR);
hailfinger8a0f84b2010-05-21 22:28:19 +000095}
96
Patrick Georgid4caa6b2017-03-28 21:22:55 +020097static uint8_t nicrealtek_chip_readb(const struct flashctx *flash, const chipaddr addr)
hailfinger8a0f84b2010-05-21 22:28:19 +000098{
uweae6a69a2010-05-24 17:39:14 +000099 uint8_t val;
hailfinger8a0f84b2010-05-21 22:28:19 +0000100
hailfinger6ee8beb2010-06-14 14:18:37 +0000101 /* FIXME: Can we skip reading the old data and simply use 0? */
102 /* Read old data. */
uweae6a69a2010-05-24 17:39:14 +0000103 val = INB(io_base_addr + BIOS_ROM_DATA);
hailfinger6ee8beb2010-06-14 14:18:37 +0000104 /* Output new addr and old data, set WE to 1, set OE to 0, set CS to 0,
105 * enable software access.
106 */
uweae6a69a2010-05-24 17:39:14 +0000107 OUTL(((uint32_t)addr & 0x01FFFF) | 0x060000 | (val << 24),
108 io_base_addr + BIOS_ROM_ADDR);
109
hailfinger6ee8beb2010-06-14 14:18:37 +0000110 /* Read new data. */
uweae6a69a2010-05-24 17:39:14 +0000111 val = INB(io_base_addr + BIOS_ROM_DATA);
hailfinger6ee8beb2010-06-14 14:18:37 +0000112 /* Output addr and new data, set WE to 1, set OE to 1, set CS to 1,
113 * enable software access.
114 */
uweae6a69a2010-05-24 17:39:14 +0000115 OUTL(((uint32_t)addr & 0x01FFFF) | 0x1E0000 | (val << 24),
116 io_base_addr + BIOS_ROM_ADDR);
117
118 return val;
hailfinger8a0f84b2010-05-21 22:28:19 +0000119}
hailfinger324a9cc2010-05-26 01:45:41 +0000120
121#else
122#error PCI port I/O access is not supported on this architecture yet.
123#endif