blob: a3521bf290480c448194d59b78d3b2ce20443b1e [file] [log] [blame]
// SPDX-License-Identifier: BSD-3-Clause
/*
* Copyright 2015, Google Inc.
* All rights reserved.
*/
#include "lib/nonspd_modules.h"
const struct nonspd_mem_info elpida_lpddr3_edfa164a2ma_jd_f = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x80 },
.part_num =
{ 'E', 'D', 'F', 'A', '1', '6', '4', 'A', '2', 'M', 'A', '-',
'J', 'D', '-', 'F',},
};
const struct nonspd_mem_info hynix_ddr3l_h5tc4g63afr_pba = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'A', 'F', 'R', '-',
'P', 'B', 'A'},
};
const struct nonspd_mem_info hynix_ddr3l_h5tc4g63cfr_pba = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'C', 'F', 'R', '-',
'P', 'B', 'A'},
};
const struct nonspd_mem_info hynix_ddr3l_h5tc4g63efr_rda = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '5', 'T', 'C', '4', 'G', '6', '3', 'E', 'F', 'R', '-',
'R', 'D', 'A'},
};
const struct nonspd_mem_info hynix_lpddr3_h9ccnnn8gtmlar_nud = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 1,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'C', 'C', 'N', 'N', 'N', '8', 'G', 'T', 'M', 'L',
'A', 'R', '-', 'N', 'U', 'D',},
};
const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbjtalar_nud = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'J', 'T', 'A', 'L',
'A', 'R', '-', 'N', 'U', 'D',},
};
const struct nonspd_mem_info hynix_ddr3l_h5tc8g63amr_pba = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 16,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '5', 'T', 'C', '8', 'G', '6', '3', 'A', 'M', 'R', '-',
'P', 'B', 'A' },
};
const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbptblbr_nud = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'P', 'T', 'B', 'L',
'B', 'R', '-', 'N', 'U', 'D',},
};
const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbltblar_nud = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'L', 'T', 'B', 'L',
'A', 'R', '-', 'N', 'U', 'D',},
};
const struct nonspd_mem_info hynix_lpddr3_h9ccnnnbktmlbr_ntd = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'C', 'C', 'N', 'N', 'N', 'B', 'K', 'T', 'M', 'L',
'B', 'R', '-', 'N', 'T', 'D',},
};
const struct nonspd_mem_info hynix_lpddr4x_h9hcnnncpmalhr_nee = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'H', 'C', 'N', 'N', 'N', 'C', 'P', 'M', 'A', 'L',
'H', 'R', '-', 'N', 'E', 'E'},
};
const struct nonspd_mem_info hynix_lpddr4x_h9hcnnncpmmlxr_nee = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'H', 'C', 'N', 'N', 'N', 'C', 'P', 'M', 'M', 'L',
'X', 'R', '-', 'N', 'E', 'E'},
};
const struct nonspd_mem_info hynix_lpddr4x_h9hcnnnfammlxr_nee = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 65536,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.dram_mfg_id = { .msb = 0xad, .lsb = 0x80 },
.part_num =
{ 'H', '9', 'H', 'C', 'N', 'N', 'N', 'F', 'A', 'M', 'M', 'L',
'X', 'R', '-', 'N', 'E', 'E' },
};
const struct nonspd_mem_info micron_mt41k256m16ha = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num = { 'M', 'T', '4', '1', 'K', '2', '5', '6', 'M',
'1', '6', 'H', 'A', '-', '1', '2', '5' },
};
const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16dp_di = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
/* CL = 11, CWL = 8, min = 1.25ns, max <1.5ns */
.module_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6',
'M', '1', '6', 'D', 'P', '-', 'D', 'I' },
};
const struct nonspd_mem_info nanya_ddr3l_nt5cc256m16er_ek = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.part_num = { 'N', 'T', '5', 'C', 'C', '2', '5', '6',
'M', '1', '6', 'E', 'R', '-', 'E', 'K' },
};
const struct nonspd_mem_info nanya_lpddr3_nt6cl512t32am_h0 = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.dram_mfg_id = { .msb = 0x0b, .lsb = 0x03 },
.part_num = { 'N', 'T', '6', 'C', 'L', '5', '1', '2',
'T', '3', '2', 'A', 'M', '-', 'H', '0' },
};
const struct nonspd_mem_info samsung_k4b4g1646d = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D',
'-', 'B', 'Y', 'K', '0' },
};
const struct nonspd_mem_info samsung_k4b4g1646e = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E',
'-', 'B', 'Y', 'K', '0' },
};
const struct nonspd_mem_info samsung_k4b4g1646e_byma = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_UNDEFINED,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'E',
'-', 'B', 'Y', 'M', 'A' },
};
const struct nonspd_mem_info samsung_ddr3l_k4b4g1646d_byk0 = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'D', '-',
'B', 'Y', 'K', '0' },
};
const struct nonspd_mem_info samsung_ddr3l_k4b4g1646q_hyk0 = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 4096,
.num_ranks = 1,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '4', 'G', '1', '6', '4', '6', 'Q', '-',
'H', 'Y', 'K', '0' },
};
const struct nonspd_mem_info samsung_ddr3l_k4b8g1646q_myk0 = {
.dram_type = SPD_DRAM_TYPE_DDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 16,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'B', '8', 'G', '1', '6', '4', '6', 'Q', '-',
'M', 'Y', 'K', '0' },
};
const struct nonspd_mem_info samsung_lpddr3_k3qf2f20em_agce = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '3', 'Q', 'F', '2', 'F', '2', '0', 'E', 'M', '-',
'A', 'G', 'C', 'E' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egce = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-',
'E', 'G', 'C', 'E' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e6e304ee_egce = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'E', '-',
'E', 'G', 'C', 'E' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e6e304eb_egcf = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'B', '-',
'E', 'G', 'C', 'F' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e6e304ec_egcg = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num = { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'C',
'-', 'E', 'G', 'C', 'G' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e8e304ee_egce = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'E', '8', 'E', '3', '0', '4', 'E', 'E', '-',
'E', 'G', 'C', 'E' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e8e324eb_egcf = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'E', '8', 'E', '3', '2', '4', 'E', 'B', '-',
'E', 'G', 'C', 'F' },
};
const struct nonspd_mem_info samsung_lpddr3_k4e6e304ed_egcg = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num = { 'K', '4', 'E', '6', 'E', '3', '0', '4', 'E', 'D', '-',
'E', 'G', 'C', 'G' },
};
const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf_107wtb = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 1,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2', 'D',
'1', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
};
const struct nonspd_mem_info micron_lpddr3_mt52l256m32d1pf_10 = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 2048 * 8,
.num_ranks = 1,
.device_width = 64,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num = { 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '3', '2',
'D', '1', 'P', 'F', '-', '1', '0' },
};
const struct nonspd_mem_info micron_lpddr3_mt52l256m64d2pp_107wtb = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 8192,
.num_ranks = 1,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '2', 'L', '2', '5', '6', 'M', '6', '4', 'D',
'2', 'P', 'P', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
};
const struct nonspd_mem_info micron_lpddr3_mt52l512m32d2pf_107wtb = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 16384,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', '3', '2', 'D',
'2', 'P', 'F', '-', '1', '0', '7', 'W', 'T', ':', 'B' },
};
const struct nonspd_mem_info micron_lpddr3_mt52l512m32d2pf_10 = {
.dram_type = SPD_DRAM_TYPE_LPDDR3,
.module_type.ddr3_type = DDR3_MODULE_TYPE_SO_DIMM,
.module_size_mbits = 4096 * 8,
.num_ranks = 2,
.device_width = 64,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num = { 'M', 'T', '5', '2', 'L', '5', '1', '2', 'M', '3', '2',
'D', '2', 'P', 'F', '-', '1', '0' },
};
const struct nonspd_mem_info micron_lpddr4x_mt53e1g32d4nq_046wte = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '3', 'E', '1', 'G', '3', '2', 'D', '4', 'N',
'Q', '-', '4', '6', 'W', 'T', ':', 'E'},
};
const struct nonspd_mem_info micron_lpddr4x_mt53e1g32d2np_046wta = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 1,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '3', 'E', '1', 'G', '3', '2', 'D', '2', 'N',
'P', '-', '4', '6', 'W', 'T', ':', 'A'},
};
const struct nonspd_mem_info micron_lpddr4x_mt53e2g32d4nq_046wta = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 65536,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '3', 'E', '2', 'G', '3', '2', 'D', '4', 'N',
'Q', '-', '4', '6', 'W', 'T', ':', 'A'},
};
const struct nonspd_mem_info micron_lpddr4x_mt53d1g32d4dt_046wtd = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '5', '3', 'D', '1', 'G', '3', '2', 'D', '4', 'D',
'T', '-', '4', '6', 'W', 'T', ':', 'D'},
};
const struct nonspd_mem_info micron_lpddr4x_mt29vzzzad8dqksl = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'A', 'D', '8', 'D',
'Q', 'K', 'S', 'L'},
};
const struct nonspd_mem_info micron_lpddr4x_mt29vzzzad8gqfsl_046 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'A', 'D', '8', 'G',
'Q', 'F', 'S', 'L', '-', '0', '4', '6'},
};
const struct nonspd_mem_info micron_lpddr4x_mt29vzzzbd9dqkpr_046 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'B', 'D', '9', 'D',
'Q', 'K', 'P', 'R', '-', '0', '4', '6'},
};
const struct nonspd_mem_info micron_lpddr4x_mt29vzzzad9gqfsm_046 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x2c, .lsb = 0x00 },
.part_num =
{ 'M', 'T', '2', '9', 'V', 'Z', 'Z', 'Z', 'A', 'D', '9', 'G',
'Q', 'F', 'S', 'M', '-', '0', '4', '6'},
};
const struct nonspd_mem_info samsung_lpddr4_k3uh5h50mm_agcj = {
.dram_type = SPD_DRAM_TYPE_LPDDR4,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '3', 'U', 'H', '5', 'H', '5', '0', 'M', 'M', '-',
'A', 'G', 'C', 'J' },
};
const struct nonspd_mem_info samsung_lpddr4x_kmdh6001da_b422 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', 'M', 'D', 'H', '6', '0', '0', '1', 'D', 'A', '-',
'B', '4', '2', '2' },
};
const struct nonspd_mem_info samsung_lpddr4x_kmdp6001da_b425 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', 'M', 'D', 'P', '6', '0', '0', '1', 'D', 'A', '-',
'B', '4', '2', '5' },
};
const struct nonspd_mem_info samsung_lpddr4x_kmdv6001da_b620 = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', 'M', 'D', 'V', '6', '0', '0', '1', 'D', 'A', '-',
'B', '6', '2', '0' },
};
const struct nonspd_mem_info samsung_lpddr4x_k4ube3d4aa_mgcl = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'U', 'B', 'E', '3', 'D', '4', 'A', 'A', '-',
'M', 'G', 'C', 'L' },
};
const struct nonspd_mem_info samsung_lpddr4x_k4ube3d4aa_mgcr = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'U', 'B', 'E', '3', 'D', '4', 'A', 'A', '-',
'M', 'G', 'C', 'R' },
};
const struct nonspd_mem_info samsung_lpddr4x_k4uce3q4aa_mgcr = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 65536,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0xce, .lsb = 0x00 },
.part_num =
{ 'K', '4', 'U', 'C', 'E', '3', 'Q', '4', 'A', 'A', '-',
'M', 'G', 'C', 'R' },
};
const struct nonspd_mem_info sandisk_lpddr4x_sdada4cr_128g = {
.dram_type = SPD_DRAM_TYPE_LPDDR4X,
.module_size_mbits = 32768,
.num_ranks = 2,
.device_width = 32,
.module_mfg_id = { .msb = 0x45, .lsb = 0x00 },
.dram_mfg_id = { .msb = 0x45, .lsb = 0x00 },
.part_num =
{ 'S', 'D', 'A', 'D', 'A', '4', 'C', 'R', '-', '1', '2',
'8', 'G' },
};