blob: add4c202f86ef796176a17cc504baaa686b2a04b [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
Satyajitcdcebd82018-01-12 14:49:05 +053016#include "dri.h"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053017#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
Satyajitcdcebd82018-01-12 14:49:05 +053021#ifdef __ANDROID__
22#define DRI_PATH "/vendor/lib/dri/radeonsi_dri.so"
23#else
24#define DRI_PATH "/usr/lib64/dri/radeonsi_dri.so"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053025#endif
26
Satyajitcdcebd82018-01-12 14:49:05 +053027#define TILE_TYPE_LINEAR 0
28/* DRI backend decides tiling in this case. */
29#define TILE_TYPE_DRI 1
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053030
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010031struct amdgpu_priv {
Satyajitcdcebd82018-01-12 14:49:05 +053032 struct dri_driver dri;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010033 int drm_version;
34};
35
Gurchetan Singh767c5382018-05-05 00:42:12 +000036const static uint32_t render_target_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
Drew Davenport293d9e32018-06-20 15:46:50 -060037 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
38 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070039
Gurchetan Singh71bc6652018-09-17 17:42:05 -070040const static uint32_t texture_source_formats[] = { DRM_FORMAT_GR88, DRM_FORMAT_R8, DRM_FORMAT_NV21,
41 DRM_FORMAT_NV12, DRM_FORMAT_YVU420_ANDROID };
Shirish Sdf423df2017-04-18 16:21:59 +053042
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053043static int amdgpu_init(struct driver *drv)
44{
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010045 struct amdgpu_priv *priv;
46 drmVersionPtr drm_version;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080047 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -070048 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053049
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010050 priv = calloc(1, sizeof(struct amdgpu_priv));
51 if (!priv)
Satyajitcdcebd82018-01-12 14:49:05 +053052 return -ENOMEM;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053053
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010054 drm_version = drmGetVersion(drv_get_fd(drv));
55 if (!drm_version) {
56 free(priv);
Satyajitcdcebd82018-01-12 14:49:05 +053057 return -ENODEV;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010058 }
59
60 priv->drm_version = drm_version->version_minor;
61 drmFreeVersion(drm_version);
62
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010063 drv->priv = priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053064
Satyajitcdcebd82018-01-12 14:49:05 +053065 if (dri_init(drv, DRI_PATH, "radeonsi")) {
66 free(priv);
67 drv->priv = NULL;
68 return -ENODEV;
69 }
Shirish Sdf423df2017-04-18 16:21:59 +053070
Satyajitcdcebd82018-01-12 14:49:05 +053071 metadata.tiling = TILE_TYPE_LINEAR;
72 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -070073 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080074
Gurchetan Singhd3001452017-11-03 17:18:36 -070075 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
76 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080077
Satyajitcdcebd82018-01-12 14:49:05 +053078 drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
79 &metadata, BO_USE_TEXTURE_MASK);
80
Gurchetan Singh71bc6652018-09-17 17:42:05 -070081 /* Android CTS tests require this. */
82 drv_add_combination(drv, DRM_FORMAT_BGR888, &metadata, BO_USE_SW_MASK);
83
Satyajitcdcebd82018-01-12 14:49:05 +053084 /* Linear formats supported by display. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080085 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
86 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
87 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080088
Satyajitcdcebd82018-01-12 14:49:05 +053089 /* YUV formats for camera and display. */
90 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Miguel Casasdea0ccb2018-07-02 09:40:25 -040091 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
92 BO_USE_HW_VIDEO_DECODER);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080093
Satyajitcdcebd82018-01-12 14:49:05 +053094 drv_modify_combination(drv, DRM_FORMAT_NV21, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080095
Satyajitcdcebd82018-01-12 14:49:05 +053096 /*
97 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
98 * from camera.
99 */
100 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
101 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE);
102
103 /*
104 * The following formats will be allocated by the DRI backend and may be potentially tiled.
105 * Since format modifier support hasn't been implemented fully yet, it's not
106 * possible to enumerate the different types of buffers (like i915 can).
107 */
108 use_flags &= ~BO_USE_RENDERSCRIPT;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700109 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
110 use_flags &= ~BO_USE_SW_READ_OFTEN;
111 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800112
Satyajitcdcebd82018-01-12 14:49:05 +0530113 metadata.tiling = TILE_TYPE_DRI;
114 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800115
Gurchetan Singhd3001452017-11-03 17:18:36 -0700116 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
117 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800118
Satyajitcdcebd82018-01-12 14:49:05 +0530119 /* Potentially tiled formats supported by display. */
120 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
121 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800122 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singhd3001452017-11-03 17:18:36 -0700123 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530124}
125
126static void amdgpu_close(struct driver *drv)
127{
Satyajitcdcebd82018-01-12 14:49:05 +0530128 dri_close(drv);
129 free(drv->priv);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530130 drv->priv = NULL;
131}
132
Satyajitcdcebd82018-01-12 14:49:05 +0530133static int amdgpu_create_bo(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700134 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530135{
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530136 int ret;
Satyajitcdcebd82018-01-12 14:49:05 +0530137 uint32_t plane, stride;
138 struct combination *combo;
139 union drm_amdgpu_gem_create gem_create;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530140
Satyajitcdcebd82018-01-12 14:49:05 +0530141 combo = drv_get_combination(bo->drv, format, use_flags);
142 if (!combo)
143 return -EINVAL;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530144
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700145 if (combo->metadata.tiling == TILE_TYPE_DRI) {
Satyajit Sahuee98f4e2018-10-04 10:19:50 +0530146#ifdef __ANDROID__
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700147 /*
148 * Currently, the gralloc API doesn't differentiate between allocation time and map
149 * time strides. A workaround for amdgpu DRI buffers is to always to align to 256 at
150 * allocation time.
151 *
152 * See b/115946221,b/117942643
153 */
154 if (use_flags & (BO_USE_SW_MASK)) {
155 uint32_t bytes_per_pixel = drv_bytes_per_pixel_from_format(format, 0);
156 width = ALIGN(width, 256 / bytes_per_pixel);
157 }
Satyajit Sahuee98f4e2018-10-04 10:19:50 +0530158#endif
Satyajitcdcebd82018-01-12 14:49:05 +0530159 return dri_bo_create(bo, width, height, format, use_flags);
Gurchetan Singhd7630cd2018-10-25 17:12:18 -0700160 }
Satyajitcdcebd82018-01-12 14:49:05 +0530161
162 stride = drv_stride_from_format(format, width, 0);
Keiichi Watanabe79155d72018-08-13 16:44:54 +0900163 stride = ALIGN(stride, 256);
Satyajitcdcebd82018-01-12 14:49:05 +0530164
165 drv_bo_from_format(bo, stride, height, format);
Shirish Sdf423df2017-04-18 16:21:59 +0530166
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530167 memset(&gem_create, 0, sizeof(gem_create));
Shirish Sdf423df2017-04-18 16:21:59 +0530168 gem_create.in.bo_size = bo->total_size;
Satyajitcdcebd82018-01-12 14:49:05 +0530169 gem_create.in.alignment = 256;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800170 gem_create.in.domain_flags = 0;
Satyajitcdcebd82018-01-12 14:49:05 +0530171
Gurchetan Singh71bc6652018-09-17 17:42:05 -0700172 if (use_flags & (BO_USE_LINEAR | BO_USE_SW_MASK))
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800173 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
174
Deepak Sharma62a9c4e2018-05-01 12:11:27 -0700175 gem_create.in.domains = AMDGPU_GEM_DOMAIN_GTT;
176 if (!(use_flags & (BO_USE_SW_READ_OFTEN | BO_USE_SCANOUT)))
177 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800178
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530179 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800180 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
181 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530182 if (ret < 0)
183 return ret;
184
Shirish Sdf423df2017-04-18 16:21:59 +0530185 for (plane = 0; plane < bo->num_planes; plane++)
186 bo->handles[plane].u32 = gem_create.out.handle;
187
Satyajitcdcebd82018-01-12 14:49:05 +0530188 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530189}
190
Satyajitcdcebd82018-01-12 14:49:05 +0530191static int amdgpu_import_bo(struct bo *bo, struct drv_import_fd_data *data)
192{
193 struct combination *combo;
194 combo = drv_get_combination(bo->drv, data->format, data->use_flags);
195 if (!combo)
196 return -EINVAL;
197
198 if (combo->metadata.tiling == TILE_TYPE_DRI)
199 return dri_bo_import(bo, data);
200 else
201 return drv_prime_bo_import(bo, data);
202}
203
204static int amdgpu_destroy_bo(struct bo *bo)
205{
206 if (bo->priv)
207 return dri_bo_destroy(bo);
208 else
209 return drv_gem_bo_destroy(bo);
210}
211
212static void *amdgpu_map_bo(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530213{
214 int ret;
215 union drm_amdgpu_gem_mmap gem_map;
216
Satyajitcdcebd82018-01-12 14:49:05 +0530217 if (bo->priv)
218 return dri_bo_map(bo, vma, plane, map_flags);
219
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530220 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530221 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530222
223 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
224 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700225 drv_log("DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530226 return MAP_FAILED;
227 }
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700228
Gurchetan Singhee43c302017-11-14 18:20:27 -0800229 vma->length = bo->total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530230
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700231 return mmap(0, bo->total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
232 gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530233}
234
Satyajitcdcebd82018-01-12 14:49:05 +0530235static int amdgpu_unmap_bo(struct bo *bo, struct vma *vma)
236{
237 if (bo->priv)
238 return dri_bo_unmap(bo, vma);
239 else
240 return munmap(vma->addr, vma->length);
241}
242
Gurchetan Singha1892b22017-09-28 16:40:52 -0700243static uint32_t amdgpu_resolve_format(uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530244{
245 switch (format) {
Ricky Liang0b78e072017-11-10 09:17:17 +0800246 case DRM_FORMAT_FLEX_IMPLEMENTATION_DEFINED:
247 /* Camera subsystem requires NV12. */
248 if (use_flags & (BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE))
249 return DRM_FORMAT_NV12;
250 /*HACK: See b/28671744 */
251 return DRM_FORMAT_XBGR8888;
Shirish Sdf423df2017-04-18 16:21:59 +0530252 case DRM_FORMAT_FLEX_YCbCr_420_888:
253 return DRM_FORMAT_NV12;
254 default:
255 return format;
256 }
257}
258
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700259const struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530260 .name = "amdgpu",
261 .init = amdgpu_init,
262 .close = amdgpu_close,
Satyajitcdcebd82018-01-12 14:49:05 +0530263 .bo_create = amdgpu_create_bo,
264 .bo_destroy = amdgpu_destroy_bo,
265 .bo_import = amdgpu_import_bo,
266 .bo_map = amdgpu_map_bo,
267 .bo_unmap = amdgpu_unmap_bo,
Shirish Sdf423df2017-04-18 16:21:59 +0530268 .resolve_format = amdgpu_resolve_format,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530269};
270
271#endif