blob: eea1232f1a77dfe6f761c9d52622696423a6e5e9 [file] [log] [blame]
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05301/*
Daniele Castagna7a755de2016-12-16 17:32:30 -05002 * Copyright 2016 The Chromium OS Authors. All rights reserved.
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05303 * Use of this source code is governed by a BSD-style license that can be
4 * found in the LICENSE file.
5 */
6#ifdef DRV_AMDGPU
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -08007#include <amdgpu.h>
8#include <amdgpu_drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +05309#include <errno.h>
10#include <stdio.h>
11#include <stdlib.h>
12#include <string.h>
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +053013#include <sys/mman.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053014#include <xf86drm.h>
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053015
Satyajitcdcebd82018-01-12 14:49:05 +053016#include "dri.h"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053017#include "drv_priv.h"
18#include "helpers.h"
19#include "util.h"
20
Satyajitcdcebd82018-01-12 14:49:05 +053021#ifdef __ANDROID__
22#define DRI_PATH "/vendor/lib/dri/radeonsi_dri.so"
23#else
24#define DRI_PATH "/usr/lib64/dri/radeonsi_dri.so"
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053025#endif
26
Satyajitcdcebd82018-01-12 14:49:05 +053027#define TILE_TYPE_LINEAR 0
28/* DRI backend decides tiling in this case. */
29#define TILE_TYPE_DRI 1
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053030
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010031struct amdgpu_priv {
Satyajitcdcebd82018-01-12 14:49:05 +053032 struct dri_driver dri;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010033 int drm_version;
34};
35
Gurchetan Singh767c5382018-05-05 00:42:12 +000036const static uint32_t render_target_formats[] = { DRM_FORMAT_ABGR8888, DRM_FORMAT_ARGB8888,
Drew Davenport293d9e32018-06-20 15:46:50 -060037 DRM_FORMAT_RGB565, DRM_FORMAT_XBGR8888,
38 DRM_FORMAT_XRGB8888 };
Gurchetan Singh179687e2016-10-28 10:07:35 -070039
Drew Davenport293d9e32018-06-20 15:46:50 -060040const static uint32_t texture_source_formats[] = { DRM_FORMAT_BGR888, DRM_FORMAT_GR88,
41 DRM_FORMAT_R8, DRM_FORMAT_NV21,
42 DRM_FORMAT_NV12, DRM_FORMAT_YVU420_ANDROID };
Shirish Sdf423df2017-04-18 16:21:59 +053043
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053044static int amdgpu_init(struct driver *drv)
45{
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010046 struct amdgpu_priv *priv;
47 drmVersionPtr drm_version;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080048 struct format_metadata metadata;
Gurchetan Singha1892b22017-09-28 16:40:52 -070049 uint64_t use_flags = BO_USE_RENDER_MASK;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053050
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010051 priv = calloc(1, sizeof(struct amdgpu_priv));
52 if (!priv)
Satyajitcdcebd82018-01-12 14:49:05 +053053 return -ENOMEM;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053054
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010055 drm_version = drmGetVersion(drv_get_fd(drv));
56 if (!drm_version) {
57 free(priv);
Satyajitcdcebd82018-01-12 14:49:05 +053058 return -ENODEV;
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010059 }
60
61 priv->drm_version = drm_version->version_minor;
62 drmFreeVersion(drm_version);
63
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +010064 drv->priv = priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +053065
Satyajitcdcebd82018-01-12 14:49:05 +053066 if (dri_init(drv, DRI_PATH, "radeonsi")) {
67 free(priv);
68 drv->priv = NULL;
69 return -ENODEV;
70 }
Shirish Sdf423df2017-04-18 16:21:59 +053071
Satyajitcdcebd82018-01-12 14:49:05 +053072 metadata.tiling = TILE_TYPE_LINEAR;
73 metadata.priority = 1;
Kristian H. Kristensenbc8c5932017-10-24 18:36:32 -070074 metadata.modifier = DRM_FORMAT_MOD_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080075
Gurchetan Singhd3001452017-11-03 17:18:36 -070076 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
77 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080078
Satyajitcdcebd82018-01-12 14:49:05 +053079 drv_add_combinations(drv, texture_source_formats, ARRAY_SIZE(texture_source_formats),
80 &metadata, BO_USE_TEXTURE_MASK);
81
82 /* Linear formats supported by display. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -080083 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
84 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
85 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080086
Satyajitcdcebd82018-01-12 14:49:05 +053087 /* YUV formats for camera and display. */
88 drv_modify_combination(drv, DRM_FORMAT_NV12, &metadata,
Miguel Casasdea0ccb2018-07-02 09:40:25 -040089 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE | BO_USE_SCANOUT |
90 BO_USE_HW_VIDEO_DECODER);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080091
Satyajitcdcebd82018-01-12 14:49:05 +053092 drv_modify_combination(drv, DRM_FORMAT_NV21, &metadata, BO_USE_SCANOUT);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -080093
Satyajitcdcebd82018-01-12 14:49:05 +053094 /*
95 * R8 format is used for Android's HAL_PIXEL_FORMAT_BLOB and is used for JPEG snapshots
96 * from camera.
97 */
98 drv_modify_combination(drv, DRM_FORMAT_R8, &metadata,
99 BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE);
100
101 /*
102 * The following formats will be allocated by the DRI backend and may be potentially tiled.
103 * Since format modifier support hasn't been implemented fully yet, it's not
104 * possible to enumerate the different types of buffers (like i915 can).
105 */
106 use_flags &= ~BO_USE_RENDERSCRIPT;
Gurchetan Singha1892b22017-09-28 16:40:52 -0700107 use_flags &= ~BO_USE_SW_WRITE_OFTEN;
108 use_flags &= ~BO_USE_SW_READ_OFTEN;
109 use_flags &= ~BO_USE_LINEAR;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800110
Satyajitcdcebd82018-01-12 14:49:05 +0530111 metadata.tiling = TILE_TYPE_DRI;
112 metadata.priority = 2;
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800113
Gurchetan Singhd3001452017-11-03 17:18:36 -0700114 drv_add_combinations(drv, render_target_formats, ARRAY_SIZE(render_target_formats),
115 &metadata, use_flags);
Gurchetan Singh6b41fb52017-03-01 20:14:39 -0800116
Satyajitcdcebd82018-01-12 14:49:05 +0530117 /* Potentially tiled formats supported by display. */
118 drv_modify_combination(drv, DRM_FORMAT_ARGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
119 drv_modify_combination(drv, DRM_FORMAT_XRGB8888, &metadata, BO_USE_CURSOR | BO_USE_SCANOUT);
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800120 drv_modify_combination(drv, DRM_FORMAT_XBGR8888, &metadata, BO_USE_SCANOUT);
Gurchetan Singhd3001452017-11-03 17:18:36 -0700121 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530122}
123
124static void amdgpu_close(struct driver *drv)
125{
Satyajitcdcebd82018-01-12 14:49:05 +0530126 dri_close(drv);
127 free(drv->priv);
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530128 drv->priv = NULL;
129}
130
Satyajitcdcebd82018-01-12 14:49:05 +0530131static int amdgpu_create_bo(struct bo *bo, uint32_t width, uint32_t height, uint32_t format,
Gurchetan Singha1892b22017-09-28 16:40:52 -0700132 uint64_t use_flags)
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530133{
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530134 int ret;
Satyajitcdcebd82018-01-12 14:49:05 +0530135 uint32_t plane, stride;
136 struct combination *combo;
137 union drm_amdgpu_gem_create gem_create;
138 struct amdgpu_priv *priv = bo->drv->priv;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530139
Satyajitcdcebd82018-01-12 14:49:05 +0530140 combo = drv_get_combination(bo->drv, format, use_flags);
141 if (!combo)
142 return -EINVAL;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530143
Satyajitcdcebd82018-01-12 14:49:05 +0530144 if (combo->metadata.tiling == TILE_TYPE_DRI)
145 return dri_bo_create(bo, width, height, format, use_flags);
146
147 stride = drv_stride_from_format(format, width, 0);
Satyajit Sahudc8554f2018-07-11 13:41:56 +0530148 stride = ALIGN(stride,256);
Satyajitcdcebd82018-01-12 14:49:05 +0530149
150 drv_bo_from_format(bo, stride, height, format);
Shirish Sdf423df2017-04-18 16:21:59 +0530151
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530152 memset(&gem_create, 0, sizeof(gem_create));
Shirish Sdf423df2017-04-18 16:21:59 +0530153 gem_create.in.bo_size = bo->total_size;
Satyajitcdcebd82018-01-12 14:49:05 +0530154 gem_create.in.alignment = 256;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800155 gem_create.in.domain_flags = 0;
Satyajitcdcebd82018-01-12 14:49:05 +0530156
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800157 if (use_flags & (BO_USE_LINEAR | BO_USE_SW))
158 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
159
Deepak Sharma62a9c4e2018-05-01 12:11:27 -0700160 gem_create.in.domains = AMDGPU_GEM_DOMAIN_GTT;
161 if (!(use_flags & (BO_USE_SW_READ_OFTEN | BO_USE_SCANOUT)))
162 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Dominik Behrfa17cdd2017-11-30 12:23:06 -0800163
Bas Nieuwenhuizen3cf8c922018-03-23 17:21:37 +0100164 /* If drm_version >= 21 everything exposes explicit synchronization primitives
165 and chromeos/arc++ will use them. Disable implicit synchronization. */
166 if (priv->drm_version >= 21) {
167 gem_create.in.domain_flags |= AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
168 }
169
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530170 /* Allocate the buffer with the preferred heap. */
Gurchetan Singh1b1d56a2017-03-10 16:25:23 -0800171 ret = drmCommandWriteRead(drv_get_fd(bo->drv), DRM_AMDGPU_GEM_CREATE, &gem_create,
172 sizeof(gem_create));
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530173 if (ret < 0)
174 return ret;
175
Shirish Sdf423df2017-04-18 16:21:59 +0530176 for (plane = 0; plane < bo->num_planes; plane++)
177 bo->handles[plane].u32 = gem_create.out.handle;
178
Satyajitcdcebd82018-01-12 14:49:05 +0530179 return 0;
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530180}
181
Satyajitcdcebd82018-01-12 14:49:05 +0530182static int amdgpu_import_bo(struct bo *bo, struct drv_import_fd_data *data)
183{
184 struct combination *combo;
185 combo = drv_get_combination(bo->drv, data->format, data->use_flags);
186 if (!combo)
187 return -EINVAL;
188
189 if (combo->metadata.tiling == TILE_TYPE_DRI)
190 return dri_bo_import(bo, data);
191 else
192 return drv_prime_bo_import(bo, data);
193}
194
195static int amdgpu_destroy_bo(struct bo *bo)
196{
197 if (bo->priv)
198 return dri_bo_destroy(bo);
199 else
200 return drv_gem_bo_destroy(bo);
201}
202
203static void *amdgpu_map_bo(struct bo *bo, struct vma *vma, size_t plane, uint32_t map_flags)
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530204{
205 int ret;
206 union drm_amdgpu_gem_mmap gem_map;
207
Satyajitcdcebd82018-01-12 14:49:05 +0530208 if (bo->priv)
209 return dri_bo_map(bo, vma, plane, map_flags);
210
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530211 memset(&gem_map, 0, sizeof(gem_map));
Shirish Sdf423df2017-04-18 16:21:59 +0530212 gem_map.in.handle = bo->handles[plane].u32;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530213
214 ret = drmIoctl(bo->drv->fd, DRM_IOCTL_AMDGPU_GEM_MMAP, &gem_map);
215 if (ret) {
Alistair Strachan0cfaaa52018-03-19 14:03:23 -0700216 drv_log("DRM_IOCTL_AMDGPU_GEM_MMAP failed\n");
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530217 return MAP_FAILED;
218 }
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700219
Gurchetan Singhee43c302017-11-14 18:20:27 -0800220 vma->length = bo->total_size;
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530221
Gurchetan Singhcfb88762017-09-28 17:14:50 -0700222 return mmap(0, bo->total_size, drv_get_prot(map_flags), MAP_SHARED, bo->drv->fd,
223 gem_map.out.addr_ptr);
Pratik Vishwakarmabc1b5352016-12-12 14:22:10 +0530224}
225
Satyajitcdcebd82018-01-12 14:49:05 +0530226static int amdgpu_unmap_bo(struct bo *bo, struct vma *vma)
227{
228 if (bo->priv)
229 return dri_bo_unmap(bo, vma);
230 else
231 return munmap(vma->addr, vma->length);
232}
233
Gurchetan Singha1892b22017-09-28 16:40:52 -0700234static uint32_t amdgpu_resolve_format(uint32_t format, uint64_t use_flags)
Shirish Sdf423df2017-04-18 16:21:59 +0530235{
236 switch (format) {
Ricky Liang0b78e072017-11-10 09:17:17 +0800237 case DRM_FORMAT_FLEX_IMPLEMENTATION_DEFINED:
238 /* Camera subsystem requires NV12. */
239 if (use_flags & (BO_USE_CAMERA_READ | BO_USE_CAMERA_WRITE))
240 return DRM_FORMAT_NV12;
241 /*HACK: See b/28671744 */
242 return DRM_FORMAT_XBGR8888;
Shirish Sdf423df2017-04-18 16:21:59 +0530243 case DRM_FORMAT_FLEX_YCbCr_420_888:
244 return DRM_FORMAT_NV12;
245 default:
246 return format;
247 }
248}
249
Gurchetan Singh3e9d3832017-10-31 10:36:25 -0700250const struct backend backend_amdgpu = {
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530251 .name = "amdgpu",
252 .init = amdgpu_init,
253 .close = amdgpu_close,
Satyajitcdcebd82018-01-12 14:49:05 +0530254 .bo_create = amdgpu_create_bo,
255 .bo_destroy = amdgpu_destroy_bo,
256 .bo_import = amdgpu_import_bo,
257 .bo_map = amdgpu_map_bo,
258 .bo_unmap = amdgpu_unmap_bo,
Shirish Sdf423df2017-04-18 16:21:59 +0530259 .resolve_format = amdgpu_resolve_format,
Akshu Agrawal0337d9b2016-07-28 15:35:45 +0530260};
261
262#endif