blob: 4c8415fde4b91aa6f224b645a1f1080285ef3783 [file] [log] [blame]
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07001/* ----------------------------------------------------------------------- *
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002 *
H. Peter Anvind24dd5f2016-02-08 10:32:13 -08003 * Copyright 1996-2016 The NASM Authors - All Rights Reserved
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07004 * See the file AUTHORS included with the NASM distribution for
5 * the specific copyright holders.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -07007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following
9 * conditions are met:
10 *
11 * * Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * * Redistributions in binary form must reproduce the above
14 * copyright notice, this list of conditions and the following
15 * disclaimer in the documentation and/or other materials provided
16 * with the distribution.
Cyrill Gorcunov1de95002009-11-06 00:08:38 +030017 *
H. Peter Anvin9e6747c2009-06-28 17:13:04 -070018 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND
19 * CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
20 * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
21 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
22 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
24 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
26 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
29 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
30 * EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * ----------------------------------------------------------------------- */
33
34/*
35 * assemble.c code generation for the Netwide Assembler
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000036 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040037 * Bytecode specification
38 * ----------------------
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070039 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +040040 *
41 * Codes Mnemonic Explanation
42 *
43 * \0 terminates the code. (Unless it's a literal of course.)
44 * \1..\4 that many literal bytes follow in the code stream
45 * \5 add 4 to the primary operand number (b, low octdigit)
46 * \6 add 4 to the secondary operand number (a, middle octdigit)
47 * \7 add 4 to both the primary and the secondary operand number
48 * \10..\13 a literal byte follows in the code stream, to be added
49 * to the register value of operand 0..3
50 * \14..\17 the position of index register operand in MIB (BND insns)
51 * \20..\23 ib a byte immediate operand, from operand 0..3
52 * \24..\27 ib,u a zero-extended byte immediate operand, from operand 0..3
53 * \30..\33 iw a word immediate operand, from operand 0..3
54 * \34..\37 iwd select between \3[0-3] and \4[0-3] depending on 16/32 bit
55 * assembly mode or the operand-size override on the operand
56 * \40..\43 id a long immediate operand, from operand 0..3
57 * \44..\47 iwdq select between \3[0-3], \4[0-3] and \5[4-7]
58 * depending on the address size of the instruction.
59 * \50..\53 rel8 a byte relative operand, from operand 0..3
60 * \54..\57 iq a qword immediate operand, from operand 0..3
61 * \60..\63 rel16 a word relative operand, from operand 0..3
62 * \64..\67 rel select between \6[0-3] and \7[0-3] depending on 16/32 bit
63 * assembly mode or the operand-size override on the operand
64 * \70..\73 rel32 a long relative operand, from operand 0..3
65 * \74..\77 seg a word constant, from the _segment_ part of operand 0..3
66 * \1ab a ModRM, calculated on EA in operand a, with the spare
67 * field the register value of operand b.
68 * \172\ab the register number from operand a in bits 7..4, with
69 * the 4-bit immediate from operand b in bits 3..0.
70 * \173\xab the register number from operand a in bits 7..4, with
71 * the value b in bits 3..0.
72 * \174..\177 the register number from operand 0..3 in bits 7..4, and
73 * an arbitrary value in bits 3..0 (assembled as zero.)
74 * \2ab a ModRM, calculated on EA in operand a, with the spare
75 * field equal to digit b.
76 *
77 * \240..\243 this instruction uses EVEX rather than REX or VEX/XOP, with the
78 * V field taken from operand 0..3.
79 * \250 this instruction uses EVEX rather than REX or VEX/XOP, with the
80 * V field set to 1111b.
81 *
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -070082 * EVEX prefixes are followed by the sequence:
83 * \cm\wlp\tup where cm is:
84 * cc 000 0mm
85 * c = 2 for EVEX and m is the legacy escape (0f, 0f38, 0f3a)
86 * and wlp is:
87 * 00 wwl lpp
88 * [l0] ll = 0 (.128, .lz)
89 * [l1] ll = 1 (.256)
90 * [l2] ll = 2 (.512)
91 * [lig] ll = 3 for EVEX.L'L don't care (always assembled as 0)
92 *
93 * [w0] ww = 0 for W = 0
94 * [w1] ww = 1 for W = 1
95 * [wig] ww = 2 for W don't care (always assembled as 0)
96 * [ww] ww = 3 for W used as REX.W
97 *
98 * [p0] pp = 0 for no prefix
99 * [60] pp = 1 for legacy prefix 60
100 * [f3] pp = 2
101 * [f2] pp = 3
102 *
103 * tup is tuple type for Disp8*N from %tuple_codes in insns.pl
104 * (compressed displacement encoding)
105 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400106 * \254..\257 id,s a signed 32-bit operand to be extended to 64 bits.
107 * \260..\263 this instruction uses VEX/XOP rather than REX, with the
108 * V field taken from operand 0..3.
109 * \270 this instruction uses VEX/XOP rather than REX, with the
110 * V field set to 1111b.
H. Peter Anvind85d2502008-05-04 17:53:31 -0700111 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700112 * VEX/XOP prefixes are followed by the sequence:
113 * \tmm\wlp where mm is the M field; and wlp is:
H. Peter Anvin421059c2010-08-16 14:56:33 -0700114 * 00 wwl lpp
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700115 * [l0] ll = 0 for L = 0 (.128, .lz)
116 * [l1] ll = 1 for L = 1 (.256)
117 * [lig] ll = 2 for L don't care (always assembled as 0)
H. Peter Anvin421059c2010-08-16 14:56:33 -0700118 *
H. Peter Anvin978c2172010-08-16 13:48:43 -0700119 * [w0] ww = 0 for W = 0
120 * [w1 ] ww = 1 for W = 1
121 * [wig] ww = 2 for W don't care (always assembled as 0)
122 * [ww] ww = 3 for W used as REX.W
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700123 *
H. Peter Anvina04019c2009-05-03 21:42:34 -0700124 * t = 0 for VEX (C4/C5), t = 1 for XOP (8F).
H. Peter Anvind85d2502008-05-04 17:53:31 -0700125 *
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400126 * \271 hlexr instruction takes XRELEASE (F3) with or without lock
127 * \272 hlenl instruction takes XACQUIRE/XRELEASE with or without lock
128 * \273 hle instruction takes XACQUIRE/XRELEASE with lock only
129 * \274..\277 ib,s a byte immediate operand, from operand 0..3, sign-extended
130 * to the operand size (if o16/o32/o64 present) or the bit size
131 * \310 a16 indicates fixed 16-bit address size, i.e. optional 0x67.
132 * \311 a32 indicates fixed 32-bit address size, i.e. optional 0x67.
133 * \312 adf (disassembler only) invalid with non-default address size.
134 * \313 a64 indicates fixed 64-bit address size, 0x67 invalid.
135 * \314 norexb (disassembler only) invalid with REX.B
136 * \315 norexx (disassembler only) invalid with REX.X
137 * \316 norexr (disassembler only) invalid with REX.R
138 * \317 norexw (disassembler only) invalid with REX.W
139 * \320 o16 indicates fixed 16-bit operand size, i.e. optional 0x66.
140 * \321 o32 indicates fixed 32-bit operand size, i.e. optional 0x66.
141 * \322 odf indicates that this instruction is only valid when the
142 * operand size is the default (instruction to disassembler,
143 * generates no code in the assembler)
144 * \323 o64nw indicates fixed 64-bit operand size, REX on extensions only.
145 * \324 o64 indicates 64-bit operand size requiring REX prefix.
146 * \325 nohi instruction which always uses spl/bpl/sil/dil
147 * \326 nof3 instruction not valid with 0xF3 REP prefix. Hint for
148 disassembler only; for SSE instructions.
149 * \330 a literal byte follows in the code stream, to be added
150 * to the condition code value of the instruction.
151 * \331 norep instruction not valid with REP prefix. Hint for
152 * disassembler only; for SSE instructions.
153 * \332 f2i REP prefix (0xF2 byte) used as opcode extension.
154 * \333 f3i REP prefix (0xF3 byte) used as opcode extension.
155 * \334 rex.l LOCK prefix used as REX.R (used in non-64-bit mode)
156 * \335 repe disassemble a rep (0xF3 byte) prefix as repe not rep.
157 * \336 mustrep force a REP(E) prefix (0xF3) even if not specified.
158 * \337 mustrepne force a REPNE prefix (0xF2) even if not specified.
159 * \336-\337 are still listed as prefixes in the disassembler.
160 * \340 resb reserve <operand 0> bytes of uninitialized storage.
161 * Operand 0 had better be a segmentless constant.
162 * \341 wait this instruction needs a WAIT "prefix"
Cyrill Gorcunov8a5d3e62014-08-25 20:04:30 +0400163 * \360 np no SSE prefix (== \364\331)
Cyrill Gorcunov5d488a32014-08-25 17:50:53 +0400164 * \361 66 SSE prefix (== \366\331)
165 * \364 !osp operand-size prefix (0x66) not permitted
166 * \365 !asp address-size prefix (0x67) not permitted
167 * \366 operand-size prefix (0x66) used as opcode extension
168 * \367 address-size prefix (0x67) used as opcode extension
169 * \370,\371 jcc8 match only if operand 0 meets byte jump criteria.
170 * jmp8 370 is used for Jcc, 371 is used for JMP.
171 * \373 jlen assemble 0x03 if bits==16, 0x05 if bits==32;
172 * used for conditional jump over longer jump
173 * \374 vsibx|vm32x|vm64x this instruction takes an XMM VSIB memory EA
174 * \375 vsiby|vm32y|vm64y this instruction takes an YMM VSIB memory EA
175 * \376 vsibz|vm32z|vm64z this instruction takes an ZMM VSIB memory EA
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000176 */
177
H. Peter Anvinfe501952007-10-02 21:53:51 -0700178#include "compiler.h"
179
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000180#include <stdio.h>
181#include <string.h>
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800182#include <stdlib.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +0000183#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000184
185#include "nasm.h"
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000186#include "nasmlib.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000187#include "assemble.h"
188#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -0700189#include "tables.h"
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -0800190#include "disp8.h"
H. Peter Anvin172b8402016-02-18 01:16:18 -0800191#include "listing.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000192
H. Peter Anvin65289e82009-07-25 17:25:11 -0700193enum match_result {
194 /*
195 * Matching errors. These should be sorted so that more specific
196 * errors come later in the sequence.
197 */
198 MERR_INVALOP,
199 MERR_OPSIZEMISSING,
200 MERR_OPSIZEMISMATCH,
Jin Kyu Song25c22122013-10-30 03:12:45 -0700201 MERR_BRNUMMISMATCH,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700202 MERR_BADCPU,
203 MERR_BADMODE,
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -0800204 MERR_BADHLE,
Jin Kyu Song66c61922013-08-26 20:28:43 -0700205 MERR_ENCMISMATCH,
Jin Kyu Song03041092013-10-15 19:38:51 -0700206 MERR_BADBND,
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800207 MERR_BADREPNE,
H. Peter Anvin65289e82009-07-25 17:25:11 -0700208 /*
209 * Matching success; the conditional ones first
210 */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400211 MOK_JUMP, /* Matching OK but needs jmp_match() */
212 MOK_GOOD /* Matching unconditionally OK */
H. Peter Anvin65289e82009-07-25 17:25:11 -0700213};
214
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215typedef struct {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700216 enum ea_type type; /* what kind of EA is this? */
217 int sib_present; /* is a SIB byte necessary? */
218 int bytes; /* # of bytes of offset needed */
219 int size; /* lazy - this is sib+bytes+1 */
220 uint8_t modrm, sib, rex, rip; /* the bytes themselves */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700221 int8_t disp8; /* compressed displacement for EVEX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000222} ea;
223
Cyrill Gorcunov10734c72011-08-29 00:07:17 +0400224#define GEN_SIB(scale, index, base) \
225 (((scale) << 6) | ((index) << 3) | ((base)))
226
227#define GEN_MODRM(mod, reg, rm) \
228 (((mod) << 6) | (((reg) & 7) << 3) | ((rm) & 7))
229
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400230static iflag_t cpu; /* cpu level received from nasm.c */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000231
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800232static int64_t calcsize(int32_t, int64_t, int, insn *,
233 const struct itemplate *);
H. Peter Anvin833caea2008-10-04 19:02:30 -0700234static void gencode(int32_t segment, int64_t offset, int bits,
235 insn * ins, const struct itemplate *temp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400236 int64_t insn_end);
H. Peter Anvin23595f52009-07-25 17:44:25 -0700237static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400238 insn *instruction,
239 int32_t segment, int64_t offset, int bits);
H. Peter Anvin65289e82009-07-25 17:25:11 -0700240static enum match_result matches(const struct itemplate *, insn *, int bits);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700241static opflags_t regflag(const operand *);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000242static int32_t regval(const operand *);
H. Peter Anvinf8563f72009-10-13 12:28:14 -0700243static int rexflags(int, opflags_t, int);
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000244static int op_rexflags(const operand *, int);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700245static int op_evexflags(const operand *, int, uint8_t);
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700246static void add_asp(insn *, int);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000247
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700248static enum ea_type process_ea(operand *, ea *, int, int, opflags_t, insn *);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700249
Cyrill Gorcunov18914e62011-11-12 11:41:51 +0400250static int has_prefix(insn * ins, enum prefix_pos pos, int prefix)
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000251{
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700252 return ins->prefixes[pos] == prefix;
253}
254
255static void assert_no_prefix(insn * ins, enum prefix_pos pos)
256{
257 if (ins->prefixes[pos])
H. Peter Anvin215186f2016-02-17 20:27:41 -0800258 nasm_error(ERR_NONFATAL, "invalid %s prefix",
259 prefix_name(ins->prefixes[pos]));
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700260}
261
262static const char *size_name(int size)
263{
264 switch (size) {
265 case 1:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400266 return "byte";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700267 case 2:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400268 return "word";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700269 case 4:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400270 return "dword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700271 case 8:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400272 return "qword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700273 case 10:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400274 return "tword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700275 case 16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400276 return "oword";
H. Peter Anvindfb91802008-05-20 11:43:53 -0700277 case 32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400278 return "yword";
Jin Kyu Songd4760c12013-08-21 19:29:11 -0700279 case 64:
280 return "zword";
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700281 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400282 return "???";
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000283 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700284}
285
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400286static void warn_overflow(int pass, int size)
287{
H. Peter Anvin215186f2016-02-17 20:27:41 -0800288 nasm_error(ERR_WARNING | pass | ERR_WARN_NOV,
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400289 "%s data exceeds bounds", size_name(size));
290}
291
292static void warn_overflow_const(int64_t data, int size)
293{
294 if (overflow_general(data, size))
295 warn_overflow(ERR_PASS1, size);
296}
297
298static void warn_overflow_opd(const struct operand *o, int size)
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700299{
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100300 if (o->wrt == NO_SEG && o->segment == NO_SEG) {
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400301 if (overflow_general(o->offset, size))
302 warn_overflow(ERR_PASS2, size);
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700303 }
304}
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400305
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000306/*
H. Peter Anvinb6412502016-02-11 21:07:40 -0800307 * Size of an address relocation, or zero if not an address
308 */
309static int addrsize(enum out_type type, uint64_t size)
310{
311 switch (type) {
312 case OUT_ADDRESS:
313 return abs((int)size);
314 case OUT_REL1ADR:
315 return 1;
316 case OUT_REL2ADR:
317 return 2;
318 case OUT_REL4ADR:
319 return 4;
320 case OUT_REL8ADR:
321 return 8;
322 default:
323 return 0;
324 }
325}
326
327/*
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000328 * This routine wrappers the real output format's output routine,
329 * in order to pass a copy of the data off to the listing file
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800330 * generator at the same time, flatten unnecessary relocations,
331 * and verify backend compatibility.
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000332 */
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800333static void out(int64_t offset, int32_t segto, const void *data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800334 enum out_type type, uint64_t size,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400335 int32_t segment, int32_t wrt)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000336{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000337 static int32_t lineno = 0; /* static!!! */
H. Peter Anvin274cda82016-05-10 02:56:29 -0700338 static const char *lnfname = NULL;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800339 uint8_t p[8];
H. Peter Anvinb6412502016-02-11 21:07:40 -0800340 int asize = addrsize(type, size); /* Address size in bytes */
H. Peter Anvin215186f2016-02-17 20:27:41 -0800341 const int amax = ofmt->maxbits >> 3; /* Maximum address size in bytes */
H. Peter Anvineba20a72002-04-30 20:53:55 +0000342
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800343 if (type == OUT_ADDRESS && segment == NO_SEG && wrt == NO_SEG) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400344 /*
345 * This is a non-relocated address, and we're going to
346 * convert it into RAWDATA format.
347 */
348 uint8_t *q = p;
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800349
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800350 if (asize > 8) {
H. Peter Anvind6d1b652016-03-03 14:36:01 -0800351 nasm_panic(0, "OUT_ADDRESS with size > 8");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400352 return;
353 }
H. Peter Anvind85d2502008-05-04 17:53:31 -0700354
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800355 WRITEADDR(q, *(int64_t *)data, asize);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400356 data = p;
357 type = OUT_RAWDATA;
H. Peter Anvinca351fa2016-02-12 13:46:39 -0800358 size = asize;
H. Peter Anvinb6412502016-02-11 21:07:40 -0800359 asize = 0; /* No longer an address */
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000360 }
361
H. Peter Anvin172b8402016-02-18 01:16:18 -0800362 lfmt->output(offset, data, type, size);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800363
Frank Kotlerabebb082003-09-06 04:45:37 +0000364 /*
365 * this call to src_get determines when we call the
366 * debug-format-specific "linenum" function
367 * it updates lineno and lnfname to the current values
368 * returning 0 if "same as last time", -2 if lnfname
369 * changed, and the amount by which lineno changed,
370 * if it did. thus, these variables must be static
371 */
372
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400373 if (src_get(&lineno, &lnfname))
H. Peter Anvin335c4852016-02-17 20:55:08 -0800374 dfmt->linenum(lnfname, lineno, segto);
H. Peter Anvineba20a72002-04-30 20:53:55 +0000375
H. Peter Anvinb6412502016-02-11 21:07:40 -0800376 if (asize && asize > amax) {
377 if (type != OUT_ADDRESS || (int)size < 0) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800378 nasm_error(ERR_NONFATAL,
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800379 "%d-bit signed relocation unsupported by output format %s\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800380 asize << 3, ofmt->shortname);
H. Peter Anvinca351fa2016-02-12 13:46:39 -0800381 size = asize;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800382 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800383 nasm_error(ERR_WARNING | ERR_WARN_ZEXTRELOC,
H. Peter Anvinecc9e0e2016-02-11 20:29:34 -0800384 "%d-bit unsigned relocation zero-extended from %d bits\n",
H. Peter Anvin215186f2016-02-17 20:27:41 -0800385 asize << 3, ofmt->maxbits);
386 ofmt->output(segto, data, type, amax, segment, wrt);
H. Peter Anvinca351fa2016-02-12 13:46:39 -0800387 size = asize - amax;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800388 }
389 data = zero_buffer;
390 type = OUT_RAWDATA;
H. Peter Anvinb03d91e2016-02-11 21:13:54 -0800391 segment = wrt = NO_SEG;
H. Peter Anvind24dd5f2016-02-08 10:32:13 -0800392 }
393
H. Peter Anvin215186f2016-02-17 20:27:41 -0800394 ofmt->output(segto, data, type, size, segment, wrt);
H. Peter Anvin6768eb72002-04-30 20:52:26 +0000395}
396
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800397static void out_imm8(int64_t offset, int32_t segment,
398 struct operand *opx, int asize)
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400399{
400 if (opx->segment != NO_SEG) {
401 uint64_t data = opx->offset;
H. Peter Anvin89a2ac02013-11-26 18:23:20 -0800402 out(offset, segment, &data, OUT_ADDRESS, asize, opx->segment, opx->wrt);
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +0400403 } else {
404 uint8_t byte = opx->offset;
405 out(offset, segment, &byte, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
406 }
407}
408
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700409static bool jmp_match(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800410 insn * ins, const struct itemplate *temp)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000411{
Charles Crayne5fbbc8c2007-11-07 19:03:46 -0800412 int64_t isize;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800413 const uint8_t *code = temp->code;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000414 uint8_t c = code[0];
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800415 bool is_byte;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000416
H. Peter Anvin755f5212012-02-25 11:41:34 -0800417 if (((c & ~1) != 0370) || (ins->oprs[0].type & STRICT))
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700418 return false;
419 if (!optimizing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400420 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700421 if (optimizing < 0 && c == 0371)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400422 return false;
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700423
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800424 isize = calcsize(segment, offset, bits, ins, temp);
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100425
Victor van den Elzen154e5922009-02-25 17:32:00 +0100426 if (ins->oprs[0].opflags & OPFLAG_UNKNOWN)
Victor van den Elzenccafc3c2009-02-23 04:35:00 +0100427 /* Be optimistic in pass 1 */
428 return true;
429
H. Peter Anvine2c80182005-01-15 22:15:51 +0000430 if (ins->oprs[0].segment != segment)
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700431 return false;
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000432
H. Peter Anvin2d5baaa2008-09-30 16:31:06 -0700433 isize = ins->oprs[0].offset - offset - isize; /* isize is delta */
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800434 is_byte = (isize >= -128 && isize <= 127); /* is it byte size? */
435
436 if (is_byte && c == 0371 && ins->prefixes[PPS_REP] == P_BND) {
437 /* jmp short (opcode eb) cannot be used with bnd prefix. */
438 ins->prefixes[PPS_REP] = P_none;
H. Peter Anvin215186f2016-02-17 20:27:41 -0800439 nasm_error(ERR_WARNING | ERR_WARN_BND | ERR_PASS2 ,
Jin Kyu Songbb8cf3f2013-11-29 00:38:29 -0800440 "jmp short does not init bnd regs - bnd prefix dropped.");
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800441 }
442
443 return is_byte;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000444}
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000445
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400446int64_t assemble(int32_t segment, int64_t offset, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800447 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000448{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000449 const struct itemplate *temp;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000450 int j;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700451 enum match_result m;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800452 int64_t insn_end;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000453 int32_t itimes;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800454 int64_t start = offset;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300455 int64_t wsize; /* size for DB etc. */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000456
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000457 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000458
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300459 wsize = idata_bytes(instruction->opcode);
460 if (wsize == -1)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000461 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000462
H. Peter Anvineba20a72002-04-30 20:53:55 +0000463 if (wsize) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000464 extop *e;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000465 int32_t t = instruction->times;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000466 if (t < 0)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800467 nasm_panic(0, "instruction->times < 0 (%"PRId32") in assemble()", t);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000468
H. Peter Anvine2c80182005-01-15 22:15:51 +0000469 while (t--) { /* repeat TIMES times */
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400470 list_for_each(e, instruction->eops) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000471 if (e->type == EOT_DB_NUMBER) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400472 if (wsize > 8) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800473 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400474 "integer supplied to a DT, DO or DY"
Keith Kanios61ff53c2007-04-14 18:54:52 +0000475 " instruction");
H. Peter Anvin55ae1202010-05-06 15:25:43 -0700476 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000477 out(offset, segment, &e->offset,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800478 OUT_ADDRESS, wsize, e->segment, e->wrt);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400479 offset += wsize;
480 }
H. Peter Anvin518df302008-06-14 16:53:48 -0700481 } else if (e->type == EOT_DB_STRING ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400482 e->type == EOT_DB_STRING_FREE) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000483 int align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000484
H. Peter Anvine2c80182005-01-15 22:15:51 +0000485 out(offset, segment, e->stringval,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800486 OUT_RAWDATA, e->stringlen, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000487 align = e->stringlen % wsize;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000488
H. Peter Anvine2c80182005-01-15 22:15:51 +0000489 if (align) {
490 align = wsize - align;
H. Peter Anvin999868f2009-02-09 11:03:33 +0100491 out(offset, segment, zero_buffer,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800492 OUT_RAWDATA, align, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000493 }
494 offset += e->stringlen + align;
495 }
496 }
497 if (t > 0 && t == instruction->times - 1) {
498 /*
H. Peter Anvin172b8402016-02-18 01:16:18 -0800499 * Dummy call to lfmt->output to give the offset to the
H. Peter Anvine2c80182005-01-15 22:15:51 +0000500 * listing module.
501 */
H. Peter Anvin172b8402016-02-18 01:16:18 -0800502 lfmt->output(offset, NULL, OUT_RAWDATA, 0);
503 lfmt->uplevel(LIST_TIMES);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000504 }
505 }
506 if (instruction->times > 1)
H. Peter Anvin172b8402016-02-18 01:16:18 -0800507 lfmt->downlevel(LIST_TIMES);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000508 return offset - start;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000509 }
510
H. Peter Anvine2c80182005-01-15 22:15:51 +0000511 if (instruction->opcode == I_INCBIN) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700512 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000513 FILE *fp;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000514
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400515 fp = fopen(fname, "rb");
516 if (!fp) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800517 nasm_error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000518 fname);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400519 } else if (fseek(fp, 0L, SEEK_END) < 0) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800520 nasm_error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000521 fname);
Philipp Klokedae212d2013-03-31 12:02:30 +0200522 fclose(fp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400523 } else {
H. Peter Anvin518df302008-06-14 16:53:48 -0700524 static char buf[4096];
525 size_t t = instruction->times;
526 size_t base = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400527 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000528
H. Peter Anvine2c80182005-01-15 22:15:51 +0000529 len = ftell(fp);
530 if (instruction->eops->next) {
531 base = instruction->eops->next->offset;
532 len -= base;
533 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700534 len > (size_t)instruction->eops->next->next->offset)
535 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000536 }
537 /*
H. Peter Anvin172b8402016-02-18 01:16:18 -0800538 * Dummy call to lfmt->output to give the offset to the
H. Peter Anvine2c80182005-01-15 22:15:51 +0000539 * listing module.
540 */
H. Peter Anvin172b8402016-02-18 01:16:18 -0800541 lfmt->output(offset, NULL, OUT_RAWDATA, 0);
542 lfmt->uplevel(LIST_INCBIN);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000543 while (t--) {
H. Peter Anvin518df302008-06-14 16:53:48 -0700544 size_t l;
H. Peter Anvineba20a72002-04-30 20:53:55 +0000545
H. Peter Anvine2c80182005-01-15 22:15:51 +0000546 fseek(fp, base, SEEK_SET);
547 l = len;
548 while (l > 0) {
H. Peter Anvin4a5a6df2009-06-27 16:14:18 -0700549 int32_t m;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400550 m = fread(buf, 1, l > sizeof(buf) ? sizeof(buf) : l, fp);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000551 if (!m) {
552 /*
553 * This shouldn't happen unless the file
554 * actually changes while we are reading
555 * it.
556 */
H. Peter Anvin215186f2016-02-17 20:27:41 -0800557 nasm_error(ERR_NONFATAL,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000558 "`incbin': unexpected EOF while"
559 " reading file `%s'", fname);
560 t = 0; /* Try to exit cleanly */
561 break;
562 }
H. Peter Anvin34f6fb02007-11-09 14:44:02 -0800563 out(offset, segment, buf, OUT_RAWDATA, m,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000564 NO_SEG, NO_SEG);
565 l -= m;
566 }
567 }
H. Peter Anvin172b8402016-02-18 01:16:18 -0800568 lfmt->downlevel(LIST_INCBIN);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000569 if (instruction->times > 1) {
570 /*
H. Peter Anvin172b8402016-02-18 01:16:18 -0800571 * Dummy call to lfmt->output to give the offset to the
H. Peter Anvine2c80182005-01-15 22:15:51 +0000572 * listing module.
573 */
H. Peter Anvin172b8402016-02-18 01:16:18 -0800574 lfmt->output(offset, NULL, OUT_RAWDATA, 0);
575 lfmt->uplevel(LIST_TIMES);
576 lfmt->downlevel(LIST_TIMES);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000577 }
578 fclose(fp);
579 return instruction->times * len;
580 }
581 return 0; /* if we're here, there's an error */
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000582 }
583
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700584 /* Check to see if we need an address-size prefix */
585 add_asp(instruction, bits);
586
H. Peter Anvin23595f52009-07-25 17:44:25 -0700587 m = find_match(&temp, instruction, segment, offset, bits);
H. Peter Anvin70653092007-10-19 14:42:29 -0700588
H. Peter Anvin23595f52009-07-25 17:44:25 -0700589 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400590 /* Matches! */
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800591 int64_t insn_size = calcsize(segment, offset, bits, instruction, temp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400592 itimes = instruction->times;
593 if (insn_size < 0) /* shouldn't be, on pass two */
H. Peter Anvind6d1b652016-03-03 14:36:01 -0800594 nasm_panic(0, "errors made it through from pass one");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400595 else
596 while (itimes--) {
597 for (j = 0; j < MAXPREFIX; j++) {
598 uint8_t c = 0;
599 switch (instruction->prefixes[j]) {
600 case P_WAIT:
601 c = 0x9B;
602 break;
603 case P_LOCK:
604 c = 0xF0;
605 break;
606 case P_REPNE:
607 case P_REPNZ:
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800608 case P_XACQUIRE:
Jin Kyu Song03041092013-10-15 19:38:51 -0700609 case P_BND:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400610 c = 0xF2;
611 break;
612 case P_REPE:
613 case P_REPZ:
614 case P_REP:
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800615 case P_XRELEASE:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400616 c = 0xF3;
617 break;
618 case R_CS:
619 if (bits == 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800620 nasm_error(ERR_WARNING | ERR_PASS2,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400621 "cs segment base generated, but will be ignored in 64-bit mode");
622 }
623 c = 0x2E;
624 break;
625 case R_DS:
626 if (bits == 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800627 nasm_error(ERR_WARNING | ERR_PASS2,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400628 "ds segment base generated, but will be ignored in 64-bit mode");
629 }
630 c = 0x3E;
631 break;
632 case R_ES:
633 if (bits == 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800634 nasm_error(ERR_WARNING | ERR_PASS2,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400635 "es segment base generated, but will be ignored in 64-bit mode");
636 }
637 c = 0x26;
638 break;
639 case R_FS:
640 c = 0x64;
641 break;
642 case R_GS:
643 c = 0x65;
644 break;
645 case R_SS:
646 if (bits == 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800647 nasm_error(ERR_WARNING | ERR_PASS2,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400648 "ss segment base generated, but will be ignored in 64-bit mode");
649 }
650 c = 0x36;
651 break;
652 case R_SEGR6:
653 case R_SEGR7:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800654 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400655 "segr6 and segr7 cannot be used as prefixes");
656 break;
657 case P_A16:
658 if (bits == 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800659 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400660 "16-bit addressing is not supported "
661 "in 64-bit mode");
662 } else if (bits != 16)
663 c = 0x67;
664 break;
665 case P_A32:
666 if (bits != 32)
667 c = 0x67;
668 break;
669 case P_A64:
670 if (bits != 64) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800671 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400672 "64-bit addressing is only supported "
673 "in 64-bit mode");
674 }
675 break;
676 case P_ASP:
677 c = 0x67;
678 break;
679 case P_O16:
680 if (bits != 16)
681 c = 0x66;
682 break;
683 case P_O32:
684 if (bits == 16)
685 c = 0x66;
686 break;
687 case P_O64:
688 /* REX.W */
689 break;
690 case P_OSP:
691 c = 0x66;
692 break;
Jin Kyu Song945b1b82013-10-25 19:29:53 -0700693 case P_EVEX:
H. Peter Anvin621a69a2013-11-28 12:11:24 -0800694 case P_VEX3:
695 case P_VEX2:
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800696 case P_NOBND:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400697 case P_none:
698 break;
699 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -0800700 nasm_panic(0, "invalid instruction prefix");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400701 }
702 if (c != 0) {
703 out(offset, segment, &c, OUT_RAWDATA, 1,
704 NO_SEG, NO_SEG);
705 offset++;
706 }
707 }
708 insn_end = offset + insn_size;
709 gencode(segment, offset, bits, instruction,
710 temp, insn_end);
711 offset += insn_size;
712 if (itimes > 0 && itimes == instruction->times - 1) {
713 /*
H. Peter Anvin172b8402016-02-18 01:16:18 -0800714 * Dummy call to lfmt->output to give the offset to the
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400715 * listing module.
716 */
H. Peter Anvin172b8402016-02-18 01:16:18 -0800717 lfmt->output(offset, NULL, OUT_RAWDATA, 0);
718 lfmt->uplevel(LIST_TIMES);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400719 }
720 }
721 if (instruction->times > 1)
H. Peter Anvin172b8402016-02-18 01:16:18 -0800722 lfmt->downlevel(LIST_TIMES);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400723 return offset - start;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700724 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400725 /* No match */
726 switch (m) {
727 case MERR_OPSIZEMISSING:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800728 nasm_error(ERR_NONFATAL, "operation size not specified");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400729 break;
730 case MERR_OPSIZEMISMATCH:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800731 nasm_error(ERR_NONFATAL, "mismatch in operand sizes");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400732 break;
Jin Kyu Song25c22122013-10-30 03:12:45 -0700733 case MERR_BRNUMMISMATCH:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800734 nasm_error(ERR_NONFATAL,
Jin Kyu Song25c22122013-10-30 03:12:45 -0700735 "mismatch in the number of broadcasting elements");
736 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400737 case MERR_BADCPU:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800738 nasm_error(ERR_NONFATAL, "no instruction for this cpu level");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400739 break;
740 case MERR_BADMODE:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800741 nasm_error(ERR_NONFATAL, "instruction not supported in %d-bit mode",
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400742 bits);
743 break;
Jin Kyu Song6cfa9682013-11-26 17:27:48 -0800744 case MERR_ENCMISMATCH:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800745 nasm_error(ERR_NONFATAL, "specific encoding scheme not available");
Jin Kyu Song6cfa9682013-11-26 17:27:48 -0800746 break;
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800747 case MERR_BADBND:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800748 nasm_error(ERR_NONFATAL, "bnd prefix is not allowed");
Jin Kyu Song305f3ce2013-11-21 19:40:42 -0800749 break;
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800750 case MERR_BADREPNE:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800751 nasm_error(ERR_NONFATAL, "%s prefix is not allowed",
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800752 (has_prefix(instruction, PPS_REP, P_REPNE) ?
753 "repne" : "repnz"));
754 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400755 default:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800756 nasm_error(ERR_NONFATAL,
H. Peter Anvine2c80182005-01-15 22:15:51 +0000757 "invalid combination of opcode and operands");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400758 break;
759 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000760 }
761 return 0;
762}
763
Cyrill Gorcunov08359152013-11-09 22:16:11 +0400764int64_t insn_size(int32_t segment, int64_t offset, int bits, iflag_t cp,
H. Peter Anvin215186f2016-02-17 20:27:41 -0800765 insn * instruction)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000766{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000767 const struct itemplate *temp;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700768 enum match_result m;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000769
H. Peter Anvinaf535c12002-04-30 20:59:21 +0000770 cpu = cp;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000771
Cyrill Gorcunov37575242009-08-16 12:00:01 +0400772 if (instruction->opcode == I_none)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000773 return 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000774
H. Peter Anvincfbe7c32007-09-18 17:49:09 -0700775 if (instruction->opcode == I_DB || instruction->opcode == I_DW ||
776 instruction->opcode == I_DD || instruction->opcode == I_DQ ||
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400777 instruction->opcode == I_DT || instruction->opcode == I_DO ||
778 instruction->opcode == I_DY) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000779 extop *e;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300780 int32_t isize, osize, wsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000781
H. Peter Anvine2c80182005-01-15 22:15:51 +0000782 isize = 0;
Cyrill Gorcunovbafd8772009-10-31 20:02:14 +0300783 wsize = idata_bytes(instruction->opcode);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000784
Cyrill Gorcunova92a3a52009-07-27 22:33:59 +0400785 list_for_each(e, instruction->eops) {
Keith Kaniosb7a89542007-04-12 02:40:54 +0000786 int32_t align;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000787
H. Peter Anvine2c80182005-01-15 22:15:51 +0000788 osize = 0;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400789 if (e->type == EOT_DB_NUMBER) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000790 osize = 1;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +0400791 warn_overflow_const(e->offset, wsize);
792 } else if (e->type == EOT_DB_STRING ||
793 e->type == EOT_DB_STRING_FREE)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000794 osize = e->stringlen;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000795
H. Peter Anvine2c80182005-01-15 22:15:51 +0000796 align = (-osize) % wsize;
797 if (align < 0)
798 align += wsize;
799 isize += osize + align;
800 }
801 return isize * instruction->times;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000802 }
803
H. Peter Anvine2c80182005-01-15 22:15:51 +0000804 if (instruction->opcode == I_INCBIN) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400805 const char *fname = instruction->eops->stringval;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000806 FILE *fp;
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300807 int64_t val = 0;
H. Peter Anvin518df302008-06-14 16:53:48 -0700808 size_t len;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000809
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400810 fp = fopen(fname, "rb");
811 if (!fp)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800812 nasm_error(ERR_NONFATAL, "`incbin': unable to open file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000813 fname);
814 else if (fseek(fp, 0L, SEEK_END) < 0)
H. Peter Anvin215186f2016-02-17 20:27:41 -0800815 nasm_error(ERR_NONFATAL, "`incbin': unable to seek on file `%s'",
H. Peter Anvine2c80182005-01-15 22:15:51 +0000816 fname);
817 else {
818 len = ftell(fp);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000819 if (instruction->eops->next) {
820 len -= instruction->eops->next->offset;
821 if (instruction->eops->next->next &&
H. Peter Anvin518df302008-06-14 16:53:48 -0700822 len > (size_t)instruction->eops->next->next->offset) {
823 len = (size_t)instruction->eops->next->next->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000824 }
825 }
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300826 val = instruction->times * len;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000827 }
Cyrill Gorcunov6531d6d2009-12-05 14:04:55 +0300828 if (fp)
829 fclose(fp);
830 return val;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000831 }
832
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700833 /* Check to see if we need an address-size prefix */
834 add_asp(instruction, bits);
835
H. Peter Anvin23595f52009-07-25 17:44:25 -0700836 m = find_match(&temp, instruction, segment, offset, bits);
837 if (m == MOK_GOOD) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400838 /* we've matched an instruction. */
839 int64_t isize;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400840 int j;
Victor van den Elzen0d268fb2010-01-24 21:24:57 +0100841
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800842 isize = calcsize(segment, offset, bits, instruction, temp);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400843 if (isize < 0)
844 return -1;
845 for (j = 0; j < MAXPREFIX; j++) {
846 switch (instruction->prefixes[j]) {
847 case P_A16:
848 if (bits != 16)
849 isize++;
850 break;
851 case P_A32:
852 if (bits != 32)
853 isize++;
854 break;
855 case P_O16:
856 if (bits != 16)
857 isize++;
858 break;
859 case P_O32:
860 if (bits == 16)
861 isize++;
862 break;
863 case P_A64:
864 case P_O64:
Jin Kyu Song945b1b82013-10-25 19:29:53 -0700865 case P_EVEX:
H. Peter Anvin621a69a2013-11-28 12:11:24 -0800866 case P_VEX3:
867 case P_VEX2:
Jin Kyu Songb287ff02013-12-04 20:05:55 -0800868 case P_NOBND:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400869 case P_none:
870 break;
871 default:
872 isize++;
873 break;
874 }
875 }
876 return isize * instruction->times;
H. Peter Anvin23595f52009-07-25 17:44:25 -0700877 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400878 return -1; /* didn't match any instruction */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000879 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000880}
881
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800882static void bad_hle_warn(const insn * ins, uint8_t hleok)
883{
884 enum prefixes rep_pfx = ins->prefixes[PPS_REP];
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800885 enum whatwarn { w_none, w_lock, w_inval } ww;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800886 static const enum whatwarn warn[2][4] =
887 {
888 { w_inval, w_inval, w_none, w_lock }, /* XACQUIRE */
889 { w_inval, w_none, w_none, w_lock }, /* XRELEASE */
890 };
891 unsigned int n;
892
893 n = (unsigned int)rep_pfx - P_XACQUIRE;
894 if (n > 1)
895 return; /* Not XACQUIRE/XRELEASE */
896
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800897 ww = warn[n][hleok];
898 if (!is_class(MEMORY, ins->oprs[0].type))
899 ww = w_inval; /* HLE requires operand 0 to be memory */
900
901 switch (ww) {
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800902 case w_none:
903 break;
904
905 case w_lock:
906 if (ins->prefixes[PPS_LOCK] != P_LOCK) {
H. Peter Anvin215186f2016-02-17 20:27:41 -0800907 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800908 "%s with this instruction requires lock",
909 prefix_name(rep_pfx));
910 }
911 break;
912
913 case w_inval:
H. Peter Anvin215186f2016-02-17 20:27:41 -0800914 nasm_error(ERR_WARNING | ERR_WARN_HLE | ERR_PASS2,
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800915 "%s invalid with this instruction",
916 prefix_name(rep_pfx));
917 break;
918 }
919}
920
H. Peter Anvin507ae032008-10-09 15:37:10 -0700921/* Common construct */
Cyrill Gorcunov62576a02012-12-02 02:47:16 +0400922#define case3(x) case (x): case (x)+1: case (x)+2
923#define case4(x) case3(x): case (x)+3
H. Peter Anvin507ae032008-10-09 15:37:10 -0700924
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800925static int64_t calcsize(int32_t segment, int64_t offset, int bits,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800926 insn * ins, const struct itemplate *temp)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000927{
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800928 const uint8_t *codes = temp->code;
Charles Crayne1f8bc4c2007-11-06 18:27:23 -0800929 int64_t length = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000930 uint8_t c;
H. Peter Anvin3df97a72007-05-30 03:25:21 +0000931 int rex_mask = ~0;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700932 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -0700933 struct operand *opx;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700934 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700935 enum ea_type eat;
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -0800936 uint8_t hleok = 0;
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -0800937 bool lockcheck = true;
Jin Kyu Song164d6072013-10-15 19:10:13 -0700938 enum reg_enum mib_index = R_none; /* For a separate index MIB reg form */
H. Peter Anvineba20a72002-04-30 20:53:55 +0000939
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700940 ins->rex = 0; /* Ensure REX is reset */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -0700941 eat = EA_SCALAR; /* Expect a scalar EA */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -0700942 memset(ins->evex_p, 0, 3); /* Ensure EVEX is reset */
H. Peter Anvine3917fc2007-11-01 14:53:32 -0700943
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700944 if (ins->prefixes[PPS_OSIZE] == P_O64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400945 ins->rex |= REX_W;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700946
H. Peter Anvine2c80182005-01-15 22:15:51 +0000947 (void)segment; /* Don't warn that this parameter is unused */
948 (void)offset; /* Don't warn that this parameter is unused */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000949
H. Peter Anvin839eca22007-10-29 23:12:47 -0700950 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400951 c = *codes++;
952 op1 = (c & 3) + ((opex & 1) << 2);
953 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
954 opx = &ins->oprs[op1];
955 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700956
H. Peter Anvin839eca22007-10-29 23:12:47 -0700957 switch (c) {
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400958 case4(01):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000959 codes += c, length += c;
960 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700961
Cyrill Gorcunov59df4212012-12-02 02:51:18 +0400962 case3(05):
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400963 opex = c;
964 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700965
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400966 case4(010):
967 ins->rex |=
968 op_rexflags(opx, REX_B|REX_H|REX_P|REX_W);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000969 codes++, length++;
970 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700971
Jin Kyu Song164d6072013-10-15 19:10:13 -0700972 case4(014):
973 /* this is an index reg of MIB operand */
974 mib_index = opx->basereg;
975 break;
976
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400977 case4(020):
978 case4(024):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000979 length++;
980 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700981
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400982 case4(030):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000983 length += 2;
984 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700985
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400986 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -0700987 if (opx->type & (BITS16 | BITS32 | BITS64))
988 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000989 else
990 length += (bits == 16) ? 2 : 4;
991 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700992
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400993 case4(040):
H. Peter Anvine2c80182005-01-15 22:15:51 +0000994 length += 4;
995 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -0700996
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +0400997 case4(044):
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700998 length += ins->addr_size >> 3;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000999 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001000
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001001 case4(050):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001002 length++;
1003 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001004
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001005 case4(054):
Keith Kaniosb7a89542007-04-12 02:40:54 +00001006 length += 8; /* MOV reg64/imm */
1007 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001008
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001009 case4(060):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001010 length += 2;
1011 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001012
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001013 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001014 if (opx->type & (BITS16 | BITS32 | BITS64))
1015 length += (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001016 else
1017 length += (bits == 16) ? 2 : 4;
1018 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001019
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001020 case4(070):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001021 length += 4;
1022 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001023
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001024 case4(074):
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001025 length += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001026 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001027
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001028 case 0172:
1029 case 0173:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001030 codes++;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001031 length++;
1032 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001033
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001034 case4(0174):
1035 length++;
1036 break;
1037
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001038 case4(0240):
1039 ins->rex |= REX_EV;
1040 ins->vexreg = regval(opx);
1041 ins->evex_p[2] |= op_evexflags(opx, EVEX_P2VP, 2); /* High-16 NDS */
1042 ins->vex_cm = *codes++;
1043 ins->vex_wlp = *codes++;
1044 ins->evex_tuple = (*codes++ - 0300);
1045 break;
1046
1047 case 0250:
1048 ins->rex |= REX_EV;
1049 ins->vexreg = 0;
1050 ins->vex_cm = *codes++;
1051 ins->vex_wlp = *codes++;
1052 ins->evex_tuple = (*codes++ - 0300);
1053 break;
1054
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001055 case4(0254):
1056 length += 4;
1057 break;
1058
1059 case4(0260):
1060 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001061 ins->vexreg = regval(opx);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001062 ins->vex_cm = *codes++;
1063 ins->vex_wlp = *codes++;
1064 break;
1065
1066 case 0270:
1067 ins->rex |= REX_V;
H. Peter Anvinfc561202011-07-07 16:58:22 -07001068 ins->vexreg = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001069 ins->vex_cm = *codes++;
1070 ins->vex_wlp = *codes++;
1071 break;
1072
Cyrill Gorcunov59df4212012-12-02 02:51:18 +04001073 case3(0271):
H. Peter Anvin574784d2012-02-25 22:33:46 -08001074 hleok = c & 3;
1075 break;
1076
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001077 case4(0274):
1078 length++;
1079 break;
1080
1081 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001082 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001083
H. Peter Anvine2c80182005-01-15 22:15:51 +00001084 case 0310:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001085 if (bits == 64)
1086 return -1;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001087 length += (bits != 16) && !has_prefix(ins, PPS_ASIZE, P_A16);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001088 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001089
H. Peter Anvine2c80182005-01-15 22:15:51 +00001090 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001091 length += (bits != 32) && !has_prefix(ins, PPS_ASIZE, P_A32);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001092 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001093
H. Peter Anvine2c80182005-01-15 22:15:51 +00001094 case 0312:
H. Peter Anvin70653092007-10-19 14:42:29 -07001095 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001096
Keith Kaniosb7a89542007-04-12 02:40:54 +00001097 case 0313:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001098 if (bits != 64 || has_prefix(ins, PPS_ASIZE, P_A16) ||
1099 has_prefix(ins, PPS_ASIZE, P_A32))
1100 return -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001101 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001102
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001103 case4(0314):
1104 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001105
H. Peter Anvine2c80182005-01-15 22:15:51 +00001106 case 0320:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001107 {
1108 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1109 if (pfx == P_O16)
1110 break;
1111 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001112 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001113 else
1114 ins->prefixes[PPS_OSIZE] = P_O16;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001115 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001116 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001117
H. Peter Anvine2c80182005-01-15 22:15:51 +00001118 case 0321:
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001119 {
1120 enum prefixes pfx = ins->prefixes[PPS_OSIZE];
1121 if (pfx == P_O32)
1122 break;
1123 if (pfx != P_none)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001124 nasm_error(ERR_WARNING | ERR_PASS2, "invalid operand size prefix");
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001125 else
1126 ins->prefixes[PPS_OSIZE] = P_O32;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001127 break;
Victor van den Elzen6dfbddb2010-12-29 17:13:38 +00001128 }
H. Peter Anvin507ae032008-10-09 15:37:10 -07001129
H. Peter Anvine2c80182005-01-15 22:15:51 +00001130 case 0322:
1131 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001132
Keith Kaniosb7a89542007-04-12 02:40:54 +00001133 case 0323:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001134 rex_mask &= ~REX_W;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001135 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001136
Keith Kaniosb7a89542007-04-12 02:40:54 +00001137 case 0324:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001138 ins->rex |= REX_W;
H. Peter Anvin8d7316a2007-04-18 02:27:18 +00001139 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001140
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001141 case 0325:
1142 ins->rex |= REX_NH;
1143 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001144
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001145 case 0326:
1146 break;
1147
H. Peter Anvine2c80182005-01-15 22:15:51 +00001148 case 0330:
1149 codes++, length++;
1150 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001151
H. Peter Anvine2c80182005-01-15 22:15:51 +00001152 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001153 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001154
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001155 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001156 case 0333:
1157 length++;
1158 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001159
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001160 case 0334:
1161 ins->rex |= REX_L;
1162 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001163
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001164 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001165 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001166
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001167 case 0336:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001168 if (!ins->prefixes[PPS_REP])
1169 ins->prefixes[PPS_REP] = P_REP;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001170 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001171
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001172 case 0337:
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001173 if (!ins->prefixes[PPS_REP])
1174 ins->prefixes[PPS_REP] = P_REPNE;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001175 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001176
H. Peter Anvine2c80182005-01-15 22:15:51 +00001177 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001178 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001179 nasm_error(ERR_NONFATAL, "attempt to reserve non-constant"
H. Peter Anvine2c80182005-01-15 22:15:51 +00001180 " quantity of BSS space");
1181 else
H. Peter Anvin428fd672007-11-15 10:25:52 -08001182 length += ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001183 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001184
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001185 case 0341:
1186 if (!ins->prefixes[PPS_WAIT])
1187 ins->prefixes[PPS_WAIT] = P_WAIT;
1188 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001189
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001190 case 0360:
1191 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001192
Ben Rudiak-Gould94ba02f2013-03-10 21:46:12 +04001193 case 0361:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001194 length++;
1195 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001196
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001197 case 0364:
1198 case 0365:
1199 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001200
Keith Kanios48af1772007-08-17 07:37:52 +00001201 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001202 case 0367:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001203 length++;
1204 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001205
Jin Kyu Songb4e1ae12013-11-08 13:31:58 -08001206 case 0370:
1207 case 0371:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001208 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001209
H. Peter Anvine2c80182005-01-15 22:15:51 +00001210 case 0373:
1211 length++;
1212 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001213
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001214 case 0374:
1215 eat = EA_XMMVSIB;
1216 break;
1217
1218 case 0375:
1219 eat = EA_YMMVSIB;
1220 break;
1221
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001222 case 0376:
1223 eat = EA_ZMMVSIB;
1224 break;
1225
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001226 case4(0100):
1227 case4(0110):
1228 case4(0120):
1229 case4(0130):
1230 case4(0200):
1231 case4(0204):
1232 case4(0210):
1233 case4(0214):
1234 case4(0220):
1235 case4(0224):
1236 case4(0230):
1237 case4(0234):
1238 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001239 ea ea_data;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001240 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001241 opflags_t rflags;
1242 struct operand *opy = &ins->oprs[op2];
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001243 struct operand *op_er_sae;
H. Peter Anvinae64c9d2008-10-25 00:41:00 -07001244
Keith Kaniosb7a89542007-04-12 02:40:54 +00001245 ea_data.rex = 0; /* Ensure ea.REX is initially 0 */
H. Peter Anvin70653092007-10-19 14:42:29 -07001246
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001247 if (c <= 0177) {
1248 /* pick rfield from operand b (opx) */
1249 rflags = regflag(opx);
1250 rfield = nasm_regvals[opx->basereg];
1251 } else {
1252 rflags = 0;
1253 rfield = c & 7;
1254 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001255
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07001256 /* EVEX.b1 : evex_brerop contains the operand position */
1257 op_er_sae = (ins->evex_brerop >= 0 ?
1258 &ins->oprs[ins->evex_brerop] : NULL);
1259
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001260 if (op_er_sae && (op_er_sae->decoflags & (ER | SAE))) {
1261 /* set EVEX.b */
1262 ins->evex_p[2] |= EVEX_P2B;
1263 if (op_er_sae->decoflags & ER) {
1264 /* set EVEX.RC (rounding control) */
1265 ins->evex_p[2] |= ((ins->evex_rm - BRC_RN) << 5)
1266 & EVEX_P2RC;
1267 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001268 } else {
1269 /* set EVEX.L'L (vector length) */
1270 ins->evex_p[2] |= ((ins->vex_wlp << (5 - 2)) & EVEX_P2LL);
Jin Kyu Song5f3bfee2013-11-20 15:32:52 -08001271 ins->evex_p[1] |= ((ins->vex_wlp << (7 - 4)) & EVEX_P1W);
Jin Kyu Songc47ef942013-08-30 18:10:35 -07001272 if (opy->decoflags & BRDCAST_MASK) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001273 /* set EVEX.b */
1274 ins->evex_p[2] |= EVEX_P2B;
1275 }
1276 }
1277
Jin Kyu Song4360ba22013-12-10 16:24:45 -08001278 if (itemp_has(temp, IF_MIB)) {
1279 opy->eaflags |= EAF_MIB;
1280 /*
1281 * if a separate form of MIB (ICC style) is used,
1282 * the index reg info is merged into mem operand
1283 */
1284 if (mib_index != R_none) {
1285 opy->indexreg = mib_index;
1286 opy->scale = 1;
1287 opy->hintbase = mib_index;
1288 opy->hinttype = EAH_NOTBASE;
1289 }
Jin Kyu Song3b653232013-11-08 11:41:12 -08001290 }
1291
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001292 if (process_ea(opy, &ea_data, bits,
1293 rfield, rflags, ins) != eat) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001294 nasm_error(ERR_NONFATAL, "invalid effective address");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001295 return -1;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001296 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001297 ins->rex |= ea_data.rex;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001298 length += ea_data.size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001299 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001300 }
1301 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001302
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001303 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001304 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001305 ": instruction code \\%o (0x%02X) given", c, c);
1306 break;
1307 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001308 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001309
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001310 ins->rex &= rex_mask;
H. Peter Anvin70653092007-10-19 14:42:29 -07001311
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001312 if (ins->rex & REX_NH) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001313 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001314 nasm_error(ERR_NONFATAL, "instruction cannot use high registers");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001315 return -1;
1316 }
1317 ins->rex &= ~REX_P; /* Don't force REX prefix due to high reg */
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001318 }
1319
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001320 switch (ins->prefixes[PPS_VEX]) {
1321 case P_EVEX:
1322 if (!(ins->rex & REX_EV))
1323 return -1;
1324 break;
1325 case P_VEX3:
1326 case P_VEX2:
1327 if (!(ins->rex & REX_V))
1328 return -1;
1329 break;
1330 default:
1331 break;
1332 }
1333
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001334 if (ins->rex & (REX_V | REX_EV)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001335 int bad32 = REX_R|REX_W|REX_X|REX_B;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001336
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001337 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001338 nasm_error(ERR_NONFATAL, "cannot use high register in AVX instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001339 return -1;
1340 }
H. Peter Anvin421059c2010-08-16 14:56:33 -07001341 switch (ins->vex_wlp & 060) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001342 case 000:
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001343 case 040:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001344 ins->rex &= ~REX_W;
1345 break;
H. Peter Anvin229fa6c2010-08-16 15:21:48 -07001346 case 020:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001347 ins->rex |= REX_W;
1348 bad32 &= ~REX_W;
1349 break;
H. Peter Anvin421059c2010-08-16 14:56:33 -07001350 case 060:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001351 /* Follow REX_W */
1352 break;
1353 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001354
H. Peter Anvinfc561202011-07-07 16:58:22 -07001355 if (bits != 64 && ((ins->rex & bad32) || ins->vexreg > 7)) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001356 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001357 return -1;
Jin Kyu Song66c61922013-08-26 20:28:43 -07001358 } else if (!(ins->rex & REX_EV) &&
1359 ((ins->vexreg > 15) || (ins->evex_p[0] & 0xf0))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001360 nasm_error(ERR_NONFATAL, "invalid high-16 register in non-AVX-512");
Jin Kyu Song66c61922013-08-26 20:28:43 -07001361 return -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001362 }
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001363 if (ins->rex & REX_EV)
1364 length += 4;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001365 else if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1366 ins->prefixes[PPS_VEX] == P_VEX3)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001367 length += 3;
1368 else
1369 length += 2;
Cyrill Gorcunov5b144752014-05-06 01:50:22 +04001370 } else if (ins->rex & REX_MASK) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001371 if (ins->rex & REX_H) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001372 nasm_error(ERR_NONFATAL, "cannot use high register in rex instruction");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001373 return -1;
1374 } else if (bits == 64) {
1375 length++;
1376 } else if ((ins->rex & REX_L) &&
1377 !(ins->rex & (REX_P|REX_W|REX_X|REX_B)) &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001378 iflag_ffs(&cpu) >= IF_X86_64) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001379 /* LOCK-as-REX.R */
H. Peter Anvin10da41e2012-02-24 20:57:04 -08001380 assert_no_prefix(ins, PPS_LOCK);
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001381 lockcheck = false; /* Already errored, no need for warning */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001382 length++;
1383 } else {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001384 nasm_error(ERR_NONFATAL, "invalid operands in non-64-bit mode");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001385 return -1;
1386 }
Keith Kaniosb7a89542007-04-12 02:40:54 +00001387 }
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001388
1389 if (has_prefix(ins, PPS_LOCK, P_LOCK) && lockcheck &&
Cyrill Gorcunov08359152013-11-09 22:16:11 +04001390 (!itemp_has(temp,IF_LOCK) || !is_class(MEMORY, ins->oprs[0].type))) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001391 nasm_error(ERR_WARNING | ERR_WARN_LOCK | ERR_PASS2 ,
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08001392 "instruction is not lockable");
1393 }
1394
H. Peter Anvin4ecd5d72012-02-24 21:51:46 -08001395 bad_hle_warn(ins, hleok);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001396
Jin Kyu Songb287ff02013-12-04 20:05:55 -08001397 /*
1398 * when BND prefix is set by DEFAULT directive,
1399 * BND prefix is added to every appropriate instruction line
1400 * unless it is overridden by NOBND prefix.
1401 */
1402 if (globalbnd &&
1403 (itemp_has(temp, IF_BND) && !has_prefix(ins, PPS_REP, P_NOBND)))
1404 ins->prefixes[PPS_REP] = P_BND;
1405
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001406 return length;
1407}
Keith Kaniosb7a89542007-04-12 02:40:54 +00001408
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001409static inline unsigned int emit_rex(insn *ins, int32_t segment, int64_t offset, int bits)
1410{
1411 if (bits == 64) {
H. Peter Anvin89f78f52014-05-21 08:30:40 -07001412 if ((ins->rex & REX_MASK) &&
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001413 !(ins->rex & (REX_V | REX_EV)) &&
1414 !ins->rex_done) {
Cyrill Gorcunov5b144752014-05-06 01:50:22 +04001415 int rex = (ins->rex & REX_MASK) | REX_P;
Cyrill Gorcunovaa29b1d2014-05-05 00:30:58 +04001416 out(offset, segment, &rex, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001417 ins->rex_done = true;
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001418 return 1;
1419 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001420 }
1421
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001422 return 0;
1423}
1424
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001425static void gencode(int32_t segment, int64_t offset, int bits,
H. Peter Anvin833caea2008-10-04 19:02:30 -07001426 insn * ins, const struct itemplate *temp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001427 int64_t insn_end)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001428{
Keith Kaniosb7a89542007-04-12 02:40:54 +00001429 uint8_t c;
1430 uint8_t bytes[4];
Charles Crayne1f8bc4c2007-11-06 18:27:23 -08001431 int64_t size;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001432 int64_t data;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001433 int op1, op2;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001434 struct operand *opx;
H. Peter Anvin833caea2008-10-04 19:02:30 -07001435 const uint8_t *codes = temp->code;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001436 uint8_t opex = 0;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001437 enum ea_type eat = EA_SCALAR;
H. Peter Anvin976ba732016-09-20 16:39:46 -07001438 int r;
H. Peter Anvin70653092007-10-19 14:42:29 -07001439
H. Peter Anvin0a9250c2014-05-21 08:19:16 -07001440 ins->rex_done = false;
1441
H. Peter Anvin839eca22007-10-29 23:12:47 -07001442 while (*codes) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001443 c = *codes++;
1444 op1 = (c & 3) + ((opex & 1) << 2);
1445 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
1446 opx = &ins->oprs[op1];
1447 opex = 0; /* For the next iteration */
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001448
H. Peter Anvin839eca22007-10-29 23:12:47 -07001449 switch (c) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001450 case 01:
1451 case 02:
1452 case 03:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001453 case 04:
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001454 offset += emit_rex(ins, segment, offset, bits);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001455 out(offset, segment, codes, OUT_RAWDATA, c, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001456 codes += c;
1457 offset += c;
1458 break;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001459
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001460 case 05:
1461 case 06:
1462 case 07:
1463 opex = c;
1464 break;
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001465
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001466 case4(010):
Cyrill Gorcunov98238762013-03-02 02:48:23 +04001467 offset += emit_rex(ins, segment, offset, bits);
H. Peter Anvindcffe4b2008-10-10 22:10:31 -07001468 bytes[0] = *codes++ + (regval(opx) & 7);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001469 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001470 offset += 1;
1471 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001472
Jin Kyu Song164d6072013-10-15 19:10:13 -07001473 case4(014):
1474 break;
1475
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001476 case4(020):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001477 if (opx->offset < -256 || opx->offset > 255) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001478 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001479 "byte value exceeds bounds");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001480 }
H. Peter Anvin89a2ac02013-11-26 18:23:20 -08001481 out_imm8(offset, segment, opx, -1);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001482 offset += 1;
1483 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001484
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001485 case4(024):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001486 if (opx->offset < 0 || opx->offset > 255)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001487 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001488 "unsigned byte value exceeds bounds");
H. Peter Anvin89a2ac02013-11-26 18:23:20 -08001489 out_imm8(offset, segment, opx, 1);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001490 offset += 1;
1491 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001492
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001493 case4(030):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001494 warn_overflow_opd(opx, 2);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001495 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001496 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001497 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001498 offset += 2;
1499 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001500
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001501 case4(034):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001502 if (opx->type & (BITS16 | BITS32))
1503 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001504 else
1505 size = (bits == 16) ? 2 : 4;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001506 warn_overflow_opd(opx, size);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001507 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001508 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001509 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001510 offset += size;
1511 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001512
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001513 case4(040):
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001514 warn_overflow_opd(opx, 4);
H. Peter Anvin839eca22007-10-29 23:12:47 -07001515 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001516 out(offset, segment, &data, OUT_ADDRESS, 4,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001517 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001518 offset += 4;
1519 break;
H. Peter Anvin3ba46772002-05-27 23:19:35 +00001520
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001521 case4(044):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001522 data = opx->offset;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001523 size = ins->addr_size >> 3;
Cyrill Gorcunov9ccabd22009-09-21 00:56:20 +04001524 warn_overflow_opd(opx, size);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001525 out(offset, segment, &data, OUT_ADDRESS, size,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001526 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001527 offset += size;
1528 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001529
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001530 case4(050):
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001531 if (opx->segment != segment) {
1532 data = opx->offset;
1533 out(offset, segment, &data,
1534 OUT_REL1ADR, insn_end - offset,
1535 opx->segment, opx->wrt);
1536 } else {
1537 data = opx->offset - insn_end;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001538 if (data > 127 || data < -128)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001539 nasm_error(ERR_NONFATAL, "short jump is out of range");
H. Peter Anvinfea84d72010-05-06 15:32:20 -07001540 out(offset, segment, &data,
1541 OUT_ADDRESS, 1, NO_SEG, NO_SEG);
1542 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001543 offset += 1;
1544 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001545
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001546 case4(054):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001547 data = (int64_t)opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001548 out(offset, segment, &data, OUT_ADDRESS, 8,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001549 opx->segment, opx->wrt);
Keith Kaniosb7a89542007-04-12 02:40:54 +00001550 offset += 8;
1551 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001552
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001553 case4(060):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001554 if (opx->segment != segment) {
1555 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001556 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001557 OUT_REL2ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001558 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001559 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001560 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001561 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001562 OUT_ADDRESS, 2, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001563 }
1564 offset += 2;
1565 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001566
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001567 case4(064):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001568 if (opx->type & (BITS16 | BITS32 | BITS64))
1569 size = (opx->type & BITS16) ? 2 : 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001570 else
1571 size = (bits == 16) ? 2 : 4;
H. Peter Anvin839eca22007-10-29 23:12:47 -07001572 if (opx->segment != segment) {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001573 data = opx->offset;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001574 out(offset, segment, &data,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001575 size == 2 ? OUT_REL2ADR : OUT_REL4ADR,
1576 insn_end - offset, opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001577 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001578 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001579 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001580 OUT_ADDRESS, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001581 }
1582 offset += size;
1583 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001584
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001585 case4(070):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001586 if (opx->segment != segment) {
1587 data = opx->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001588 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001589 OUT_REL4ADR, insn_end - offset,
H. Peter Anvin839eca22007-10-29 23:12:47 -07001590 opx->segment, opx->wrt);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001591 } else {
H. Peter Anvin839eca22007-10-29 23:12:47 -07001592 data = opx->offset - insn_end;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001593 out(offset, segment, &data,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001594 OUT_ADDRESS, 4, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001595 }
1596 offset += 4;
1597 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001598
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001599 case4(074):
H. Peter Anvin839eca22007-10-29 23:12:47 -07001600 if (opx->segment == NO_SEG)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001601 nasm_error(ERR_NONFATAL, "value referenced by FAR is not"
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001602 " relocatable");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001603 data = 0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001604 out(offset, segment, &data, OUT_ADDRESS, 2,
H. Peter Anvin215186f2016-02-17 20:27:41 -08001605 ofmt->segbase(1 + opx->segment),
H. Peter Anvin839eca22007-10-29 23:12:47 -07001606 opx->wrt);
H. Peter Anvin7eb4a382007-09-17 15:49:30 -07001607 offset += 2;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001608 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001609
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001610 case 0172:
H. Peter Anvin976ba732016-09-20 16:39:46 -07001611 {
1612 int mask = ins->prefixes[PPS_VEX] == P_EVEX ? 7 : 15;
1613 const struct operand *opy;
1614
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001615 c = *codes++;
1616 opx = &ins->oprs[c >> 3];
H. Peter Anvin976ba732016-09-20 16:39:46 -07001617 opy = &ins->oprs[c & 7];
1618 if (opy->segment != NO_SEG || opy->wrt != NO_SEG) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001619 nasm_error(ERR_NONFATAL,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001620 "non-absolute expression not permitted as argument %d",
1621 c & 7);
H. Peter Anvin976ba732016-09-20 16:39:46 -07001622 } else if (opy->offset & ~mask) {
1623 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
1624 "is4 argument exceeds bounds");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001625 }
H. Peter Anvin976ba732016-09-20 16:39:46 -07001626 c = opy->offset & mask;
1627 goto emit_is4;
1628 }
H. Peter Anvind85d2502008-05-04 17:53:31 -07001629
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001630 case 0173:
1631 c = *codes++;
1632 opx = &ins->oprs[c >> 4];
H. Peter Anvin976ba732016-09-20 16:39:46 -07001633 c &= 15;
1634 goto emit_is4;
H. Peter Anvind58656f2008-05-06 20:11:14 -07001635
H. Peter Anvincffe61e2011-07-07 17:21:24 -07001636 case4(0174):
H. Peter Anvin976ba732016-09-20 16:39:46 -07001637 c = 0;
1638 emit_is4:
1639 r = nasm_regvals[opx->basereg];
1640 bytes[0] = (r << 4) | ((r & 0x10) >> 1) | c;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001641 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1642 offset++;
1643 break;
H. Peter Anvin52dc3532008-05-20 19:29:04 -07001644
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001645 case4(0254):
H. Peter Anvin588df782008-10-07 10:05:10 -07001646 data = opx->offset;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001647 if (opx->wrt == NO_SEG && opx->segment == NO_SEG &&
1648 (int32_t)data != (int64_t)data) {
H. Peter Anvin215186f2016-02-17 20:27:41 -08001649 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001650 "signed dword immediate exceeds bounds");
1651 }
H. Peter Anvin89a2ac02013-11-26 18:23:20 -08001652 out(offset, segment, &data, OUT_ADDRESS, -4,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001653 opx->segment, opx->wrt);
1654 offset += 4;
H. Peter Anvin588df782008-10-07 10:05:10 -07001655 break;
1656
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001657 case4(0240):
1658 case 0250:
1659 codes += 3;
1660 ins->evex_p[2] |= op_evexflags(&ins->oprs[0],
1661 EVEX_P2Z | EVEX_P2AAA, 2);
1662 ins->evex_p[2] ^= EVEX_P2VP; /* 1's complement */
1663 bytes[0] = 0x62;
1664 /* EVEX.X can be set by either REX or EVEX for different reasons */
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08001665 bytes[1] = ((((ins->rex & 7) << 5) |
1666 (ins->evex_p[0] & (EVEX_P0X | EVEX_P0RP))) ^ 0xf0) |
1667 (ins->vex_cm & 3);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001668 bytes[2] = ((ins->rex & REX_W) << (7 - 3)) |
1669 ((~ins->vexreg & 15) << 3) |
1670 (1 << 2) | (ins->vex_wlp & 3);
1671 bytes[3] = ins->evex_p[2];
1672 out(offset, segment, &bytes, OUT_RAWDATA, 4, NO_SEG, NO_SEG);
1673 offset += 4;
1674 break;
1675
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001676 case4(0260):
1677 case 0270:
1678 codes += 2;
H. Peter Anvin621a69a2013-11-28 12:11:24 -08001679 if (ins->vex_cm != 1 || (ins->rex & (REX_W|REX_X|REX_B)) ||
1680 ins->prefixes[PPS_VEX] == P_VEX3) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001681 bytes[0] = (ins->vex_cm >> 6) ? 0x8f : 0xc4;
1682 bytes[1] = (ins->vex_cm & 31) | ((~ins->rex & 7) << 5);
1683 bytes[2] = ((ins->rex & REX_W) << (7-3)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001684 ((~ins->vexreg & 15)<< 3) | (ins->vex_wlp & 07);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001685 out(offset, segment, &bytes, OUT_RAWDATA, 3, NO_SEG, NO_SEG);
1686 offset += 3;
1687 } else {
1688 bytes[0] = 0xc5;
1689 bytes[1] = ((~ins->rex & REX_R) << (7-2)) |
H. Peter Anvinfc561202011-07-07 16:58:22 -07001690 ((~ins->vexreg & 15) << 3) | (ins->vex_wlp & 07);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001691 out(offset, segment, &bytes, OUT_RAWDATA, 2, NO_SEG, NO_SEG);
1692 offset += 2;
1693 }
1694 break;
H. Peter Anvind85d2502008-05-04 17:53:31 -07001695
H. Peter Anvine014f352012-02-25 22:35:19 -08001696 case 0271:
1697 case 0272:
1698 case 0273:
H. Peter Anvin8ea22002012-02-25 10:24:24 -08001699 break;
1700
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001701 case4(0274):
1702 {
1703 uint64_t uv, um;
1704 int s;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001705
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001706 if (ins->rex & REX_W)
1707 s = 64;
1708 else if (ins->prefixes[PPS_OSIZE] == P_O16)
1709 s = 16;
1710 else if (ins->prefixes[PPS_OSIZE] == P_O32)
1711 s = 32;
1712 else
1713 s = bits;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001714
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001715 um = (uint64_t)2 << (s-1);
1716 uv = opx->offset;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001717
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001718 if (uv > 127 && uv < (uint64_t)-128 &&
1719 (uv < um-128 || uv > um-1)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001720 /* If this wasn't explicitly byte-sized, warn as though we
1721 * had fallen through to the imm16/32/64 case.
1722 */
H. Peter Anvin215186f2016-02-17 20:27:41 -08001723 nasm_error(ERR_WARNING | ERR_PASS2 | ERR_WARN_NOV,
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04001724 "%s value exceeds bounds",
1725 (opx->type & BITS8) ? "signed byte" :
1726 s == 16 ? "word" :
1727 s == 32 ? "dword" :
1728 "signed dword");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001729 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001730 if (opx->segment != NO_SEG) {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001731 data = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001732 out(offset, segment, &data, OUT_ADDRESS, 1,
1733 opx->segment, opx->wrt);
1734 } else {
H. Peter Anvin779ed8b2008-10-16 13:01:43 -07001735 bytes[0] = uv;
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001736 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG,
1737 NO_SEG);
1738 }
1739 offset += 1;
1740 break;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001741 }
H. Peter Anvinc1377e92008-10-06 23:40:31 -07001742
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001743 case4(0300):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001744 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001745
H. Peter Anvine2c80182005-01-15 22:15:51 +00001746 case 0310:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001747 if (bits == 32 && !has_prefix(ins, PPS_ASIZE, P_A16)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001748 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001749 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001750 offset += 1;
1751 } else
1752 offset += 0;
1753 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001754
H. Peter Anvine2c80182005-01-15 22:15:51 +00001755 case 0311:
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001756 if (bits != 32 && !has_prefix(ins, PPS_ASIZE, P_A32)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001757 *bytes = 0x67;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001758 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001759 offset += 1;
1760 } else
1761 offset += 0;
1762 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001763
H. Peter Anvine2c80182005-01-15 22:15:51 +00001764 case 0312:
1765 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001766
Keith Kaniosb7a89542007-04-12 02:40:54 +00001767 case 0313:
1768 ins->rex = 0;
1769 break;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07001770
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001771 case4(0314):
1772 break;
H. Peter Anvin23440102007-11-12 21:02:33 -08001773
H. Peter Anvine2c80182005-01-15 22:15:51 +00001774 case 0320:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001775 case 0321:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001776 break;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001777
H. Peter Anvine2c80182005-01-15 22:15:51 +00001778 case 0322:
H. Peter Anvin70653092007-10-19 14:42:29 -07001779 case 0323:
1780 break;
1781
Keith Kaniosb7a89542007-04-12 02:40:54 +00001782 case 0324:
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001783 ins->rex |= REX_W;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001784 break;
H. Peter Anvin70653092007-10-19 14:42:29 -07001785
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001786 case 0325:
1787 break;
H. Peter Anvin9472dab2009-06-24 21:38:29 -07001788
Ben Rudiak-Gouldd7ab1f92013-02-20 23:25:54 +04001789 case 0326:
1790 break;
1791
H. Peter Anvine2c80182005-01-15 22:15:51 +00001792 case 0330:
Cyrill Gorcunov83e69242013-03-03 14:34:31 +04001793 *bytes = *codes++ ^ get_cond_opcode(ins->condition);
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001794 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001795 offset += 1;
1796 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001797
H. Peter Anvine2c80182005-01-15 22:15:51 +00001798 case 0331:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001799 break;
H. Peter Anvinaf535c12002-04-30 20:59:21 +00001800
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001801 case 0332:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001802 case 0333:
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001803 *bytes = c - 0332 + 0xF2;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001804 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001805 offset += 1;
1806 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001807
Keith Kanios48af1772007-08-17 07:37:52 +00001808 case 0334:
1809 if (ins->rex & REX_R) {
1810 *bytes = 0xF0;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001811 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001812 offset += 1;
1813 }
1814 ins->rex &= ~(REX_L|REX_R);
1815 break;
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001816
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001817 case 0335:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001818 break;
H. Peter Anvincb9b6902007-09-12 21:58:51 -07001819
H. Peter Anvin962e3052008-08-28 17:47:16 -07001820 case 0336:
1821 case 0337:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001822 break;
H. Peter Anvin962e3052008-08-28 17:47:16 -07001823
H. Peter Anvine2c80182005-01-15 22:15:51 +00001824 case 0340:
H. Peter Anvine2c80182005-01-15 22:15:51 +00001825 if (ins->oprs[0].segment != NO_SEG)
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001826 nasm_panic(0, "non-constant BSS size in pass two");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001827 else {
H. Peter Anvin428fd672007-11-15 10:25:52 -08001828 int64_t size = ins->oprs[0].offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001829 if (size > 0)
1830 out(offset, segment, NULL,
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001831 OUT_RESERVE, size, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001832 offset += size;
1833 }
1834 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001835
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001836 case 0341:
1837 break;
H. Peter Anvinc2acf7b2009-02-21 18:22:56 -08001838
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001839 case 0360:
1840 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001841
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001842 case 0361:
1843 bytes[0] = 0x66;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001844 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
1845 offset += 1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001846 break;
H. Peter Anvinfff5a472008-05-20 09:46:24 -07001847
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001848 case 0364:
1849 case 0365:
1850 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001851
Keith Kanios48af1772007-08-17 07:37:52 +00001852 case 0366:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001853 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001854 *bytes = c - 0366 + 0x66;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001855 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
Keith Kanios48af1772007-08-17 07:37:52 +00001856 offset += 1;
1857 break;
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001858
Jin Kyu Song03041092013-10-15 19:38:51 -07001859 case3(0370):
H. Peter Anvine2c80182005-01-15 22:15:51 +00001860 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001861
H. Peter Anvine2c80182005-01-15 22:15:51 +00001862 case 0373:
1863 *bytes = bits == 16 ? 3 : 5;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001864 out(offset, segment, bytes, OUT_RAWDATA, 1, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001865 offset += 1;
1866 break;
H. Peter Anvineba20a72002-04-30 20:53:55 +00001867
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07001868 case 0374:
1869 eat = EA_XMMVSIB;
1870 break;
1871
1872 case 0375:
1873 eat = EA_YMMVSIB;
1874 break;
1875
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001876 case 0376:
1877 eat = EA_ZMMVSIB;
1878 break;
1879
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001880 case4(0100):
1881 case4(0110):
1882 case4(0120):
1883 case4(0130):
1884 case4(0200):
1885 case4(0204):
1886 case4(0210):
1887 case4(0214):
1888 case4(0220):
1889 case4(0224):
1890 case4(0230):
1891 case4(0234):
1892 {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001893 ea ea_data;
1894 int rfield;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001895 opflags_t rflags;
Keith Kaniosb7a89542007-04-12 02:40:54 +00001896 uint8_t *p;
1897 int32_t s;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001898 struct operand *opy = &ins->oprs[op2];
H. Peter Anvin70653092007-10-19 14:42:29 -07001899
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001900 if (c <= 0177) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001901 /* pick rfield from operand b (opx) */
1902 rflags = regflag(opx);
H. Peter Anvin33d5fc02008-10-23 23:07:53 -07001903 rfield = nasm_regvals[opx->basereg];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001904 } else {
1905 /* rfield is constant */
1906 rflags = 0;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001907 rfield = c & 7;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001908 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001909
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001910 if (process_ea(opy, &ea_data, bits,
1911 rfield, rflags, ins) != eat)
H. Peter Anvin215186f2016-02-17 20:27:41 -08001912 nasm_error(ERR_NONFATAL, "invalid effective address");
Charles Crayne7e975552007-11-03 22:06:13 -07001913
H. Peter Anvine2c80182005-01-15 22:15:51 +00001914 p = bytes;
1915 *p++ = ea_data.modrm;
1916 if (ea_data.sib_present)
1917 *p++ = ea_data.sib;
1918
1919 s = p - bytes;
H. Peter Anvin34f6fb02007-11-09 14:44:02 -08001920 out(offset, segment, bytes, OUT_RAWDATA, s, NO_SEG, NO_SEG);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001921
Victor van den Elzencf9332c2008-10-01 12:18:28 +02001922 /*
1923 * Make sure the address gets the right offset in case
1924 * the line breaks in the .lst file (BR 1197827)
1925 */
1926 offset += s;
1927 s = 0;
1928
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001929 if (ea_data.bytes) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001930 /* use compressed displacement, if available */
1931 data = ea_data.disp8 ? ea_data.disp8 : opy->offset;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001932 s += ea_data.bytes;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001933 if (ea_data.rip) {
1934 if (opy->segment == segment) {
1935 data -= insn_end;
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001936 if (overflow_signed(data, ea_data.bytes))
1937 warn_overflow(ERR_PASS2, ea_data.bytes);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001938 out(offset, segment, &data, OUT_ADDRESS,
1939 ea_data.bytes, NO_SEG, NO_SEG);
1940 } else {
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001941 /* overflow check in output/linker? */
H. Peter Anvin89a2ac02013-11-26 18:23:20 -08001942 out(offset, segment, &data, OUT_REL4ADR,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001943 insn_end - offset, opy->segment, opy->wrt);
1944 }
1945 } else {
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001946 int asize = ins->addr_size >> 3;
1947 int atype = ea_data.bytes;
1948
1949 if (overflow_general(data, asize) ||
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07001950 signed_bits(data, ins->addr_size) !=
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001951 signed_bits(data, ea_data.bytes << 3))
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01001952 warn_overflow(ERR_PASS2, ea_data.bytes);
1953
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001954 if (asize > ea_data.bytes) {
1955 /*
1956 * If the address isn't the full width of
1957 * the address size, treat is as signed...
1958 */
1959 atype = -atype;
1960 }
1961
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001962 out(offset, segment, &data, OUT_ADDRESS,
H. Peter Anvin72bf3fe2013-11-26 20:19:53 -08001963 atype, opy->segment, opy->wrt);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001964 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001965 }
1966 offset += s;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001967 }
1968 break;
H. Peter Anvin507ae032008-10-09 15:37:10 -07001969
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001970 default:
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001971 nasm_panic(0, "internal instruction table corrupt"
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04001972 ": instruction code \\%o (0x%02X) given", c, c);
1973 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001974 }
H. Peter Anvin839eca22007-10-29 23:12:47 -07001975 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001976}
1977
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001978static opflags_t regflag(const operand * o)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001979{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001980 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001981 nasm_panic(0, "invalid operand passed to regflag()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001982 return nasm_reg_flags[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001983}
1984
H. Peter Anvin5b0e3ec2007-07-07 02:01:08 +00001985static int32_t regval(const operand * o)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001986{
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001987 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001988 nasm_panic(0, "invalid operand passed to regval()");
H. Peter Anvina4835d42008-05-20 14:21:29 -07001989 return nasm_regvals[o->basereg];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001990}
1991
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001992static int op_rexflags(const operand * o, int mask)
1993{
H. Peter Anvinf8563f72009-10-13 12:28:14 -07001994 opflags_t flags;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001995 int val;
1996
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04001997 if (!is_register(o->basereg))
H. Peter Anvind6d1b652016-03-03 14:36:01 -08001998 nasm_panic(0, "invalid operand passed to op_rexflags()");
H. Peter Anvin3df97a72007-05-30 03:25:21 +00001999
H. Peter Anvina4835d42008-05-20 14:21:29 -07002000 flags = nasm_reg_flags[o->basereg];
2001 val = nasm_regvals[o->basereg];
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002002
2003 return rexflags(val, flags, mask);
2004}
2005
H. Peter Anvinf8563f72009-10-13 12:28:14 -07002006static int rexflags(int val, opflags_t flags, int mask)
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002007{
2008 int rex = 0;
2009
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08002010 if (val >= 0 && (val & 8))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002011 rex |= REX_B|REX_X|REX_R;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002012 if (flags & BITS64)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002013 rex |= REX_W;
2014 if (!(REG_HIGH & ~flags)) /* AH, CH, DH, BH */
2015 rex |= REX_H;
2016 else if (!(REG8 & ~flags) && val >= 4) /* SPL, BPL, SIL, DIL */
2017 rex |= REX_P;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002018
2019 return rex & mask;
2020}
2021
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002022static int evexflags(int val, decoflags_t deco,
2023 int mask, uint8_t byte)
2024{
2025 int evex = 0;
2026
Jin Kyu Song1be09ee2013-11-08 01:14:39 -08002027 switch (byte) {
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002028 case 0:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08002029 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002030 evex |= (EVEX_P0RP | EVEX_P0X);
2031 break;
2032 case 2:
H. Peter Anvinc6c750c2013-11-08 15:28:19 -08002033 if (val >= 0 && (val & 16))
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002034 evex |= EVEX_P2VP;
2035 if (deco & Z)
2036 evex |= EVEX_P2Z;
2037 if (deco & OPMASK_MASK)
2038 evex |= deco & EVEX_P2AAA;
2039 break;
2040 }
2041 return evex & mask;
2042}
2043
2044static int op_evexflags(const operand * o, int mask, uint8_t byte)
2045{
2046 int val;
2047
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002048 val = nasm_regvals[o->basereg];
2049
2050 return evexflags(val, o->decoflags, mask, byte);
2051}
2052
H. Peter Anvin23595f52009-07-25 17:44:25 -07002053static enum match_result find_match(const struct itemplate **tempp,
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002054 insn *instruction,
2055 int32_t segment, int64_t offset, int bits)
H. Peter Anvin23595f52009-07-25 17:44:25 -07002056{
2057 const struct itemplate *temp;
2058 enum match_result m, merr;
H. Peter Anvina7643f42009-10-13 12:32:20 -07002059 opflags_t xsizeflags[MAX_OPERANDS];
H. Peter Anvina81655b2009-07-25 18:15:28 -07002060 bool opsizemissing = false;
Jin Kyu Songe3a06b92013-08-28 19:15:23 -07002061 int8_t broadcast = instruction->evex_brerop;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002062 int i;
2063
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002064 /* broadcasting uses a different data element size */
2065 for (i = 0; i < instruction->operands; i++)
2066 if (i == broadcast)
2067 xsizeflags[i] = instruction->oprs[i].decoflags & BRSIZE_MASK;
2068 else
2069 xsizeflags[i] = instruction->oprs[i].type & SIZE_MASK;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002070
2071 merr = MERR_INVALOP;
2072
2073 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002074 temp->opcode != I_none; temp++) {
2075 m = matches(temp, instruction, bits);
2076 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002077 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002078 m = MOK_GOOD;
2079 else
2080 m = MERR_INVALOP;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002081 } else if (m == MERR_OPSIZEMISSING && !itemp_has(temp, IF_SX)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002082 /*
2083 * Missing operand size and a candidate for fuzzy matching...
2084 */
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002085 for (i = 0; i < temp->operands; i++)
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002086 if (i == broadcast)
2087 xsizeflags[i] |= temp->deco[i] & BRSIZE_MASK;
2088 else
2089 xsizeflags[i] |= temp->opd[i] & SIZE_MASK;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002090 opsizemissing = true;
2091 }
2092 if (m > merr)
2093 merr = m;
2094 if (merr == MOK_GOOD)
2095 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002096 }
2097
2098 /* No match, but see if we can get a fuzzy operand size match... */
2099 if (!opsizemissing)
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002100 goto done;
H. Peter Anvina81655b2009-07-25 18:15:28 -07002101
2102 for (i = 0; i < instruction->operands; i++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002103 /*
2104 * We ignore extrinsic operand sizes on registers, so we should
2105 * never try to fuzzy-match on them. This also resolves the case
2106 * when we have e.g. "xmmrm128" in two different positions.
2107 */
2108 if (is_class(REGISTER, instruction->oprs[i].type))
2109 continue;
H. Peter Anvinff5d6562009-10-05 14:08:05 -07002110
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002111 /* This tests if xsizeflags[i] has more than one bit set */
2112 if ((xsizeflags[i] & (xsizeflags[i]-1)))
2113 goto done; /* No luck */
H. Peter Anvina81655b2009-07-25 18:15:28 -07002114
Jin Kyu Song7903c072013-10-30 03:00:12 -07002115 if (i == broadcast) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002116 instruction->oprs[i].decoflags |= xsizeflags[i];
Jin Kyu Song7903c072013-10-30 03:00:12 -07002117 instruction->oprs[i].type |= (xsizeflags[i] == BR_BITS32 ?
2118 BITS32 : BITS64);
2119 } else {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002120 instruction->oprs[i].type |= xsizeflags[i]; /* Set the size */
Jin Kyu Song7903c072013-10-30 03:00:12 -07002121 }
H. Peter Anvina81655b2009-07-25 18:15:28 -07002122 }
2123
2124 /* Try matching again... */
2125 for (temp = nasm_instructions[instruction->opcode];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002126 temp->opcode != I_none; temp++) {
2127 m = matches(temp, instruction, bits);
2128 if (m == MOK_JUMP) {
H. Peter Anvin8cc8a1d2012-02-25 11:11:42 -08002129 if (jmp_match(segment, offset, bits, instruction, temp))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002130 m = MOK_GOOD;
2131 else
2132 m = MERR_INVALOP;
2133 }
2134 if (m > merr)
2135 merr = m;
2136 if (merr == MOK_GOOD)
2137 goto done;
H. Peter Anvin23595f52009-07-25 17:44:25 -07002138 }
2139
H. Peter Anvina81655b2009-07-25 18:15:28 -07002140done:
H. Peter Anvin23595f52009-07-25 17:44:25 -07002141 *tempp = temp;
2142 return merr;
2143}
2144
Mark Charneydcaef4b2014-10-09 13:45:17 -04002145static uint8_t get_broadcast_num(opflags_t opflags, opflags_t brsize)
2146{
2147 opflags_t opsize = opflags & SIZE_MASK;
2148 uint8_t brcast_num;
2149
2150 /*
2151 * Due to discontinuity between BITS64 and BITS128 (BITS80),
2152 * this cannot be a simple arithmetic calculation.
2153 */
2154 if (brsize > BITS64)
H. Peter Anvin215186f2016-02-17 20:27:41 -08002155 nasm_error(ERR_FATAL,
Mark Charneydcaef4b2014-10-09 13:45:17 -04002156 "size of broadcasting element is greater than 64 bits");
2157
2158 switch (opsize) {
2159 case BITS64:
2160 brcast_num = BITS64 / brsize;
2161 break;
2162 default:
2163 brcast_num = (opsize / BITS128) * (BITS64 / brsize) * 2;
2164 break;
2165 }
2166
2167 return brcast_num;
2168}
2169
H. Peter Anvin65289e82009-07-25 17:25:11 -07002170static enum match_result matches(const struct itemplate *itemp,
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002171 insn *instruction, int bits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002172{
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002173 opflags_t size[MAX_OPERANDS], asize;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002174 bool opsizemissing = false;
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002175 int i, oprs;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002176
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002177 /*
2178 * Check the opcode
2179 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002180 if (itemp->opcode != instruction->opcode)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002181 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002182
2183 /*
2184 * Count the operands
2185 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002186 if (itemp->operands != instruction->operands)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002187 return MERR_INVALOP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002188
2189 /*
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002190 * Is it legal?
2191 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002192 if (!(optimizing > 0) && itemp_has(itemp, IF_OPT))
H. Peter Anvin47fb7bc2010-08-24 13:53:22 -07002193 return MERR_INVALOP;
2194
2195 /*
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002196 * {evex} available?
2197 */
H. Peter Anvin621a69a2013-11-28 12:11:24 -08002198 switch (instruction->prefixes[PPS_VEX]) {
2199 case P_EVEX:
2200 if (!itemp_has(itemp, IF_EVEX))
2201 return MERR_ENCMISMATCH;
2202 break;
2203 case P_VEX3:
2204 case P_VEX2:
2205 if (!itemp_has(itemp, IF_VEX))
2206 return MERR_ENCMISMATCH;
2207 break;
2208 default:
2209 break;
Jin Kyu Song6cfa9682013-11-26 17:27:48 -08002210 }
2211
2212 /*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002213 * Check that no spurious colons or TOs are present
2214 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002215 for (i = 0; i < itemp->operands; i++)
2216 if (instruction->oprs[i].type & ~itemp->opd[i] & (COLON | TO))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002217 return MERR_INVALOP;
H. Peter Anvin70653092007-10-19 14:42:29 -07002218
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002219 /*
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002220 * Process size flags
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002221 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002222 switch (itemp_smask(itemp)) {
2223 case IF_GENBIT(IF_SB):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002224 asize = BITS8;
2225 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002226 case IF_GENBIT(IF_SW):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002227 asize = BITS16;
2228 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002229 case IF_GENBIT(IF_SD):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002230 asize = BITS32;
2231 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002232 case IF_GENBIT(IF_SQ):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002233 asize = BITS64;
2234 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002235 case IF_GENBIT(IF_SO):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002236 asize = BITS128;
2237 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002238 case IF_GENBIT(IF_SY):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002239 asize = BITS256;
2240 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002241 case IF_GENBIT(IF_SZ):
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002242 asize = BITS512;
2243 break;
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002244 case IF_GENBIT(IF_SIZE):
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002245 switch (bits) {
2246 case 16:
2247 asize = BITS16;
2248 break;
2249 case 32:
2250 asize = BITS32;
2251 break;
2252 case 64:
2253 asize = BITS64;
2254 break;
2255 default:
2256 asize = 0;
2257 break;
2258 }
2259 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002260 default:
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002261 asize = 0;
2262 break;
H. Peter Anvin60926242009-07-26 16:25:38 -07002263 }
2264
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002265 if (itemp_armask(itemp)) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002266 /* S- flags only apply to a specific operand */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002267 i = itemp_arg(itemp);
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002268 memset(size, 0, sizeof size);
2269 size[i] = asize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002270 } else {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002271 /* S- flags apply to all operands */
2272 for (i = 0; i < MAX_OPERANDS; i++)
2273 size[i] = asize;
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002274 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002275
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002276 /*
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002277 * Check that the operand flags all match up,
2278 * it's a bit tricky so lets be verbose:
2279 *
2280 * 1) Find out the size of operand. If instruction
2281 * doesn't have one specified -- we're trying to
2282 * guess it either from template (IF_S* flag) or
2283 * from code bits.
2284 *
Ben Rudiak-Gould6e878932013-02-27 10:13:14 -08002285 * 2) If template operand do not match the instruction OR
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002286 * template has an operand size specified AND this size differ
2287 * from which instruction has (perhaps we got it from code bits)
2288 * we are:
2289 * a) Check that only size of instruction and operand is differ
2290 * other characteristics do match
2291 * b) Perhaps it's a register specified in instruction so
2292 * for such a case we just mark that operand as "size
2293 * missing" and this will turn on fuzzy operand size
2294 * logic facility (handled by a caller)
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002295 */
2296 for (i = 0; i < itemp->operands; i++) {
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002297 opflags_t type = instruction->oprs[i].type;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002298 decoflags_t deco = instruction->oprs[i].decoflags;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002299 bool is_broadcast = deco & BRDCAST_MASK;
Jin Kyu Song25c22122013-10-30 03:12:45 -07002300 uint8_t brcast_num = 0;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002301 opflags_t template_opsize, insn_opsize;
2302
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002303 if (!(type & SIZE_MASK))
2304 type |= size[i];
H. Peter Anvind85d2502008-05-04 17:53:31 -07002305
Jin Kyu Song7903c072013-10-30 03:00:12 -07002306 insn_opsize = type & SIZE_MASK;
2307 if (!is_broadcast) {
2308 template_opsize = itemp->opd[i] & SIZE_MASK;
2309 } else {
2310 decoflags_t deco_brsize = itemp->deco[i] & BRSIZE_MASK;
2311 /*
2312 * when broadcasting, the element size depends on
2313 * the instruction type. decorator flag should match.
2314 */
2315
2316 if (deco_brsize) {
2317 template_opsize = (deco_brsize == BR_BITS32 ? BITS32 : BITS64);
Jin Kyu Song25c22122013-10-30 03:12:45 -07002318 /* calculate the proper number : {1to<brcast_num>} */
Mark Charneydcaef4b2014-10-09 13:45:17 -04002319 brcast_num = get_broadcast_num(itemp->opd[i], template_opsize);
Jin Kyu Song7903c072013-10-30 03:00:12 -07002320 } else {
2321 template_opsize = 0;
2322 }
2323 }
2324
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002325 if ((itemp->opd[i] & ~type & ~SIZE_MASK) ||
Jin Kyu Song25c22122013-10-30 03:12:45 -07002326 (deco & ~itemp->deco[i] & ~BRNUM_MASK)) {
Ben Rudiak-Gould4e8396b2013-03-01 10:28:32 +04002327 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002328 } else if (template_opsize) {
2329 if (template_opsize != insn_opsize) {
2330 if (insn_opsize) {
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002331 return MERR_INVALOP;
Jin Kyu Song7903c072013-10-30 03:00:12 -07002332 } else if (!is_class(REGISTER, type)) {
2333 /*
2334 * Note: we don't honor extrinsic operand sizes for registers,
2335 * so "missing operand size" for a register should be
2336 * considered a wildcard match rather than an error.
2337 */
2338 opsizemissing = true;
Jin Kyu Song4d1fc3f2013-08-21 19:29:10 -07002339 }
Jin Kyu Song25c22122013-10-30 03:12:45 -07002340 } else if (is_broadcast &&
2341 (brcast_num !=
Mark Charneydcaef4b2014-10-09 13:45:17 -04002342 (2U << ((deco & BRNUM_MASK) >> BRNUM_SHIFT)))) {
Jin Kyu Song25c22122013-10-30 03:12:45 -07002343 /*
2344 * broadcasting opsize matches but the number of repeated memory
2345 * element does not match.
Mark Charneydcaef4b2014-10-09 13:45:17 -04002346 * if 64b double precision float is broadcasted to ymm (256b),
2347 * broadcasting decorator must be {1to4}.
Jin Kyu Song25c22122013-10-30 03:12:45 -07002348 */
2349 return MERR_BRNUMMISMATCH;
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002350 }
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002351 }
2352 }
2353
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002354 if (opsizemissing)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002355 return MERR_OPSIZEMISSING;
H. Peter Anvin3fb86f22009-07-25 19:12:10 -07002356
H. Peter Anvin32cd4c22008-04-04 13:34:53 -07002357 /*
2358 * Check operand sizes
2359 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002360 if (itemp_has(itemp, IF_SM) || itemp_has(itemp, IF_SM2)) {
2361 oprs = (itemp_has(itemp, IF_SM2) ? 2 : itemp->operands);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002362 for (i = 0; i < oprs; i++) {
Cyrill Gorcunovbc31bee2009-11-01 23:16:01 +03002363 asize = itemp->opd[i] & SIZE_MASK;
2364 if (asize) {
2365 for (i = 0; i < oprs; i++)
2366 size[i] = asize;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002367 break;
2368 }
2369 }
H. Peter Anvinef7468f2002-04-30 20:57:59 +00002370 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002371 oprs = itemp->operands;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002372 }
2373
Keith Kaniosb7a89542007-04-12 02:40:54 +00002374 for (i = 0; i < itemp->operands; i++) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002375 if (!(itemp->opd[i] & SIZE_MASK) &&
2376 (instruction->oprs[i].type & SIZE_MASK & ~size[i]))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002377 return MERR_OPSIZEMISMATCH;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002378 }
2379
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002380 /*
2381 * Check template is okay at the set cpu level
2382 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002383 if (iflag_cmp_cpu_level(&insns_flags[itemp->iflag_idx], &cpu) > 0)
H. Peter Anvin65289e82009-07-25 17:25:11 -07002384 return MERR_BADCPU;
H. Peter Anvin70653092007-10-19 14:42:29 -07002385
Keith Kaniosb7a89542007-04-12 02:40:54 +00002386 /*
H. Peter Anvin6cda4142008-12-29 20:52:28 -08002387 * Verify the appropriate long mode flag.
Keith Kaniosb7a89542007-04-12 02:40:54 +00002388 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002389 if (itemp_has(itemp, (bits == 64 ? IF_NOLONG : IF_LONG)))
H. Peter Anvin65289e82009-07-25 17:25:11 -07002390 return MERR_BADMODE;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002391
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002392 /*
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002393 * If we have a HLE prefix, look for the NOHLE flag
2394 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002395 if (itemp_has(itemp, IF_NOHLE) &&
H. Peter Anvinfb3f4e62012-02-25 22:22:07 -08002396 (has_prefix(instruction, PPS_REP, P_XACQUIRE) ||
2397 has_prefix(instruction, PPS_REP, P_XRELEASE)))
2398 return MERR_BADHLE;
2399
2400 /*
H. Peter Anvinaf535c12002-04-30 20:59:21 +00002401 * Check if special handling needed for Jumps
2402 */
H. Peter Anvin755f5212012-02-25 11:41:34 -08002403 if ((itemp->code[0] & ~1) == 0370)
Cyrill Gorcunov1de95002009-11-06 00:08:38 +03002404 return MOK_JUMP;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002405
Jin Kyu Song03041092013-10-15 19:38:51 -07002406 /*
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002407 * Check if BND prefix is allowed.
2408 * Other 0xF2 (REPNE/REPNZ) prefix is prohibited.
Jin Kyu Song03041092013-10-15 19:38:51 -07002409 */
Cyrill Gorcunov08359152013-11-09 22:16:11 +04002410 if (!itemp_has(itemp, IF_BND) &&
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002411 (has_prefix(instruction, PPS_REP, P_BND) ||
2412 has_prefix(instruction, PPS_REP, P_NOBND)))
Jin Kyu Song03041092013-10-15 19:38:51 -07002413 return MERR_BADBND;
Jin Kyu Songb287ff02013-12-04 20:05:55 -08002414 else if (itemp_has(itemp, IF_BND) &&
2415 (has_prefix(instruction, PPS_REP, P_REPNE) ||
2416 has_prefix(instruction, PPS_REP, P_REPNZ)))
2417 return MERR_BADREPNE;
Jin Kyu Song03041092013-10-15 19:38:51 -07002418
H. Peter Anvin60926242009-07-26 16:25:38 -07002419 return MOK_GOOD;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002420}
2421
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002422/*
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002423 * Check if ModR/M.mod should/can be 01.
2424 * - EAF_BYTEOFFS is set
2425 * - offset can fit in a byte when EVEX is not used
2426 * - offset can be compressed when EVEX is used
2427 */
2428#define IS_MOD_01() (input->eaflags & EAF_BYTEOFFS || \
2429 (o >= -128 && o <= 127 && \
2430 seg == NO_SEG && !forw_ref && \
2431 !(input->eaflags & EAF_WORDOFFS) && \
2432 !(ins->rex & REX_EV)) || \
2433 (ins->rex & REX_EV && \
2434 is_disp8n(input, ins, &output->disp8)))
2435
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002436static enum ea_type process_ea(operand *input, ea *output, int bits,
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002437 int rfield, opflags_t rflags, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002438{
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002439 bool forw_ref = !!(input->opflags & OPFLAG_UNKNOWN);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002440 int addrbits = ins->addr_size;
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002441 int eaflags = input->eaflags;
H. Peter Anvin1c3277b2008-07-19 21:38:56 -07002442
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002443 output->type = EA_SCALAR;
2444 output->rip = false;
Jin Kyu Songdb358a22013-09-20 20:36:19 -07002445 output->disp8 = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00002446
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002447 /* REX flags for the rfield operand */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002448 output->rex |= rexflags(rfield, rflags, REX_R | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002449 /* EVEX.R' flag for the REG operand */
2450 ins->evex_p[0] |= evexflags(rfield, 0, EVEX_P0RP, 0);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002451
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002452 if (is_class(REGISTER, input->type)) {
2453 /*
2454 * It's a direct register.
2455 */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002456 if (!is_register(input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002457 goto err;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002458
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002459 if (!is_reg_class(REG_EA, input->basereg))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002460 goto err;
H. Peter Anvin70653092007-10-19 14:42:29 -07002461
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002462 /* broadcasting is not available with a direct register operand. */
2463 if (input->decoflags & BRDCAST_MASK) {
2464 nasm_error(ERR_NONFATAL, "Broadcasting not allowed from a register");
2465 goto err;
2466 }
2467
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002468 output->rex |= op_rexflags(input, REX_B | REX_P | REX_W | REX_H);
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002469 ins->evex_p[0] |= op_evexflags(input, EVEX_P0X, 0);
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002470 output->sib_present = false; /* no SIB necessary */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002471 output->bytes = 0; /* no offset necessary either */
2472 output->modrm = GEN_MODRM(3, rfield, nasm_regvals[input->basereg]);
2473 } else {
2474 /*
2475 * It's a memory reference.
2476 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002477
2478 /* Embedded rounding or SAE is not available with a mem ref operand. */
2479 if (input->decoflags & (ER | SAE)) {
2480 nasm_error(ERR_NONFATAL,
2481 "Embedded rounding is available only with reg-reg op.");
2482 return -1;
2483 }
2484
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002485 if (input->basereg == -1 &&
2486 (input->indexreg == -1 || input->scale == 0)) {
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002487 /*
2488 * It's a pure offset.
2489 */
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002490 if (bits == 64 && ((input->type & IP_REL) == IP_REL) &&
2491 input->segment == NO_SEG) {
2492 nasm_error(ERR_WARNING | ERR_PASS1, "absolute address can not be RIP-relative");
2493 input->type &= ~IP_REL;
2494 input->type |= MEMORY;
2495 }
2496
Jin Kyu Song97f6fae2013-12-18 21:28:17 -08002497 if (bits == 64 &&
2498 !(IP_REL & ~input->type) && (eaflags & EAF_MIB)) {
2499 nasm_error(ERR_NONFATAL, "RIP-relative addressing is prohibited for mib.");
2500 return -1;
2501 }
2502
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002503 if (eaflags & EAF_BYTEOFFS ||
2504 (eaflags & EAF_WORDOFFS &&
Victor van den Elzen0d268fb2010-01-24 21:24:57 +01002505 input->disp_size != (addrbits != 16 ? 32 : 16))) {
2506 nasm_error(ERR_WARNING | ERR_PASS1, "displacement size ignored on absolute address");
2507 }
2508
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002509 if (bits == 64 && (~input->type & IP_REL)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002510 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002511 output->sib = GEN_SIB(0, 4, 5);
2512 output->bytes = 4;
2513 output->modrm = GEN_MODRM(0, rfield, 4);
2514 output->rip = false;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002515 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002516 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002517 output->bytes = (addrbits != 16 ? 4 : 2);
2518 output->modrm = GEN_MODRM(0, rfield, (addrbits != 16 ? 5 : 6));
2519 output->rip = bits == 64;
Chuck Crayne42fe6ce2007-06-03 02:42:41 +00002520 }
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002521 } else {
2522 /*
2523 * It's an indirection.
2524 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002525 int i = input->indexreg, b = input->basereg, s = input->scale;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002526 int32_t seg = input->segment;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002527 int hb = input->hintbase, ht = input->hinttype;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002528 int t, it, bt; /* register numbers */
2529 opflags_t x, ix, bx; /* register flags */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002530
H. Peter Anvine2c80182005-01-15 22:15:51 +00002531 if (s == 0)
2532 i = -1; /* make this easy, at least */
H. Peter Anvin70653092007-10-19 14:42:29 -07002533
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002534 if (is_register(i)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002535 it = nasm_regvals[i];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002536 ix = nasm_reg_flags[i];
2537 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002538 it = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002539 ix = 0;
2540 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002541
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002542 if (is_register(b)) {
H. Peter Anvina4835d42008-05-20 14:21:29 -07002543 bt = nasm_regvals[b];
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002544 bx = nasm_reg_flags[b];
2545 } else {
Keith Kaniosb7a89542007-04-12 02:40:54 +00002546 bt = -1;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002547 bx = 0;
2548 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002549
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002550 /* if either one are a vector register... */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002551 if ((ix|bx) & (XMMREG|YMMREG|ZMMREG) & ~REG_EA) {
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002552 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002553 int32_t o = input->offset;
2554 int mod, scale, index, base;
2555
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002556 /*
2557 * For a vector SIB, one has to be a vector and the other,
2558 * if present, a GPR. The vector must be the index operand.
2559 */
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002560 if (it == -1 || (bx & (XMMREG|YMMREG|ZMMREG) & ~REG_EA)) {
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002561 if (s == 0)
2562 s = 1;
2563 else if (s != 1)
2564 goto err;
2565
2566 t = bt, bt = it, it = t;
2567 x = bx, bx = ix, ix = x;
2568 }
2569
2570 if (bt != -1) {
2571 if (REG_GPR & ~bx)
2572 goto err;
2573 if (!(REG64 & ~bx) || !(REG32 & ~bx))
2574 sok &= bx;
2575 else
2576 goto err;
2577 }
2578
2579 /*
2580 * While we're here, ensure the user didn't specify
2581 * WORD or QWORD
2582 */
2583 if (input->disp_size == 16 || input->disp_size == 64)
2584 goto err;
2585
2586 if (addrbits == 16 ||
2587 (addrbits == 32 && !(sok & BITS32)) ||
2588 (addrbits == 64 && !(sok & BITS64)))
2589 goto err;
2590
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002591 output->type = ((ix & ZMMREG & ~REG_EA) ? EA_ZMMVSIB
2592 : ((ix & YMMREG & ~REG_EA)
2593 ? EA_YMMVSIB : EA_XMMVSIB));
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002594
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002595 output->rex |= rexflags(it, ix, REX_X);
2596 output->rex |= rexflags(bt, bx, REX_B);
2597 ins->evex_p[2] |= evexflags(it, 0, EVEX_P2VP, 2);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002598
2599 index = it & 7; /* it is known to be != -1 */
2600
2601 switch (s) {
2602 case 1:
2603 scale = 0;
2604 break;
2605 case 2:
2606 scale = 1;
2607 break;
2608 case 4:
2609 scale = 2;
2610 break;
2611 case 8:
2612 scale = 3;
2613 break;
2614 default: /* then what the smeg is it? */
2615 goto err; /* panic */
2616 }
2617
2618 if (bt == -1) {
2619 base = 5;
2620 mod = 0;
2621 } else {
2622 base = (bt & 7);
2623 if (base != REG_NUM_EBP && o == 0 &&
2624 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002625 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002626 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002627 else if (IS_MOD_01())
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002628 mod = 1;
2629 else
2630 mod = 2;
2631 }
2632
2633 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002634 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2635 output->modrm = GEN_MODRM(mod, rfield, 4);
2636 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002637 } else if ((ix|bx) & (BITS32|BITS64)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002638 /*
2639 * it must be a 32/64-bit memory reference. Firstly we have
2640 * to check that all registers involved are type E/Rxx.
2641 */
Cyrill Gorcunov167917a2012-09-10 00:19:12 +04002642 opflags_t sok = BITS32 | BITS64;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002643 int32_t o = input->offset;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002644
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002645 if (it != -1) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002646 if (!(REG64 & ~ix) || !(REG32 & ~ix))
2647 sok &= ix;
2648 else
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002649 goto err;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002650 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002651
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002652 if (bt != -1) {
2653 if (REG_GPR & ~bx)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002654 goto err; /* Invalid register */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002655 if (~sok & bx & SIZE_MASK)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002656 goto err; /* Invalid size */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002657 sok &= bx;
2658 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002659
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002660 /*
2661 * While we're here, ensure the user didn't specify
2662 * WORD or QWORD
2663 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002664 if (input->disp_size == 16 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002665 goto err;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002666
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002667 if (addrbits == 16 ||
2668 (addrbits == 32 && !(sok & BITS32)) ||
2669 (addrbits == 64 && !(sok & BITS64)))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002670 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002671
Keith Kaniosb7a89542007-04-12 02:40:54 +00002672 /* now reorganize base/index */
2673 if (s == 1 && bt != it && bt != -1 && it != -1 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002674 ((hb == b && ht == EAH_NOTBASE) ||
2675 (hb == i && ht == EAH_MAKEBASE))) {
2676 /* swap if hints say so */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002677 t = bt, bt = it, it = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002678 x = bx, bx = ix, ix = x;
2679 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002680
Jin Kyu Song164d6072013-10-15 19:10:13 -07002681 if (bt == -1 && s == 1 && !(hb == i && ht == EAH_NOTBASE)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002682 /* make single reg base, unless hint */
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002683 bt = it, bx = ix, it = -1, ix = 0;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002684 }
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002685 if (eaflags & EAF_MIB) {
2686 /* only for mib operands */
2687 if (it == -1 && (hb == b && ht == EAH_NOTBASE)) {
2688 /*
2689 * make a single reg index [reg*1].
2690 * gas uses this form for an explicit index register.
2691 */
2692 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2693 }
2694 if ((ht == EAH_SUMMED) && bt == -1) {
2695 /* separate once summed index into [base, index] */
2696 bt = it, bx = ix, s--;
2697 }
2698 } else {
2699 if (((s == 2 && it != REG_NUM_ESP &&
Jin Kyu Song3d06af22013-12-18 21:28:41 -08002700 (!(eaflags & EAF_TIMESTWO) || (ht == EAH_SUMMED))) ||
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002701 s == 3 || s == 5 || s == 9) && bt == -1) {
2702 /* convert 3*EAX to EAX+2*EAX */
2703 bt = it, bx = ix, s--;
2704 }
2705 if (it == -1 && (bt & 7) != REG_NUM_ESP &&
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002706 (eaflags & EAF_TIMESTWO) &&
2707 (hb == b && ht == EAH_NOTBASE)) {
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002708 /*
Jin Kyu Song26ddad62013-12-18 22:01:14 -08002709 * convert [NOSPLIT EAX*1]
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002710 * to sib format with 0x0 displacement - [EAX*1+0].
2711 */
2712 it = bt, ix = bx, bt = -1, bx = 0, s = 1;
2713 }
2714 }
Keith Kanios48af1772007-08-17 07:37:52 +00002715 if (s == 1 && it == REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002716 /* swap ESP into base if scale is 1 */
Keith Kaniosb7a89542007-04-12 02:40:54 +00002717 t = it, it = bt, bt = t;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002718 x = ix, ix = bx, bx = x;
2719 }
2720 if (it == REG_NUM_ESP ||
2721 (s != 1 && s != 2 && s != 4 && s != 8 && it != -1))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002722 goto err; /* wrong, for various reasons */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002723
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002724 output->rex |= rexflags(it, ix, REX_X);
2725 output->rex |= rexflags(bt, bx, REX_B);
Keith Kaniosb7a89542007-04-12 02:40:54 +00002726
Keith Kanios48af1772007-08-17 07:37:52 +00002727 if (it == -1 && (bt & 7) != REG_NUM_ESP) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002728 /* no SIB needed */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002729 int mod, rm;
H. Peter Anvin70653092007-10-19 14:42:29 -07002730
Keith Kaniosb7a89542007-04-12 02:40:54 +00002731 if (bt == -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00002732 rm = 5;
H. Peter Anvine2c80182005-01-15 22:15:51 +00002733 mod = 0;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002734 } else {
2735 rm = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002736 if (rm != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002737 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002738 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002739 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002740 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002741 mod = 1;
2742 else
2743 mod = 2;
2744 }
H. Peter Anvinea838272002-04-30 20:51:53 +00002745
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002746 output->sib_present = false;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002747 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2748 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002749 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002750 /* we need a SIB */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002751 int mod, scale, index, base;
H. Peter Anvin70653092007-10-19 14:42:29 -07002752
Keith Kaniosb7a89542007-04-12 02:40:54 +00002753 if (it == -1)
2754 index = 4, s = 1;
2755 else
2756 index = (it & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -07002757
H. Peter Anvine2c80182005-01-15 22:15:51 +00002758 switch (s) {
2759 case 1:
2760 scale = 0;
2761 break;
2762 case 2:
2763 scale = 1;
2764 break;
2765 case 4:
2766 scale = 2;
2767 break;
2768 case 8:
2769 scale = 3;
2770 break;
2771 default: /* then what the smeg is it? */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002772 goto err; /* panic */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002773 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002774
Keith Kaniosb7a89542007-04-12 02:40:54 +00002775 if (bt == -1) {
2776 base = 5;
2777 mod = 0;
2778 } else {
2779 base = (bt & 7);
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002780 if (base != REG_NUM_EBP && o == 0 &&
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002781 seg == NO_SEG && !forw_ref &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002782 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
Keith Kaniosb7a89542007-04-12 02:40:54 +00002783 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002784 else if (IS_MOD_01())
Keith Kaniosb7a89542007-04-12 02:40:54 +00002785 mod = 1;
2786 else
2787 mod = 2;
2788 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002789
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002790 output->sib_present = true;
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002791 output->bytes = (bt == -1 || mod == 2 ? 4 : mod);
2792 output->modrm = GEN_MODRM(mod, rfield, 4);
2793 output->sib = GEN_SIB(scale, index, base);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002794 }
2795 } else { /* it's 16-bit */
2796 int mod, rm;
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002797 int16_t o = input->offset;
H. Peter Anvin70653092007-10-19 14:42:29 -07002798
Keith Kaniosb7a89542007-04-12 02:40:54 +00002799 /* check for 64-bit long mode */
2800 if (addrbits == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002801 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002802
H. Peter Anvine2c80182005-01-15 22:15:51 +00002803 /* check all registers are BX, BP, SI or DI */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002804 if ((b != -1 && b != R_BP && b != R_BX && b != R_SI && b != R_DI) ||
2805 (i != -1 && i != R_BP && i != R_BX && i != R_SI && i != R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002806 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002807
Keith Kaniosb7a89542007-04-12 02:40:54 +00002808 /* ensure the user didn't specify DWORD/QWORD */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002809 if (input->disp_size == 32 || input->disp_size == 64)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002810 goto err;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002811
H. Peter Anvine2c80182005-01-15 22:15:51 +00002812 if (s != 1 && i != -1)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002813 goto err; /* no can do, in 16-bit EA */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002814 if (b == -1 && i != -1) {
2815 int tmp = b;
2816 b = i;
2817 i = tmp;
2818 } /* swap */
2819 if ((b == R_SI || b == R_DI) && i != -1) {
2820 int tmp = b;
2821 b = i;
2822 i = tmp;
2823 }
2824 /* have BX/BP as base, SI/DI index */
2825 if (b == i)
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002826 goto err; /* shouldn't ever happen, in theory */
H. Peter Anvine2c80182005-01-15 22:15:51 +00002827 if (i != -1 && b != -1 &&
2828 (i == R_BP || i == R_BX || b == R_SI || b == R_DI))
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002829 goto err; /* invalid combinations */
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002830 if (b == -1) /* pure offset: handled above */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002831 goto err; /* so if it gets to here, panic! */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002832
H. Peter Anvine2c80182005-01-15 22:15:51 +00002833 rm = -1;
2834 if (i != -1)
2835 switch (i * 256 + b) {
2836 case R_SI * 256 + R_BX:
2837 rm = 0;
2838 break;
2839 case R_DI * 256 + R_BX:
2840 rm = 1;
2841 break;
2842 case R_SI * 256 + R_BP:
2843 rm = 2;
2844 break;
2845 case R_DI * 256 + R_BP:
2846 rm = 3;
2847 break;
2848 } else
2849 switch (b) {
2850 case R_SI:
2851 rm = 4;
2852 break;
2853 case R_DI:
2854 rm = 5;
2855 break;
2856 case R_BP:
2857 rm = 6;
2858 break;
2859 case R_BX:
2860 rm = 7;
2861 break;
2862 }
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002863 if (rm == -1) /* can't happen, in theory */
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002864 goto err; /* so panic if it does */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002865
H. Peter Anvinab5bd052010-07-25 12:43:30 -07002866 if (o == 0 && seg == NO_SEG && !forw_ref && rm != 6 &&
Jin Kyu Song4360ba22013-12-10 16:24:45 -08002867 !(eaflags & (EAF_BYTEOFFS | EAF_WORDOFFS)))
H. Peter Anvine2c80182005-01-15 22:15:51 +00002868 mod = 0;
Jin Kyu Songcc1dc9d2013-08-15 19:01:25 -07002869 else if (IS_MOD_01())
H. Peter Anvine2c80182005-01-15 22:15:51 +00002870 mod = 1;
2871 else
2872 mod = 2;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002873
H. Peter Anvin6867acc2007-10-10 14:58:45 -07002874 output->sib_present = false; /* no SIB - it's 16-bit */
Cyrill Gorcunov10734c72011-08-29 00:07:17 +04002875 output->bytes = mod; /* bytes of offset needed */
2876 output->modrm = GEN_MODRM(mod, rfield, rm);
H. Peter Anvine2c80182005-01-15 22:15:51 +00002877 }
2878 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002879 }
H. Peter Anvin70653092007-10-19 14:42:29 -07002880
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002881 output->size = 1 + output->sib_present + output->bytes;
H. Peter Anvin3089f7e2011-06-22 18:19:28 -07002882 return output->type;
2883
2884err:
2885 return output->type = EA_INVALID;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002886}
2887
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002888static void add_asp(insn *ins, int addrbits)
H. Peter Anvineba20a72002-04-30 20:53:55 +00002889{
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002890 int j, valid;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002891 int defdisp;
Keith Kaniosb7a89542007-04-12 02:40:54 +00002892
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002893 valid = (addrbits == 64) ? 64|32 : 32|16;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002894
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002895 switch (ins->prefixes[PPS_ASIZE]) {
2896 case P_A16:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002897 valid &= 16;
2898 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002899 case P_A32:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002900 valid &= 32;
2901 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002902 case P_A64:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002903 valid &= 64;
2904 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002905 case P_ASP:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002906 valid &= (addrbits == 32) ? 16 : 32;
2907 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002908 default:
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002909 break;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002910 }
2911
2912 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002913 if (is_class(MEMORY, ins->oprs[j].type)) {
2914 opflags_t i, b;
H. Peter Anvin70653092007-10-19 14:42:29 -07002915
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002916 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002917 if (!is_register(ins->oprs[j].indexreg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002918 i = 0;
2919 else
2920 i = nasm_reg_flags[ins->oprs[j].indexreg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002921
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002922 /* Verify as Register */
Cyrill Gorcunov2124b7b2010-07-25 01:16:33 +04002923 if (!is_register(ins->oprs[j].basereg))
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002924 b = 0;
2925 else
2926 b = nasm_reg_flags[ins->oprs[j].basereg];
H. Peter Anvin70653092007-10-19 14:42:29 -07002927
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002928 if (ins->oprs[j].scale == 0)
2929 i = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002930
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002931 if (!i && !b) {
2932 int ds = ins->oprs[j].disp_size;
2933 if ((addrbits != 64 && ds > 8) ||
2934 (addrbits == 64 && ds == 16))
2935 valid &= ds;
2936 } else {
2937 if (!(REG16 & ~b))
2938 valid &= 16;
2939 if (!(REG32 & ~b))
2940 valid &= 32;
2941 if (!(REG64 & ~b))
2942 valid &= 64;
H. Peter Anvin70653092007-10-19 14:42:29 -07002943
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002944 if (!(REG16 & ~i))
2945 valid &= 16;
2946 if (!(REG32 & ~i))
2947 valid &= 32;
2948 if (!(REG64 & ~i))
2949 valid &= 64;
2950 }
2951 }
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002952 }
2953
2954 if (valid & addrbits) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002955 ins->addr_size = addrbits;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -07002956 } else if (valid & ((addrbits == 32) ? 16 : 32)) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002957 /* Add an address size prefix */
Cyrill Gorcunovd6851d42011-09-25 18:01:45 +04002958 ins->prefixes[PPS_ASIZE] = (addrbits == 32) ? P_A16 : P_A32;;
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002959 ins->addr_size = (addrbits == 32) ? 16 : 32;
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002960 } else {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002961 /* Impossible... */
H. Peter Anvin215186f2016-02-17 20:27:41 -08002962 nasm_error(ERR_NONFATAL, "impossible combination of address sizes");
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002963 ins->addr_size = addrbits; /* Error recovery */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07002964 }
2965
2966 defdisp = ins->addr_size == 16 ? 16 : 32;
2967
2968 for (j = 0; j < ins->operands; j++) {
Cyrill Gorcunovd6f31242010-07-26 23:14:40 +04002969 if (!(MEM_OFFS & ~ins->oprs[j].type) &&
2970 (ins->oprs[j].disp_size ? ins->oprs[j].disp_size : defdisp) != ins->addr_size) {
2971 /*
2972 * mem_offs sizes must match the address size; if not,
2973 * strip the MEM_OFFS bit and match only EA instructions
2974 */
2975 ins->oprs[j].type &= ~(MEM_OFFS & ~MEMORY);
2976 }
H. Peter Anvin3df97a72007-05-30 03:25:21 +00002977 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00002978}