blob: 25ce866b289589a21768ff767227f442f3d588ac [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/sched.h>
27#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/spinlock.h>
29#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000030#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020031#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010032#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050033#include <linux/kgdb.h>
34#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070035#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000036#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050037#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010038#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080039#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Paul Burtona13c9962015-09-22 10:15:22 -070041#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/bootinfo.h>
43#include <asm/branch.h>
44#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000045#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020047#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000048#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000050#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020051#include <asm/idle.h>
Paul Burtondabdc182016-10-05 18:18:17 +010052#include <asm/mips-cm.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000053#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000054#include <asm/mipsregs.h>
55#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000057#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/pgtable.h>
59#include <asm/ptrace.h>
60#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000061#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/tlbdebug.h>
63#include <asm/traps.h>
64#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070065#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090068#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010069#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090071extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090072extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010073extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010074extern u32 handle_tlbl[];
75extern u32 handle_tlbs[];
76extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077extern asmlinkage void handle_adel(void);
78extern asmlinkage void handle_ades(void);
79extern asmlinkage void handle_ibe(void);
80extern asmlinkage void handle_dbe(void);
81extern asmlinkage void handle_sys(void);
82extern asmlinkage void handle_bp(void);
83extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090084extern asmlinkage void handle_ri_rdhwr_vivt(void);
85extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_cpu(void);
87extern asmlinkage void handle_ov(void);
88extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000089extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000091extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000092extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mdmx(void);
94extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000095extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000096extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097extern asmlinkage void handle_mcheck(void);
98extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010099extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101void (*board_be_init)(void);
102int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000103void (*board_nmi_handler_setup)(void);
104void (*board_ejtag_handler_setup)(void);
105void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000106void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000107void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200109static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900110{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 unsigned long addr;
113
114 printk("Call Trace:");
115#ifdef CONFIG_KALLSYMS
116 printk("\n");
117#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200118 while (!kstack_end(sp)) {
119 unsigned long __user *p =
120 (unsigned long __user *)(unsigned long)sp++;
121 if (__get_user(addr, p)) {
122 printk(" (Bad stack address)");
123 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100124 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200125 if (__kernel_text_address(addr))
126 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900127 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200128 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900129}
130
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900132int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133static int __init set_raw_show_trace(char *str)
134{
135 raw_show_trace = 1;
136 return 1;
137}
138__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900139#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140
Ralf Baechleeae23f22007-10-14 23:27:21 +0100141static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200143 unsigned long sp = regs->regs[29];
144 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900145 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146
Vincent Wene909be82012-07-19 09:11:16 +0200147 if (!task)
148 task = current;
149
James Hogan81a76d72015-12-04 22:25:02 +0000150 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200151 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900152 return;
153 }
154 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200155 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200156 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900157 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200158 } while (pc);
Matt Redfearnbcf084d2016-10-19 14:33:20 +0100159 pr_cont("\n");
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900160}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/*
163 * This routine abuses get_user()/put_user() to reference pointers
164 * with at least a bit of error checking ...
165 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100166static void show_stacktrace(struct task_struct *task,
167 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
169 const int field = 2 * sizeof(unsigned long);
170 long stackdata;
171 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900172 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 printk("Stack :");
175 i = 0;
176 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100177 if (i && ((i % (64 / field)) == 0)) {
178 pr_cont("\n");
179 printk(" ");
180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (i > 39) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100182 pr_cont(" ...");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 break;
184 }
185
186 if (__get_user(stackdata, sp++)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100187 pr_cont(" (Bad stack address)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 break;
189 }
190
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100191 pr_cont(" %0*lx", field, stackdata);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 i++;
193 }
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100194 pr_cont("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200195 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900196}
197
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198void show_stack(struct task_struct *task, unsigned long *sp)
199{
200 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100201 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900202 if (sp) {
203 regs.regs[29] = (unsigned long)sp;
204 regs.regs[31] = 0;
205 regs.cp0_epc = 0;
206 } else {
207 if (task && task != current) {
208 regs.regs[29] = task->thread.reg29;
209 regs.regs[31] = 0;
210 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500211#ifdef CONFIG_KGDB_KDB
212 } else if (atomic_read(&kgdb_active) != -1 &&
213 kdb_current_regs) {
214 memcpy(&regs, kdb_current_regs, sizeof(regs));
215#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900216 } else {
217 prepare_frametrace(&regs);
218 }
219 }
James Hogan1e778632015-07-27 13:50:22 +0100220 /*
221 * show_stack() deals exclusively with kernel mode, so be sure to access
222 * the stack in the kernel (not user) address space.
223 */
224 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900225 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100226 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900229static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100232 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 printk("\nCode:");
235
Ralf Baechle39b8d522008-04-28 17:14:26 +0100236 if ((unsigned long)pc & 1)
237 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 for(i = -3 ; i < 6 ; i++) {
239 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100240 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 printk(" (Bad address in epc)\n");
242 break;
243 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100244 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 }
246}
247
Ralf Baechleeae23f22007-10-14 23:27:21 +0100248static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249{
250 const int field = 2 * sizeof(unsigned long);
251 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700252 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 int i;
254
Tejun Heoa43cb952013-04-30 15:27:17 -0700255 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257 /*
258 * Saved main processor registers
259 */
260 for (i = 0; i < 32; ) {
261 if ((i % 4) == 0)
262 printk("$%2d :", i);
263 if (i == 0)
264 printk(" %0*lx", field, 0UL);
265 else if (i == 26 || i == 27)
266 printk(" %*s", field, "");
267 else
268 printk(" %0*lx", field, regs->regs[i]);
269
270 i++;
271 if ((i % 4) == 0)
272 printk("\n");
273 }
274
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100275#ifdef CONFIG_CPU_HAS_SMARTMIPS
276 printk("Acx : %0*lx\n", field, regs->acx);
277#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 printk("Hi : %0*lx\n", field, regs->hi);
279 printk("Lo : %0*lx\n", field, regs->lo);
280
281 /*
282 * Saved cp0 registers
283 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100284 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
285 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100286 printk("ra : %0*lx %pS\n", field, regs->regs[31],
287 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Ralf Baechle70342282013-01-22 12:59:30 +0100289 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Ralf Baechle1990e542013-06-26 17:06:34 +0200291 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000292 if (regs->cp0_status & ST0_KUO)
293 printk("KUo ");
294 if (regs->cp0_status & ST0_IEO)
295 printk("IEo ");
296 if (regs->cp0_status & ST0_KUP)
297 printk("KUp ");
298 if (regs->cp0_status & ST0_IEP)
299 printk("IEp ");
300 if (regs->cp0_status & ST0_KUC)
301 printk("KUc ");
302 if (regs->cp0_status & ST0_IEC)
303 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200304 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000305 if (regs->cp0_status & ST0_KX)
306 printk("KX ");
307 if (regs->cp0_status & ST0_SX)
308 printk("SX ");
309 if (regs->cp0_status & ST0_UX)
310 printk("UX ");
311 switch (regs->cp0_status & ST0_KSU) {
312 case KSU_USER:
313 printk("USER ");
314 break;
315 case KSU_SUPERVISOR:
316 printk("SUPERVISOR ");
317 break;
318 case KSU_KERNEL:
319 printk("KERNEL ");
320 break;
321 default:
322 printk("BAD_MODE ");
323 break;
324 }
325 if (regs->cp0_status & ST0_ERL)
326 printk("ERL ");
327 if (regs->cp0_status & ST0_EXL)
328 printk("EXL ");
329 if (regs->cp0_status & ST0_IE)
330 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 printk("\n");
333
Petri Gynther37dd3812015-05-08 15:10:10 -0700334 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
335 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Petri Gynther37dd3812015-05-08 15:10:10 -0700337 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
339
Ralf Baechle9966db252007-10-11 23:46:17 +0100340 printk("PrId : %08x (%s)\n", read_c0_prid(),
341 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342}
343
Ralf Baechleeae23f22007-10-14 23:27:21 +0100344/*
345 * FIXME: really the generic show_regs should take a const pointer argument.
346 */
347void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100349 __show_regs((struct pt_regs *)regs);
350}
351
David Daneyc1bf2072010-08-03 11:22:20 -0700352void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100353{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100354 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100355 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100356
Ralf Baechleeae23f22007-10-14 23:27:21 +0100357 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100359 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
360 current->comm, current->pid, current_thread_info(), current,
361 field, current_thread_info()->tp_value);
362 if (cpu_has_userlocal) {
363 unsigned long tls;
364
365 tls = read_c0_userlocal();
366 if (tls != current_thread_info()->tp_value)
367 printk("*HwTLS: %0*lx\n", field, tls);
368 }
369
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100370 if (!user_mode(regs))
371 /* Necessary for getting the correct stack content */
372 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900373 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900374 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100376 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377}
378
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000379static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
David Daney70dc6f02010-08-03 15:44:43 -0700381void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400384 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Nathan Lynch8742cd22011-09-30 13:49:35 -0500386 oops_enter();
387
Ralf Baechlee3b28832015-07-28 20:37:43 +0200388 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200389 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100390 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000393 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100394 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400395
Ralf Baechle178086c2005-10-13 17:07:54 +0100396 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030398 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000399 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400
Nathan Lynch8742cd22011-09-30 13:49:35 -0500401 oops_exit();
402
Maxime Bizond4fd1982006-07-20 18:52:02 +0200403 if (in_interrupt())
404 panic("Fatal exception in interrupt");
405
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200406 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200407 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200408
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200409 if (regs && kexec_should_crash(current))
410 crash_kexec(regs);
411
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400412 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200415extern struct exception_table_entry __start___dbe_table[];
416extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000418__asm__(
419" .section __dbe_table, \"a\"\n"
420" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422/* Given an address, look for it in the exception tables. */
423static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
424{
425 const struct exception_table_entry *e;
426
427 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
428 if (!e)
429 e = search_module_dbetables(addr);
430 return e;
431}
432
433asmlinkage void do_be(struct pt_regs *regs)
434{
435 const int field = 2 * sizeof(unsigned long);
436 const struct exception_table_entry *fixup = NULL;
437 int data = regs->cp0_cause & 4;
438 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200439 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200441 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100442 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 if (data && !user_mode(regs))
444 fixup = search_dbe_tables(exception_epc(regs));
445
446 if (fixup)
447 action = MIPS_BE_FIXUP;
448
449 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900450 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100451 else
452 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 switch (action) {
455 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200456 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 case MIPS_BE_FIXUP:
458 if (fixup) {
459 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200460 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 }
462 break;
463 default:
464 break;
465 }
466
467 /*
468 * Assume it would be too dangerous to continue ...
469 */
470 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
471 data ? "Data" : "Instruction",
472 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200473 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200474 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200475 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 die_if_kernel("Oops", regs);
478 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200479
480out:
481 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482}
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100485 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 */
487
488#define OPCODE 0xfc000000
489#define BASE 0x03e00000
490#define RT 0x001f0000
491#define OFFSET 0x0000ffff
492#define LL 0xc0000000
493#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100494#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000495#define SPEC3 0x7c000000
496#define RD 0x0000f800
497#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100498#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000499#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500501/* microMIPS definitions */
502#define MM_POOL32A_FUNC 0xfc00ffff
503#define MM_RDHWR 0x00006b3c
504#define MM_RS 0x001f0000
505#define MM_RT 0x03e00000
506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507/*
508 * The ll_bit is cleared by r*_switch.S
509 */
510
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200511unsigned int ll_bit;
512struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100514static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000516 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 /*
520 * analyse the ll instruction that just caused a ri exception
521 * and put the referenced address to addr.
522 */
523
524 /* sign extend offset */
525 offset = opcode & OFFSET;
526 offset <<= 16;
527 offset >>= 16;
528
Ralf Baechlefe00f942005-03-01 19:22:29 +0000529 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000530 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100532 if ((unsigned long)vaddr & 3)
533 return SIGBUS;
534 if (get_user(value, vaddr))
535 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 preempt_disable();
538
539 if (ll_task == NULL || ll_task == current) {
540 ll_bit = 1;
541 } else {
542 ll_bit = 0;
543 }
544 ll_task = current;
545
546 preempt_enable();
547
548 regs->regs[(opcode & RT) >> 16] = value;
549
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100550 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
552
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100553static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000555 unsigned long __user *vaddr;
556 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
559 /*
560 * analyse the sc instruction that just caused a ri exception
561 * and put the referenced address to addr.
562 */
563
564 /* sign extend offset */
565 offset = opcode & OFFSET;
566 offset <<= 16;
567 offset >>= 16;
568
Ralf Baechlefe00f942005-03-01 19:22:29 +0000569 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000570 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 reg = (opcode & RT) >> 16;
572
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100573 if ((unsigned long)vaddr & 3)
574 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
576 preempt_disable();
577
578 if (ll_bit == 0 || ll_task != current) {
579 regs->regs[reg] = 0;
580 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100581 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 }
583
584 preempt_enable();
585
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 if (put_user(regs->regs[reg], vaddr))
587 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
589 regs->regs[reg] = 1;
590
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100591 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
593
594/*
595 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
596 * opcodes are supposed to result in coprocessor unusable exceptions if
597 * executed on ll/sc-less processors. That's the theory. In practice a
598 * few processors such as NEC's VR4100 throw reserved instruction exceptions
599 * instead, so we're doing the emulation thing in both exception handlers.
600 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100601static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800603 if ((opcode & OPCODE) == LL) {
604 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200605 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100606 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800607 }
608 if ((opcode & OPCODE) == SC) {
609 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200610 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100611 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100614 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
Ralf Baechle3c370262005-04-13 17:43:59 +0000617/*
618 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100619 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000620 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500621static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000622{
Al Virodc8f6022006-01-12 01:06:07 -0800623 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000624
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500625 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
626 1, regs, 0);
627 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100628 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500629 regs->regs[rt] = smp_processor_id();
630 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100631 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500632 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
633 current_cpu_data.icache.linesz);
634 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100635 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500636 regs->regs[rt] = read_c0_count();
637 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100638 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200639 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500640 case CPU_20KC:
641 case CPU_25KF:
642 regs->regs[rt] = 1;
643 break;
644 default:
645 regs->regs[rt] = 2;
646 }
647 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100648 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500649 regs->regs[rt] = ti->tp_value;
650 return 0;
651 default:
652 return -1;
653 }
654}
655
656static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
657{
Ralf Baechle3c370262005-04-13 17:43:59 +0000658 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
659 int rd = (opcode & RD) >> 11;
660 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500661
662 simulate_rdhwr(regs, rd, rt);
663 return 0;
664 }
665
666 /* Not ours. */
667 return -1;
668}
669
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000670static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500671{
672 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
673 int rd = (opcode & MM_RS) >> 16;
674 int rt = (opcode & MM_RT) >> 21;
675 simulate_rdhwr(regs, rd, rt);
676 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000677 }
678
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500679 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100680 return -1;
681}
Ralf Baechlee5679882006-11-30 01:14:47 +0000682
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
684{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800685 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
686 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200687 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100688 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800689 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100690
691 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000692}
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694asmlinkage void do_ov(struct pt_regs *regs)
695{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200696 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000697 siginfo_t info = {
698 .si_signo = SIGFPE,
699 .si_code = FPE_INTOVF,
700 .si_addr = (void __user *)regs->cp0_epc,
701 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200703 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000704 die_if_kernel("Integer overflow", regs);
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200707 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100710int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700711{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100712 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200713 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000714
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100715 switch (sig) {
716 case 0:
717 return 0;
718
719 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700720 si.si_addr = fault_addr;
721 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100722 /*
723 * Inexact can happen together with Overflow or Underflow.
724 * Respect the mask to deliver the correct exception.
725 */
726 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
727 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
728 if (fcr31 & FPU_CSR_INV_X)
729 si.si_code = FPE_FLTINV;
730 else if (fcr31 & FPU_CSR_DIV_X)
731 si.si_code = FPE_FLTDIV;
732 else if (fcr31 & FPU_CSR_OVF_X)
733 si.si_code = FPE_FLTOVF;
734 else if (fcr31 & FPU_CSR_UDF_X)
735 si.si_code = FPE_FLTUND;
736 else if (fcr31 & FPU_CSR_INE_X)
737 si.si_code = FPE_FLTRES;
738 else
739 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700740 force_sig_info(sig, &si, current);
741 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100742
743 case SIGBUS:
744 si.si_addr = fault_addr;
745 si.si_signo = sig;
746 si.si_code = BUS_ADRERR;
747 force_sig_info(sig, &si, current);
748 return 1;
749
750 case SIGSEGV:
751 si.si_addr = fault_addr;
752 si.si_signo = sig;
753 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200754 vma = find_vma(current->mm, (unsigned long)fault_addr);
755 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100756 si.si_code = SEGV_ACCERR;
757 else
758 si.si_code = SEGV_MAPERR;
759 up_read(&current->mm->mmap_sem);
760 force_sig_info(sig, &si, current);
761 return 1;
762
763 default:
David Daney515b0292010-10-21 16:32:26 -0700764 force_sig(sig, current);
765 return 1;
David Daney515b0292010-10-21 16:32:26 -0700766 }
767}
768
Paul Burton4227a2d2014-09-11 08:30:20 +0100769static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
770 unsigned long old_epc, unsigned long old_ra)
771{
772 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100773 void __user *fault_addr;
774 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100775 int sig;
776
777 /* If it's obviously not an FP instruction, skip it */
778 switch (inst.i_format.opcode) {
779 case cop1_op:
780 case cop1x_op:
781 case lwc1_op:
782 case ldc1_op:
783 case swc1_op:
784 case sdc1_op:
785 break;
786
787 default:
788 return -1;
789 }
790
791 /*
792 * do_ri skipped over the instruction via compute_return_epc, undo
793 * that for the FPU emulator.
794 */
795 regs->cp0_epc = old_epc;
796 regs->regs[31] = old_ra;
797
798 /* Save the FP context to struct thread_struct */
799 lose_fpu(1);
800
801 /* Run the emulator */
802 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
803 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100804 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100805
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100806 /*
807 * We can't allow the emulated instruction to leave any of
808 * the cause bits set in $fcr31.
809 */
810 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100811
812 /* Restore the hardware register state */
813 own_fpu(1);
814
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100815 /* Send a signal if required. */
816 process_fpemu_return(sig, fault_addr, fcr31);
817
Paul Burton4227a2d2014-09-11 08:30:20 +0100818 return 0;
819}
820
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821/*
822 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
823 */
824asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
825{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200826 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100827 void __user *fault_addr;
828 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100829
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200830 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200831 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200832 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200833 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000834
835 /* Clear FCSR.Cause before enabling interrupts */
836 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
837 local_irq_enable();
838
Chris Dearman57725f92006-06-30 23:35:28 +0100839 die_if_kernel("FP exception in kernel code", regs);
840
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000843 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 * software emulator on-board, let's use it...
845 *
846 * Force FPU to dump state into task/thread context. We're
847 * moving a lot of data here for what is probably a single
848 * instruction, but the alternative is to pre-decode the FP
849 * register operands before invoking the emulator, which seems
850 * a bit extreme for what should be an infrequent event.
851 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000852 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900853 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
855 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700856 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
857 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100858 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 /*
861 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100862 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900864 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100867 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100868 } else {
869 sig = SIGFPE;
870 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100871 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100873 /* Send a signal if required. */
874 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200875
876out:
877 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878}
879
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000880void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100881 const char *str)
882{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000883 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100884 char b[40];
885
Jason Wessel5dd11d52010-05-20 21:04:26 -0500886#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200887 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
888 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500889 return;
890#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
891
Ralf Baechlee3b28832015-07-28 20:37:43 +0200892 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200893 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500894 return;
895
Ralf Baechledf270052008-04-20 16:28:54 +0100896 /*
897 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
898 * insns, even for trap and break codes that indicate arithmetic
899 * failures. Weird ...
900 * But should we continue the brokenness??? --macro
901 */
902 switch (code) {
903 case BRK_OVERFLOW:
904 case BRK_DIVZERO:
905 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
906 die_if_kernel(b, regs);
907 if (code == BRK_DIVZERO)
908 info.si_code = FPE_INTDIV;
909 else
910 info.si_code = FPE_INTOVF;
911 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100912 info.si_addr = (void __user *) regs->cp0_epc;
913 force_sig_info(SIGFPE, &info, current);
914 break;
915 case BRK_BUG:
916 die_if_kernel("Kernel bug detected", regs);
917 force_sig(SIGTRAP, current);
918 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000919 case BRK_MEMU:
920 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100921 * This breakpoint code is used by the FPU emulator to retake
922 * control of the CPU after executing the instruction from the
923 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000924 *
925 * Terminate if exception was recognized as a delay slot return
926 * otherwise handle as normal.
927 */
928 if (do_dsemulret(regs))
929 return;
930
931 die_if_kernel("Math emu break/trap", regs);
932 force_sig(SIGTRAP, current);
933 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100934 default:
935 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
936 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000937 if (si_code) {
938 info.si_signo = SIGTRAP;
939 info.si_code = si_code;
940 force_sig_info(SIGTRAP, &info, current);
941 } else {
942 force_sig(SIGTRAP, current);
943 }
Ralf Baechledf270052008-04-20 16:28:54 +0100944 }
945}
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947asmlinkage void do_bp(struct pt_regs *regs)
948{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100949 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200951 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000952 mm_segment_t seg;
953
954 seg = get_fs();
955 if (!user_mode(regs))
956 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200958 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200959 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500960 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100961 u16 instr[2];
962
963 if (__get_user(instr[0], (u16 __user *)epc))
964 goto out_sigsegv;
965
966 if (!cpu_has_mmips) {
967 /* MIPS16e mode */
968 bcode = (instr[0] >> 5) & 0x3f;
969 } else if (mm_insn_16bit(instr[0])) {
970 /* 16-bit microMIPS BREAK */
971 bcode = instr[0] & 0xf;
972 } else {
973 /* 32-bit microMIPS BREAK */
974 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500975 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000976 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100977 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500978 }
979 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100980 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500981 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100982 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500983 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
985 /*
986 * There is the ancient bug in the MIPS assemblers that the break
987 * code starts left to bit 16 instead to bit 6 in the opcode.
988 * Gas is bug-compatible, but not always, grrr...
989 * We handle both cases with a simple heuristics. --macro
990 */
Ralf Baechledf270052008-04-20 16:28:54 +0100991 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100992 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
David Daneyc1bf2072010-08-03 11:22:20 -0700994 /*
995 * notify the kprobe handlers, if instruction is likely to
996 * pertain to them.
997 */
998 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200999 case BRK_UPROBE:
1000 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
1001 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1002 goto out;
1003 else
1004 break;
1005 case BRK_UPROBE_XOL:
1006 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1007 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1008 goto out;
1009 else
1010 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001011 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001012 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001013 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001014 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001015 else
1016 break;
1017 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001018 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001019 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001020 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001021 else
1022 break;
1023 default:
1024 break;
1025 }
1026
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001027 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001028
1029out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001030 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001031 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001032 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001033
1034out_sigsegv:
1035 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001036 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037}
1038
1039asmlinkage void do_tr(struct pt_regs *regs)
1040{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001041 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001042 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001043 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001044 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001045 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001047 seg = get_fs();
1048 if (!user_mode(regs))
1049 set_fs(get_ds());
1050
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001051 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001052 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001053 if (get_isa16_mode(regs->cp0_epc)) {
1054 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1055 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001056 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001057 opcode = (instr[0] << 16) | instr[1];
1058 /* Immediate versions don't provide a code. */
1059 if (!(opcode & OPCODE))
1060 tcode = (opcode >> 12) & ((1 << 4) - 1);
1061 } else {
1062 if (__get_user(opcode, (u32 __user *)epc))
1063 goto out_sigsegv;
1064 /* Immediate versions don't provide a code. */
1065 if (!(opcode & OPCODE))
1066 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001067 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001069 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001070
1071out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001072 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001073 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001074 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001075
1076out_sigsegv:
1077 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001078 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079}
1080
1081asmlinkage void do_ri(struct pt_regs *regs)
1082{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001083 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1084 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001085 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001086 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001087 unsigned int opcode = 0;
1088 int status = -1;
1089
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001090 /*
1091 * Avoid any kernel code. Just emulate the R2 instruction
1092 * as quickly as possible.
1093 */
1094 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001095 likely(user_mode(regs)) &&
1096 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001097 unsigned long fcr31 = 0;
1098
1099 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001100 switch (status) {
1101 case 0:
1102 case SIGEMT:
1103 task_thread_info(current)->r2_emul_return = 1;
1104 return;
1105 case SIGILL:
1106 goto no_r2_instr;
1107 default:
1108 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001109 &current->thread.cp0_baduaddr,
1110 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001111 task_thread_info(current)->r2_emul_return = 1;
1112 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001113 }
1114 }
1115
1116no_r2_instr:
1117
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001118 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001119 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001120
Ralf Baechlee3b28832015-07-28 20:37:43 +02001121 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001122 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001123 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 die_if_kernel("Reserved instruction in kernel code", regs);
1126
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001127 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001128 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001129
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001130 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001131 if (unlikely(get_user(opcode, epc) < 0))
1132 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001133
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001134 if (!cpu_has_llsc && status < 0)
1135 status = simulate_llsc(regs, opcode);
1136
1137 if (status < 0)
1138 status = simulate_rdhwr_normal(regs, opcode);
1139
1140 if (status < 0)
1141 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001142
1143 if (status < 0)
1144 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001145 } else if (cpu_has_mmips) {
1146 unsigned short mmop[2] = { 0 };
1147
1148 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1149 status = SIGSEGV;
1150 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1151 status = SIGSEGV;
1152 opcode = mmop[0];
1153 opcode = (opcode << 16) | mmop[1];
1154
1155 if (status < 0)
1156 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001157 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001158
1159 if (status < 0)
1160 status = SIGILL;
1161
1162 if (unlikely(status > 0)) {
1163 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001164 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001165 force_sig(status, current);
1166 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001167
1168out:
1169 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170}
1171
Ralf Baechled223a862007-07-10 17:33:02 +01001172/*
1173 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1174 * emulated more than some threshold number of instructions, force migration to
1175 * a "CPU" that has FP support.
1176 */
1177static void mt_ase_fp_affinity(void)
1178{
1179#ifdef CONFIG_MIPS_MT_FPAFF
1180 if (mt_fpemul_threshold > 0 &&
1181 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1182 /*
1183 * If there's no FPU present, or if the application has already
1184 * restricted the allowed set to exclude any CPUs with FPUs,
1185 * we'll skip the procedure.
1186 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301187 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001188 cpumask_t tmask;
1189
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001190 current->thread.user_cpus_allowed
1191 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301192 cpumask_and(&tmask, &current->cpus_allowed,
1193 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001194 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001195 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001196 }
1197 }
1198#endif /* CONFIG_MIPS_MT_FPAFF */
1199}
1200
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001201/*
1202 * No lock; only written during early bootup by CPU 0.
1203 */
1204static RAW_NOTIFIER_HEAD(cu2_chain);
1205
1206int __ref register_cu2_notifier(struct notifier_block *nb)
1207{
1208 return raw_notifier_chain_register(&cu2_chain, nb);
1209}
1210
1211int cu2_notifier_call_chain(unsigned long val, void *v)
1212{
1213 return raw_notifier_call_chain(&cu2_chain, val, v);
1214}
1215
1216static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001217 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001218{
1219 struct pt_regs *regs = data;
1220
Jayachandran C83bee792013-06-10 06:30:01 +00001221 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001222 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001223 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001224
1225 return NOTIFY_OK;
1226}
1227
Paul Burton97915542015-01-08 12:17:37 +00001228static int wait_on_fp_mode_switch(atomic_t *p)
1229{
1230 /*
1231 * The FP mode for this task is currently being switched. That may
1232 * involve modifications to the format of this tasks FP context which
1233 * make it unsafe to proceed with execution for the moment. Instead,
1234 * schedule some other task.
1235 */
1236 schedule();
1237 return 0;
1238}
1239
Paul Burton1db1af82014-01-27 15:23:11 +00001240static int enable_restore_fp_context(int msa)
1241{
Paul Burtonc9017752014-07-30 08:53:20 +01001242 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001243
Paul Burton97915542015-01-08 12:17:37 +00001244 /*
1245 * If an FP mode switch is currently underway, wait for it to
1246 * complete before proceeding.
1247 */
1248 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1249 wait_on_fp_mode_switch, TASK_KILLABLE);
1250
Paul Burton1db1af82014-01-27 15:23:11 +00001251 if (!used_math()) {
1252 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001253 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001254 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001255 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001256 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001257 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001258 set_thread_flag(TIF_USEDMSA);
1259 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001260 }
Paul Burton762a1f42014-07-11 16:44:35 +01001261 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001262 if (!err)
1263 set_used_math();
1264 return err;
1265 }
1266
1267 /*
1268 * This task has formerly used the FP context.
1269 *
1270 * If this thread has no live MSA vector context then we can simply
1271 * restore the scalar FP context. If it has live MSA vector context
1272 * (that is, it has or may have used MSA since last performing a
1273 * function call) then we'll need to restore the vector context. This
1274 * applies even if we're currently only executing a scalar FP
1275 * instruction. This is because if we were to later execute an MSA
1276 * instruction then we'd either have to:
1277 *
1278 * - Restore the vector context & clobber any registers modified by
1279 * scalar FP instructions between now & then.
1280 *
1281 * or
1282 *
1283 * - Not restore the vector context & lose the most significant bits
1284 * of all vector registers.
1285 *
1286 * Neither of those options is acceptable. We cannot restore the least
1287 * significant bits of the registers now & only restore the most
1288 * significant bits later because the most significant bits of any
1289 * vector registers whose aliased FP register is modified now will have
1290 * been zeroed. We'd have no way to know that when restoring the vector
1291 * context & thus may load an outdated value for the most significant
1292 * bits of a vector register.
1293 */
1294 if (!msa && !thread_msa_context_live())
1295 return own_fpu(1);
1296
1297 /*
1298 * This task is using or has previously used MSA. Thus we require
1299 * that Status.FR == 1.
1300 */
Paul Burton762a1f42014-07-11 16:44:35 +01001301 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001302 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001303 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001304 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001305 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001306
1307 enable_msa();
1308 write_msa_csr(current->thread.fpu.msacsr);
1309 set_thread_flag(TIF_USEDMSA);
1310
1311 /*
1312 * If this is the first time that the task is using MSA and it has
1313 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001314 * FP context which we shouldn't clobber. We do however need to clear
1315 * the upper 64b of each vector register so that this task has no
1316 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001317 */
Paul Burtonc9017752014-07-30 08:53:20 +01001318 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1319 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001320 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001321
1322 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001323 }
Paul Burton1db1af82014-01-27 15:23:11 +00001324
Paul Burtonc9017752014-07-30 08:53:20 +01001325 if (!prior_msa) {
1326 /*
1327 * Restore the least significant 64b of each vector register
1328 * from the existing scalar FP context.
1329 */
1330 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001331
Paul Burtonc9017752014-07-30 08:53:20 +01001332 /*
1333 * The task has not formerly used MSA, so clear the upper 64b
1334 * of each vector register such that it cannot see data left
1335 * behind by another task.
1336 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001337 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001338 } else {
1339 /* We need to restore the vector context. */
1340 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001341
Paul Burtonc9017752014-07-30 08:53:20 +01001342 /* Restore the scalar FP control & status register */
1343 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001344 write_32bit_cp1_register(CP1_STATUS,
1345 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001346 }
Paul Burton762a1f42014-07-11 16:44:35 +01001347
1348out:
1349 preempt_enable();
1350
Paul Burton1db1af82014-01-27 15:23:11 +00001351 return 0;
1352}
1353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354asmlinkage void do_cpu(struct pt_regs *regs)
1355{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001356 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001357 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001358 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001359 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001360 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001361 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001363 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001364 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001366 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1368
Jayachandran C83bee792013-06-10 06:30:01 +00001369 if (cpid != 2)
1370 die_if_kernel("do_cpu invoked from kernel context!", regs);
1371
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 switch (cpid) {
1373 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001374 epc = (unsigned int __user *)exception_epc(regs);
1375 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001376 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001377 opcode = 0;
1378 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001380 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001381 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001382
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001383 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001384 if (unlikely(get_user(opcode, epc) < 0))
1385 status = SIGSEGV;
1386
1387 if (!cpu_has_llsc && status < 0)
1388 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001389 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001390
1391 if (status < 0)
1392 status = SIGILL;
1393
1394 if (unlikely(status > 0)) {
1395 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001396 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001397 force_sig(status, current);
1398 }
1399
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001400 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001402 case 3:
1403 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001404 * The COP3 opcode space and consequently the CP0.Status.CU3
1405 * bit and the CP0.Cause.CE=3 encoding have been removed as
1406 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1407 * up the space has been reused for COP1X instructions, that
1408 * are enabled by the CP0.Status.CU1 bit and consequently
1409 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1410 * exceptions. Some FPU-less processors that implement one
1411 * of these ISAs however use this code erroneously for COP1X
1412 * instructions. Therefore we redirect this trap to the FP
1413 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001414 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001415 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001416 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001417 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001418 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001419 /* Fall through. */
1420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001422 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001424 if (raw_cpu_has_fpu && !err)
1425 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001427 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1428 &fault_addr);
1429 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001430
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001431 /*
1432 * We can't allow the emulated instruction to leave
1433 * any of the cause bits set in $fcr31.
1434 */
1435 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1436
1437 /* Send a signal if required. */
1438 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1439 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001441 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
1443 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001444 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001445 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 }
1447
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001448 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
1450
James Hogan64bedff2014-12-02 13:44:13 +00001451asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001452{
1453 enum ctx_state prev_state;
1454
1455 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001456 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001457 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001458 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001459 goto out;
1460
1461 /* Clear MSACSR.Cause before enabling interrupts */
1462 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1463 local_irq_enable();
1464
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001465 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1466 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001467out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001468 exception_exit(prev_state);
1469}
1470
Paul Burton1db1af82014-01-27 15:23:11 +00001471asmlinkage void do_msa(struct pt_regs *regs)
1472{
1473 enum ctx_state prev_state;
1474 int err;
1475
1476 prev_state = exception_enter();
1477
1478 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1479 force_sig(SIGILL, current);
1480 goto out;
1481 }
1482
1483 die_if_kernel("do_msa invoked from kernel context!", regs);
1484
1485 err = enable_restore_fp_context(1);
1486 if (err)
1487 force_sig(SIGILL, current);
1488out:
1489 exception_exit(prev_state);
1490}
1491
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492asmlinkage void do_mdmx(struct pt_regs *regs)
1493{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001494 enum ctx_state prev_state;
1495
1496 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001498 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
David Daney8bc6d052009-01-05 15:29:58 -08001501/*
1502 * Called with interrupts disabled.
1503 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504asmlinkage void do_watch(struct pt_regs *regs)
1505{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001506 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001507 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001508
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001509 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001511 * Clear WP (bit 22) bit of cause register so we don't loop
1512 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 */
James Hogane233c732016-03-01 22:19:38 +00001514 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001515
1516 /*
1517 * If the current thread has the watch registers loaded, save
1518 * their values and send SIGTRAP. Otherwise another thread
1519 * left the registers set, clear them and continue.
1520 */
1521 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1522 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001523 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001524 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001525 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001526 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001527 local_irq_enable();
1528 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001529 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530}
1531
1532asmlinkage void do_mcheck(struct pt_regs *regs)
1533{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001534 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001535 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001536 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001537
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001538 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001540
1541 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001542 dump_tlb_regs();
1543 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001544 dump_tlb_all();
1545 }
1546
James Hogan55c723e2015-07-27 13:50:21 +01001547 if (!user_mode(regs))
1548 set_fs(KERNEL_DS);
1549
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001550 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001551
James Hogan55c723e2015-07-27 13:50:21 +01001552 set_fs(old_fs);
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 /*
1555 * Some chips may have other causes of machine check (e.g. SB1
1556 * graduation timer)
1557 */
1558 panic("Caught Machine Check exception - %scaused by multiple "
1559 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001560 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561}
1562
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001563asmlinkage void do_mt(struct pt_regs *regs)
1564{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001565 int subcode;
1566
Ralf Baechle41c594a2006-04-05 09:45:45 +01001567 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1568 >> VPECONTROL_EXCPT_SHIFT;
1569 switch (subcode) {
1570 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001571 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001572 break;
1573 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001574 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001575 break;
1576 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001577 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001578 break;
1579 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001580 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001581 break;
1582 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001583 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001584 break;
1585 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001586 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001587 break;
1588 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001589 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001590 subcode);
1591 break;
1592 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001593 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1594
1595 force_sig(SIGILL, current);
1596}
1597
1598
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001599asmlinkage void do_dsp(struct pt_regs *regs)
1600{
1601 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001602 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001603
1604 force_sig(SIGILL, current);
1605}
1606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607asmlinkage void do_reserved(struct pt_regs *regs)
1608{
1609 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001610 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 * caused by a new unknown cpu type or after another deadly
1612 * hard/software error.
1613 */
1614 show_regs(regs);
1615 panic("Caught reserved exception %ld - should not happen.",
1616 (regs->cp0_cause & 0x7f) >> 2);
1617}
1618
Ralf Baechle39b8d522008-04-28 17:14:26 +01001619static int __initdata l1parity = 1;
1620static int __init nol1parity(char *s)
1621{
1622 l1parity = 0;
1623 return 1;
1624}
1625__setup("nol1par", nol1parity);
1626static int __initdata l2parity = 1;
1627static int __init nol2parity(char *s)
1628{
1629 l2parity = 0;
1630 return 1;
1631}
1632__setup("nol2par", nol2parity);
1633
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634/*
1635 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1636 * it different ways.
1637 */
1638static inline void parity_protection_init(void)
1639{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001640 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001642 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001643 case CPU_74K:
1644 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001645 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001646 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001647 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001648 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001649 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001650 case CPU_I6400:
Paul Burton1091bfa2016-02-03 03:26:38 +00001651 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001652 {
1653#define ERRCTL_PE 0x80000000
1654#define ERRCTL_L2P 0x00800000
1655 unsigned long errctl;
1656 unsigned int l1parity_present, l2parity_present;
1657
1658 errctl = read_c0_ecc();
1659 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1660
1661 /* probe L1 parity support */
1662 write_c0_ecc(errctl | ERRCTL_PE);
1663 back_to_back_c0_hazard();
1664 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1665
1666 /* probe L2 parity support */
1667 write_c0_ecc(errctl|ERRCTL_L2P);
1668 back_to_back_c0_hazard();
1669 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1670
1671 if (l1parity_present && l2parity_present) {
1672 if (l1parity)
1673 errctl |= ERRCTL_PE;
1674 if (l1parity ^ l2parity)
1675 errctl |= ERRCTL_L2P;
1676 } else if (l1parity_present) {
1677 if (l1parity)
1678 errctl |= ERRCTL_PE;
1679 } else if (l2parity_present) {
1680 if (l2parity)
1681 errctl |= ERRCTL_L2P;
1682 } else {
1683 /* No parity available */
1684 }
1685
1686 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1687
1688 write_c0_ecc(errctl);
1689 back_to_back_c0_hazard();
1690 errctl = read_c0_ecc();
1691 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1692
1693 if (l1parity_present)
1694 printk(KERN_INFO "Cache parity protection %sabled\n",
1695 (errctl & ERRCTL_PE) ? "en" : "dis");
1696
1697 if (l2parity_present) {
1698 if (l1parity_present && l1parity)
1699 errctl ^= ERRCTL_L2P;
1700 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1701 (errctl & ERRCTL_L2P) ? "en" : "dis");
1702 }
1703 }
1704 break;
1705
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001707 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001708 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001709 write_c0_ecc(0x80000000);
1710 back_to_back_c0_hazard();
1711 /* Set the PE bit (bit 31) in the c0_errctl register. */
1712 printk(KERN_INFO "Cache parity protection %sabled\n",
1713 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 break;
1715 case CPU_20KC:
1716 case CPU_25KF:
1717 /* Clear the DE bit (bit 16) in the c0_status register. */
1718 printk(KERN_INFO "Enable cache parity protection for "
1719 "MIPS 20KC/25KF CPUs.\n");
1720 clear_c0_status(ST0_DE);
1721 break;
1722 default:
1723 break;
1724 }
1725}
1726
1727asmlinkage void cache_parity_error(void)
1728{
1729 const int field = 2 * sizeof(unsigned long);
1730 unsigned int reg_val;
1731
1732 /* For the moment, report the problem and hang. */
1733 printk("Cache error exception:\n");
1734 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1735 reg_val = read_c0_cacheerr();
1736 printk("c0_cacheerr == %08x\n", reg_val);
1737
1738 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1739 reg_val & (1<<30) ? "secondary" : "primary",
1740 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001741 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001742 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001743 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1744 reg_val & (1<<29) ? "ED " : "",
1745 reg_val & (1<<28) ? "ET " : "",
1746 reg_val & (1<<27) ? "ES " : "",
1747 reg_val & (1<<26) ? "EE " : "",
1748 reg_val & (1<<25) ? "EB " : "",
1749 reg_val & (1<<24) ? "EI " : "",
1750 reg_val & (1<<23) ? "E1 " : "",
1751 reg_val & (1<<22) ? "E0 " : "");
1752 } else {
1753 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1754 reg_val & (1<<29) ? "ED " : "",
1755 reg_val & (1<<28) ? "ET " : "",
1756 reg_val & (1<<26) ? "EE " : "",
1757 reg_val & (1<<25) ? "EB " : "",
1758 reg_val & (1<<24) ? "EI " : "",
1759 reg_val & (1<<23) ? "E1 " : "",
1760 reg_val & (1<<22) ? "E0 " : "");
1761 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1763
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001764#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 if (reg_val & (1<<22))
1766 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1767
1768 if (reg_val & (1<<23))
1769 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1770#endif
1771
1772 panic("Can't handle the cache error!");
1773}
1774
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001775asmlinkage void do_ftlb(void)
1776{
1777 const int field = 2 * sizeof(unsigned long);
1778 unsigned int reg_val;
1779
1780 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001781 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001782 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1783 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001784 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1785 read_c0_ecc());
1786 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1787 reg_val = read_c0_cacheerr();
1788 pr_err("c0_cacheerr == %08x\n", reg_val);
1789
1790 if ((reg_val & 0xc0000000) == 0xc0000000) {
1791 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1792 } else {
1793 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1794 reg_val & (1<<30) ? "secondary" : "primary",
1795 reg_val & (1<<31) ? "data" : "insn");
1796 }
1797 } else {
1798 pr_err("FTLB error exception\n");
1799 }
1800 /* Just print the cacheerr bits for now */
1801 cache_parity_error();
1802}
1803
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804/*
1805 * SDBBP EJTAG debug exception handler.
1806 * We skip the instruction and return to the next instruction.
1807 */
1808void ejtag_exception_handler(struct pt_regs *regs)
1809{
1810 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001811 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 unsigned int debug;
1813
Chris Dearman70ae6122006-06-30 12:32:37 +01001814 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 depc = read_c0_depc();
1816 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001817 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 if (debug & 0x80000000) {
1819 /*
1820 * In branch delay slot.
1821 * We cheat a little bit here and use EPC to calculate the
1822 * debug return address (DEPC). EPC is restored after the
1823 * calculation.
1824 */
1825 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001826 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001828 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 depc = regs->cp0_epc;
1830 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001831 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 } else
1833 depc += 4;
1834 write_c0_depc(depc);
1835
1836#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001837 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 write_c0_debug(debug | 0x100);
1839#endif
1840}
1841
1842/*
1843 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001844 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001846static RAW_NOTIFIER_HEAD(nmi_chain);
1847
1848int register_nmi_notifier(struct notifier_block *nb)
1849{
1850 return raw_notifier_chain_register(&nmi_chain, nb);
1851}
1852
Joe Perchesff2d8b12012-01-12 17:17:21 -08001853void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001855 char str[100];
1856
Petri Gynther7963b3f2015-10-19 11:49:52 -07001857 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001858 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001859 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001860 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1861 smp_processor_id(), regs->cp0_epc);
1862 regs->cp0_epc = read_c0_errorepc();
1863 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001864 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865}
1866
Ralf Baechlee01402b2005-07-14 15:57:16 +00001867#define VECTORSPACING 0x100 /* for EI/VI mode */
1868
1869unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001870EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001872unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001874void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875{
1876 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001877 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001879#ifdef CONFIG_CPU_MICROMIPS
1880 /*
1881 * Only the TLB handlers are cache aligned with an even
1882 * address. All other handlers are on an odd address and
1883 * require no modification. Otherwise, MIPS32 mode will
1884 * be entered when handling any TLB exceptions. That
1885 * would be bad...since we must stay in microMIPS mode.
1886 */
1887 if (!(handler & 0x1))
1888 handler |= 1;
1889#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001890 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001893#ifdef CONFIG_CPU_MICROMIPS
1894 unsigned long jump_mask = ~((1 << 27) - 1);
1895#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001896 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001897#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001898 u32 *buf = (u32 *)(ebase + 0x200);
1899 unsigned int k0 = 26;
1900 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1901 uasm_i_j(&buf, handler & ~jump_mask);
1902 uasm_i_nop(&buf);
1903 } else {
1904 UASM_i_LA(&buf, k0, handler);
1905 uasm_i_jr(&buf, k0);
1906 uasm_i_nop(&buf);
1907 }
1908 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 }
1910 return (void *)old_handler;
1911}
1912
Ralf Baechle86a17082013-02-08 01:21:34 +01001913static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001914{
1915 show_regs(get_irq_regs());
1916 panic("Caught unexpected vectored interrupt.");
1917}
1918
Ralf Baechleef300e42007-05-06 18:31:18 +01001919static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001920{
1921 unsigned long handler;
1922 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001923 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001924 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001925 unsigned char *b;
1926
Ralf Baechleb72b7092009-03-30 14:49:44 +02001927 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001928
1929 if (addr == NULL) {
1930 handler = (unsigned long) do_default_vi;
1931 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001932 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001933 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001934 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001935
1936 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1937
Ralf Baechlef6771db2007-11-08 18:02:29 +00001938 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001939 panic("Shadow register set %d not supported", srs);
1940
1941 if (cpu_has_veic) {
1942 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001943 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001944 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001945 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001946 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001947 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001948 }
1949
1950 if (srs == 0) {
1951 /*
1952 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001953 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001954 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001955 extern char except_vec_vi, except_vec_vi_lui;
1956 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001957 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001958 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001959 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001960#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1961 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1962 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1963#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001964 const int lui_offset = &except_vec_vi_lui - vec_start;
1965 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001966#endif
1967 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001968
1969 if (handler_len > VECTORSPACING) {
1970 /*
1971 * Sigh... panicing won't help as the console
1972 * is probably not configured :(
1973 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001974 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001975 }
1976
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001977 set_handler(((unsigned long)b - ebase), vec_start,
1978#ifdef CONFIG_CPU_MICROMIPS
1979 (handler_len - 1));
1980#else
1981 handler_len);
1982#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001983 h = (u16 *)(b + lui_offset);
1984 *h = (handler >> 16) & 0xffff;
1985 h = (u16 *)(b + ori_offset);
1986 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001987 local_flush_icache_range((unsigned long)b,
1988 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001989 }
1990 else {
1991 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001992 * In other cases jump directly to the interrupt handler. It
1993 * is the handler's responsibility to save registers if required
1994 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001995 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001996 u32 insn;
1997
1998 h = (u16 *)b;
1999 /* j handler */
2000#ifdef CONFIG_CPU_MICROMIPS
2001 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2002#else
2003 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2004#endif
2005 h[0] = (insn >> 16) & 0xffff;
2006 h[1] = insn & 0xffff;
2007 h[2] = 0;
2008 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002009 local_flush_icache_range((unsigned long)b,
2010 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002011 }
2012
2013 return (void *)old_handler;
2014}
2015
Ralf Baechleef300e42007-05-06 18:31:18 +01002016void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002017{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002018 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002019}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002020
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021extern void tlb_init(void);
2022
Ralf Baechle42f77542007-10-18 17:48:11 +01002023/*
2024 * Timer interrupt
2025 */
2026int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002027EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002028int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002029
2030/*
2031 * Performance counter IRQ or -1 if shared with timer
2032 */
2033int cp0_perfcount_irq;
2034EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2035
James Hogan8f7ff022015-01-29 11:14:07 +00002036/*
2037 * Fast debug channel IRQ or -1 if not present
2038 */
2039int cp0_fdc_irq;
2040EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2041
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002042static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002043
2044static int __init ulri_disable(char *s)
2045{
2046 pr_info("Disabling ulri\n");
2047 noulri = 1;
2048
2049 return 1;
2050}
2051__setup("noulri", ulri_disable);
2052
James Hoganae4ce452014-03-04 10:20:43 +00002053/* configure STATUS register */
2054static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 /*
2057 * Disable coprocessors and select 32-bit or 64-bit addressing
2058 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2059 * flag that some firmware may have left set and the TS bit (for
2060 * IP27). Set XX for ISA IV code to work.
2061 */
James Hoganae4ce452014-03-04 10:20:43 +00002062 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002063#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2065#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002066 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002068 if (cpu_has_dsp)
2069 status_set |= ST0_MX;
2070
Ralf Baechleb38c7392006-02-07 01:20:43 +00002071 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002073}
2074
James Hoganb937ff62016-06-15 19:29:53 +01002075unsigned int hwrena;
2076EXPORT_SYMBOL_GPL(hwrena);
2077
James Hoganae4ce452014-03-04 10:20:43 +00002078/* configure HWRENA register */
2079static void configure_hwrena(void)
2080{
James Hoganb937ff62016-06-15 19:29:53 +01002081 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002083 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002084 hwrena |= MIPS_HWRENA_CPUNUM |
2085 MIPS_HWRENA_SYNCISTEP |
2086 MIPS_HWRENA_CC |
2087 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002088
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002089 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002090 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002091
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002092 if (hwrena)
2093 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002094}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002095
James Hoganae4ce452014-03-04 10:20:43 +00002096static void configure_exception_vector(void)
2097{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002098 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002099 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002100 /* If available, use WG to set top bits of EBASE */
2101 if (cpu_has_ebase_wg) {
2102#ifdef CONFIG_64BIT
2103 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2104#else
2105 write_c0_ebase(ebase | MIPS_EBASE_WG);
2106#endif
2107 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002108 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002109 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002110 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002111 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002112 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002113 if (cpu_has_divec) {
2114 if (cpu_has_mipsmt) {
2115 unsigned int vpflags = dvpe();
2116 set_c0_cause(CAUSEF_IV);
2117 evpe(vpflags);
2118 } else
2119 set_c0_cause(CAUSEF_IV);
2120 }
James Hoganae4ce452014-03-04 10:20:43 +00002121}
2122
2123void per_cpu_trap_init(bool is_boot_cpu)
2124{
2125 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002126
2127 configure_status();
2128 configure_hwrena();
2129
James Hoganae4ce452014-03-04 10:20:43 +00002130 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002131
2132 /*
2133 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2134 *
2135 * o read IntCtl.IPTI to determine the timer interrupt
2136 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002137 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002138 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002139 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002140 /*
2141 * We shouldn't trust a secondary core has a sane EBASE register
2142 * so use the one calculated by the boot CPU.
2143 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002144 if (!is_boot_cpu) {
2145 /* If available, use WG to set top bits of EBASE */
2146 if (cpu_has_ebase_wg) {
2147#ifdef CONFIG_64BIT
2148 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2149#else
2150 write_c0_ebase(ebase | MIPS_EBASE_WG);
2151#endif
2152 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002153 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002154 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002155
David VomLehn010c1082009-12-21 17:49:22 -08002156 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2157 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2158 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002159 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2160 if (!cp0_fdc_irq)
2161 cp0_fdc_irq = -1;
2162
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002163 } else {
2164 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002165 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002166 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002167 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002168 }
2169
David Daney48c4ac92013-05-13 13:56:44 -07002170 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002171 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
2173 atomic_inc(&init_mm.mm_count);
2174 current->active_mm = &init_mm;
2175 BUG_ON(current->mm);
2176 enter_lazy_tlb(&init_mm, current);
2177
Markos Chandras761b4492015-06-24 09:29:20 +01002178 /* Boot CPU's cache setup in setup_arch(). */
2179 if (!is_boot_cpu)
2180 cpu_cache_init();
2181 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002182 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183}
2184
Ralf Baechlee01402b2005-07-14 15:57:16 +00002185/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002186void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002187{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002188#ifdef CONFIG_CPU_MICROMIPS
2189 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2190#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002191 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002192#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002193 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002194}
2195
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002196static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002197 "Trying to set NULL cache error exception handler";
2198
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002199/*
2200 * Install uncached CPU exception handler.
2201 * This is suitable only for the cache error exception which is the only
2202 * exception handler that is being run uncached.
2203 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002204void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002205 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002206{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002207 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002208
Ralf Baechle641e97f2007-10-11 23:46:05 +01002209 if (!addr)
2210 panic(panic_null_cerr);
2211
Ralf Baechlee01402b2005-07-14 15:57:16 +00002212 memcpy((void *)(uncached_ebase + offset), addr, size);
2213}
2214
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002215static int __initdata rdhwr_noopt;
2216static int __init set_rdhwr_noopt(char *str)
2217{
2218 rdhwr_noopt = 1;
2219 return 1;
2220}
2221
2222__setup("rdhwr_noopt", set_rdhwr_noopt);
2223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224void __init trap_init(void)
2225{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002226 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002228 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002230
2231 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002233 if (cpu_has_veic || cpu_has_vint) {
2234 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002235 phys_addr_t ebase_pa;
2236
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002237 ebase = (unsigned long)
2238 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002239
2240 /*
2241 * Try to ensure ebase resides in KSeg0 if possible.
2242 *
2243 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2244 * hitting a poorly defined exception base for Cache Errors.
2245 * The allocation is likely to be in the low 512MB of physical,
2246 * in which case we should be able to convert to KSeg0.
2247 *
2248 * EVA is special though as it allows segments to be rearranged
2249 * and to become uncached during cache error handling.
2250 */
2251 ebase_pa = __pa(ebase);
2252 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2253 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002254 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002255 ebase = CAC_BASE;
2256
James Hogan18022892016-09-01 17:30:07 +01002257 if (cpu_has_mips_r2_r6) {
2258 if (cpu_has_ebase_wg) {
2259#ifdef CONFIG_64BIT
2260 ebase = (read_c0_ebase_64() & ~0xfff);
2261#else
2262 ebase = (read_c0_ebase() & ~0xfff);
2263#endif
2264 } else {
2265 ebase += (read_c0_ebase() & 0x3ffff000);
2266 }
2267 }
David Daney566f74f2008-10-23 17:56:35 -07002268 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002269
Steven J. Hillc6213c62013-06-05 21:25:17 +00002270 if (cpu_has_mmips) {
2271 unsigned int config3 = read_c0_config3();
2272
2273 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2274 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2275 else
2276 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2277 }
2278
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002279 if (board_ebase_setup)
2280 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002281 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
2283 /*
2284 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002285 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 * configuration.
2287 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002288 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 /*
2291 * Setup default vectors
2292 */
2293 for (i = 0; i <= 31; i++)
2294 set_except_vector(i, handle_reserved);
2295
2296 /*
2297 * Copy the EJTAG debug exception vector handler code to it's final
2298 * destination.
2299 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002300 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002301 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
2303 /*
2304 * Only some CPUs have the watch exceptions.
2305 */
2306 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002307 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
2309 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002310 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002312 if (cpu_has_veic || cpu_has_vint) {
2313 int nvec = cpu_has_veic ? 64 : 8;
2314 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002315 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002316 }
2317 else if (cpu_has_divec)
2318 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
2320 /*
2321 * Some CPUs can enable/disable for cache parity detection, but does
2322 * it different ways.
2323 */
2324 parity_protection_init();
2325
2326 /*
2327 * The Data Bus Errors / Instruction Bus Errors are signaled
2328 * by external hardware. Therefore these two exceptions
2329 * may have board specific handlers.
2330 */
2331 if (board_be_init)
2332 board_be_init();
2333
James Hogan1b505de2015-12-16 23:49:35 +00002334 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2335 rollback_handle_int : handle_int);
2336 set_except_vector(EXCCODE_MOD, handle_tlbm);
2337 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2338 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339
James Hogan1b505de2015-12-16 23:49:35 +00002340 set_except_vector(EXCCODE_ADEL, handle_adel);
2341 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
James Hogan1b505de2015-12-16 23:49:35 +00002343 set_except_vector(EXCCODE_IBE, handle_ibe);
2344 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345
James Hogan1b505de2015-12-16 23:49:35 +00002346 set_except_vector(EXCCODE_SYS, handle_sys);
2347 set_except_vector(EXCCODE_BP, handle_bp);
2348 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002349 (cpu_has_vtag_icache ?
2350 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002351 set_except_vector(EXCCODE_CPU, handle_cpu);
2352 set_except_vector(EXCCODE_OV, handle_ov);
2353 set_except_vector(EXCCODE_TR, handle_tr);
2354 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355
Ralf Baechle10cc3522007-10-11 23:46:15 +01002356 if (current_cpu_type() == CPU_R6000 ||
2357 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 /*
2359 * The R6000 is the only R-series CPU that features a machine
2360 * check exception (similar to the R4000 cache error) and
2361 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002362 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363 * current list of targets for Linux/MIPS.
2364 * (Duh, crap, there is someone with a triple R6k machine)
2365 */
2366 //set_except_vector(14, handle_mc);
2367 //set_except_vector(15, handle_ndc);
2368 }
2369
Ralf Baechlee01402b2005-07-14 15:57:16 +00002370
2371 if (board_nmi_handler_setup)
2372 board_nmi_handler_setup();
2373
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002374 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002375 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002376
James Hogan1b505de2015-12-16 23:49:35 +00002377 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002378
2379 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002380 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2381 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002382 }
2383
James Hogan1b505de2015-12-16 23:49:35 +00002384 set_except_vector(EXCCODE_MSADIS, handle_msa);
2385 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002386
2387 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002388 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002389
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002390 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002391 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002392
James Hogan1b505de2015-12-16 23:49:35 +00002393 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002394
David Daneyfcbf1df2012-05-15 00:04:46 -07002395 if (board_cache_error_setup)
2396 board_cache_error_setup();
2397
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002398 if (cpu_has_vce)
2399 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002400 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002401 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002402 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002403 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002404 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002405
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002406 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002407
2408 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002409
Ralf Baechle4483b152010-08-05 13:25:59 +01002410 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411}
James Hoganae4ce452014-03-04 10:20:43 +00002412
2413static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2414 void *v)
2415{
2416 switch (cmd) {
2417 case CPU_PM_ENTER_FAILED:
2418 case CPU_PM_EXIT:
2419 configure_status();
2420 configure_hwrena();
2421 configure_exception_vector();
2422
2423 /* Restore register with CPU number for TLB handlers */
2424 TLBMISS_HANDLER_RESTORE();
2425
2426 break;
2427 }
2428
2429 return NOTIFY_OK;
2430}
2431
2432static struct notifier_block trap_pm_notifier_block = {
2433 .notifier_call = trap_pm_notifier,
2434};
2435
2436static int __init trap_pm_init(void)
2437{
2438 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2439}
2440arch_initcall(trap_pm_init);