blob: e54ae8295460e4610d900f9deb33a95d6ff9fa80 [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/irq.h>
27#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010028#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010030struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040031struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000033enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
36 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070037 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010038 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000048 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010054 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020059 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010060 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090065 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010066 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010071 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010072 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010076enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000085 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010086
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010087 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070088
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010089 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090097 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010098 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010099 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100100};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800101
Thomas Gleixner44247182010-09-28 10:40:18 +0200102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
Thomas Gleixner44247182010-09-28 10:40:18 +0200107
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800122 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100123};
124
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700125struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600126struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700127
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700128/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
132 */
133struct irq_common_data {
134 unsigned int state_use_accessors;
135};
136
137/**
138 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000139 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000140 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600141 * @hwirq: hardware interrupt number, local to the interrupt domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000142 * @node: node index useful for balancing
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800143 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000144 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600145 * @domain: Interrupt translation domain; responsible for mapping
146 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800147 * @parent_data: pointer to parent struct irq_data to support hierarchy
148 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000149 * @handler_data: per-IRQ data for the irq_chip methods
150 * @chip_data: platform-specific per-chip private data for the chip
151 * methods, to allow shared chip implementations
152 * @msi_desc: MSI descriptor
153 * @affinity: IRQ affinity on SMP
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000154 */
155struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000156 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000157 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600158 unsigned long hwirq;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000159 unsigned int node;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800160 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000161 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600162 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800163#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
164 struct irq_data *parent_data;
165#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000166 void *handler_data;
167 void *chip_data;
168 struct msi_desc *msi_desc;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000169 cpumask_var_t affinity;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000170};
171
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100172/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800173 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100174 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100175 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100176 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Thomas Gleixnera0056772011-02-08 17:11:03 +0100177 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
178 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100179 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100180 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100181 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
182 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100183 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
184 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200185 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
186 * IRQD_IRQ_MASKED - Masked state of the interrupt
187 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200188 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200189 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100190 */
191enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100192 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100193 IRQD_SETAFFINITY_PENDING = (1 << 8),
194 IRQD_NO_BALANCING = (1 << 10),
195 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100196 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100197 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100198 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100199 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200200 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200201 IRQD_IRQ_MASKED = (1 << 17),
202 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200203 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200204 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100205};
206
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800207#define __irqd_to_state(d) ((d)->common->state_use_accessors)
208
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100209static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
210{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800211 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100212}
213
Thomas Gleixnera0056772011-02-08 17:11:03 +0100214static inline bool irqd_is_per_cpu(struct irq_data *d)
215{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800216 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100217}
218
219static inline bool irqd_can_balance(struct irq_data *d)
220{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800221 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100222}
223
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100224static inline bool irqd_affinity_was_set(struct irq_data *d)
225{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800226 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100227}
228
Thomas Gleixneree38c042011-03-28 17:11:13 +0200229static inline void irqd_mark_affinity_was_set(struct irq_data *d)
230{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800231 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200232}
233
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100234static inline u32 irqd_get_trigger_type(struct irq_data *d)
235{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800236 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100237}
238
239/*
240 * Must only be called inside irq_chip.irq_set_type() functions.
241 */
242static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
243{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800244 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
245 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100246}
247
248static inline bool irqd_is_level_type(struct irq_data *d)
249{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800250 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100251}
252
Thomas Gleixner7f942262011-02-10 19:46:26 +0100253static inline bool irqd_is_wakeup_set(struct irq_data *d)
254{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800255 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100256}
257
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100258static inline bool irqd_can_move_in_process_context(struct irq_data *d)
259{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800260 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100261}
262
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200263static inline bool irqd_irq_disabled(struct irq_data *d)
264{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800265 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200266}
267
Thomas Gleixner32f41252011-03-28 14:10:52 +0200268static inline bool irqd_irq_masked(struct irq_data *d)
269{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800270 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200271}
272
273static inline bool irqd_irq_inprogress(struct irq_data *d)
274{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800275 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200276}
277
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200278static inline bool irqd_is_wakeup_armed(struct irq_data *d)
279{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800280 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200281}
282
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200283static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
284{
285 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
286}
287
288static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
289{
290 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
291}
292
293static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
294{
295 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
296}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200297
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200298/*
299 * Functions for chained handlers which can be enabled/disabled by the
300 * standard disable_irq/enable_irq calls. Must be called with
301 * irq_desc->lock held.
302 */
303static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
304{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800305 __irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200306}
307
308static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
309{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800310 __irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
Thomas Gleixner9cff60d2011-03-28 16:41:14 +0200311}
312
Grant Likelya699e4e2012-04-03 07:11:04 -0600313static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
314{
315 return d->hwirq;
316}
317
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000318/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700319 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700320 *
321 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000322 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
323 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
324 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
325 * @irq_disable: disable the interrupt
326 * @irq_ack: start of a new interrupt
327 * @irq_mask: mask an interrupt source
328 * @irq_mask_ack: ack and mask an interrupt source
329 * @irq_unmask: unmask an interrupt source
330 * @irq_eoi: end of interrupt
331 * @irq_set_affinity: set the CPU affinity on SMP machines
332 * @irq_retrigger: resend an IRQ to the CPU
333 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
334 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
335 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
336 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700337 * @irq_cpu_online: configure an interrupt source for a secondary CPU
338 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700339 * @irq_suspend: function called from core code on suspend once per
340 * chip, when one or more interrupts are installed
341 * @irq_resume: function called from core code on resume once per chip,
342 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200343 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000344 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100345 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100346 * @irq_request_resources: optional to request resources before calling
347 * any other callback related to this irq
348 * @irq_release_resources: optional to release resources acquired with
349 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800350 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800351 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000352 * @irq_get_irqchip_state: return the internal state of an interrupt
353 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800354 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100355 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700357struct irq_chip {
358 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000359 unsigned int (*irq_startup)(struct irq_data *data);
360 void (*irq_shutdown)(struct irq_data *data);
361 void (*irq_enable)(struct irq_data *data);
362 void (*irq_disable)(struct irq_data *data);
363
364 void (*irq_ack)(struct irq_data *data);
365 void (*irq_mask)(struct irq_data *data);
366 void (*irq_mask_ack)(struct irq_data *data);
367 void (*irq_unmask)(struct irq_data *data);
368 void (*irq_eoi)(struct irq_data *data);
369
370 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
371 int (*irq_retrigger)(struct irq_data *data);
372 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
373 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
374
375 void (*irq_bus_lock)(struct irq_data *data);
376 void (*irq_bus_sync_unlock)(struct irq_data *data);
377
David Daney0fdb4b22011-03-25 12:38:49 -0700378 void (*irq_cpu_online)(struct irq_data *data);
379 void (*irq_cpu_offline)(struct irq_data *data);
380
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200381 void (*irq_suspend)(struct irq_data *data);
382 void (*irq_resume)(struct irq_data *data);
383 void (*irq_pm_shutdown)(struct irq_data *data);
384
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000385 void (*irq_calc_mask)(struct irq_data *data);
386
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100387 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100388 int (*irq_request_resources)(struct irq_data *data);
389 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100390
Jiang Liu515085e2014-11-06 22:20:17 +0800391 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800392 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800393
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000394 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
395 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
396
Jiang Liu0a4377d2015-05-19 17:07:14 +0800397 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
398
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100399 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100402/*
403 * irq_chip specific flags
404 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100405 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
406 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100407 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200408 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
409 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530410 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100411 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100412 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100413 */
414enum {
415 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100416 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100417 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200418 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530419 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200420 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100421 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100422};
423
Thomas Gleixnere1447102010-10-01 16:03:45 +0200424#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200425
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700426/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700427 * Pick up the arch-dependent methods:
428 */
429#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200431#ifndef NR_IRQS_LEGACY
432# define NR_IRQS_LEGACY 0
433#endif
434
Thomas Gleixner1318a482010-09-27 21:01:37 +0200435#ifndef ARCH_IRQ_INIT_FLAGS
436# define ARCH_IRQ_INIT_FLAGS 0
437#endif
438
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100439#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200440
Thomas Gleixnere1447102010-10-01 16:03:45 +0200441struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700442extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900443extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100444extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
445extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
David Daney0fdb4b22011-03-25 12:38:49 -0700447extern void irq_cpu_online(void);
448extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000449extern int irq_set_affinity_locked(struct irq_data *data,
450 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800451extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700452
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200453#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100454void irq_move_irq(struct irq_data *data);
455void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200456#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100457static inline void irq_move_irq(struct irq_data *data) { }
458static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200459#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700463#ifdef CONFIG_HARDIRQS_SW_RESEND
464int irq_set_parent(int irq, int parent_irq);
465#else
466static inline int irq_set_parent(int irq, int parent_irq)
467{
468 return 0;
469}
470#endif
471
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700472/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700473 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100474 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700475 */
Harvey Harrisonec701582008-02-08 04:19:55 -0800476extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
477extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
478extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
Thomas Gleixner0521c8f2011-03-28 16:13:24 +0200479extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800480extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
481extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100482extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
Harvey Harrisonec701582008-02-08 04:19:55 -0800483extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100484extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700485
Jiang Liu515085e2014-11-06 22:20:17 +0800486extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jiang Liu85f08c12014-11-06 22:20:16 +0800487#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200488extern void irq_chip_enable_parent(struct irq_data *data);
489extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800490extern void irq_chip_ack_parent(struct irq_data *data);
491extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800492extern void irq_chip_mask_parent(struct irq_data *data);
493extern void irq_chip_unmask_parent(struct irq_data *data);
494extern void irq_chip_eoi_parent(struct irq_data *data);
495extern int irq_chip_set_affinity_parent(struct irq_data *data,
496 const struct cpumask *dest,
497 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000498extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800499extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
500 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300501extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800502#endif
503
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700504/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800505extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700507
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700508/* Enable/disable irq debugging output: */
509extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700511/* Checks whether the interrupt can be requested by request_irq(): */
512extern int can_request_irq(unsigned int irq, unsigned long irqflags);
513
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100514/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700515extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100516extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700517
518extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100519irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700520 irq_flow_handler_t handle, const char *name);
521
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100522static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
523 irq_flow_handler_t handle)
524{
525 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
526}
527
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100528extern int irq_set_percpu_devid(unsigned int irq);
529
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700530extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100531__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700532 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700533
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700534static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100535irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700536{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100537 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700538}
539
540/*
541 * Set a highlevel chained flow handler for a given IRQ.
542 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900543 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700544 */
545static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100546irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700547{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100548 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700549}
550
Russell King3b0f95b2015-06-16 23:06:20 +0100551/*
552 * Set a highlevel chained flow handler and its data for a given IRQ.
553 * (a chained handler is automatically enabled and set to
554 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
555 */
556void
557irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
558 void *data);
559
Thomas Gleixner44247182010-09-28 10:40:18 +0200560void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
561
562static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
563{
564 irq_modify_status(irq, 0, set);
565}
566
567static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
568{
569 irq_modify_status(irq, clr, 0);
570}
571
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100572static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200573{
574 irq_modify_status(irq, 0, IRQ_NOPROBE);
575}
576
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100577static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200578{
579 irq_modify_status(irq, IRQ_NOPROBE, 0);
580}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800581
Paul Mundt7f1b1242011-04-07 06:01:44 +0900582static inline void irq_set_nothread(unsigned int irq)
583{
584 irq_modify_status(irq, 0, IRQ_NOTHREAD);
585}
586
587static inline void irq_set_thread(unsigned int irq)
588{
589 irq_modify_status(irq, IRQ_NOTHREAD, 0);
590}
591
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100592static inline void irq_set_nested_thread(unsigned int irq, bool nest)
593{
594 if (nest)
595 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
596 else
597 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
598}
599
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100600static inline void irq_set_percpu_devid_flags(unsigned int irq)
601{
602 irq_set_status_flags(irq,
603 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
604 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
605}
606
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700607/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100608extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
609extern int irq_set_handler_data(unsigned int irq, void *data);
610extern int irq_set_chip_data(unsigned int irq, void *data);
611extern int irq_set_irq_type(unsigned int irq, unsigned int type);
612extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100613extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
614 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200615extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700616
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100617static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200618{
619 struct irq_data *d = irq_get_irq_data(irq);
620 return d ? d->chip : NULL;
621}
622
623static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
624{
625 return d->chip;
626}
627
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100628static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200629{
630 struct irq_data *d = irq_get_irq_data(irq);
631 return d ? d->chip_data : NULL;
632}
633
634static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
635{
636 return d->chip_data;
637}
638
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100639static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200640{
641 struct irq_data *d = irq_get_irq_data(irq);
642 return d ? d->handler_data : NULL;
643}
644
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100645static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200646{
647 return d->handler_data;
648}
649
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100650static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200651{
652 struct irq_data *d = irq_get_irq_data(irq);
653 return d ? d->msi_desc : NULL;
654}
655
Jiang Liuc391f262015-06-01 16:05:41 +0800656static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200657{
658 return d->msi_desc;
659}
660
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200661static inline u32 irq_get_trigger_type(unsigned int irq)
662{
663 struct irq_data *d = irq_get_irq_data(irq);
664 return d ? irqd_get_trigger_type(d) : 0;
665}
666
Jiang Liu67830112015-06-01 16:05:13 +0800667static inline int irq_data_get_node(struct irq_data *d)
668{
669 return d->node;
670}
671
Jiang Liuc64301a2015-06-01 16:05:23 +0800672static inline struct cpumask *irq_get_affinity_mask(int irq)
673{
674 struct irq_data *d = irq_get_irq_data(irq);
675
676 return d ? d->affinity : NULL;
677}
678
679static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
680{
681 return d->affinity;
682}
683
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200684unsigned int arch_dynirq_lower_bound(unsigned int from);
685
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200686int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
687 struct module *owner);
688
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400689/* use macros to avoid needing export.h for THIS_MODULE */
690#define irq_alloc_descs(irq, from, cnt, node) \
691 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
692
693#define irq_alloc_desc(node) \
694 irq_alloc_descs(-1, 0, 1, node)
695
696#define irq_alloc_desc_at(at, node) \
697 irq_alloc_descs(at, at, 1, node)
698
699#define irq_alloc_desc_from(from, node) \
700 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200701
Alexander Gordeev51906e72012-11-19 16:01:29 +0100702#define irq_alloc_descs_from(from, cnt, node) \
703 irq_alloc_descs(-1, from, cnt, node)
704
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200705void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200706static inline void irq_free_desc(unsigned int irq)
707{
708 irq_free_descs(irq, 1);
709}
710
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000711#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
712unsigned int irq_alloc_hwirqs(int cnt, int node);
713static inline unsigned int irq_alloc_hwirq(int node)
714{
715 return irq_alloc_hwirqs(1, node);
716}
717void irq_free_hwirqs(unsigned int from, int cnt);
718static inline void irq_free_hwirq(unsigned int irq)
719{
720 return irq_free_hwirqs(irq, 1);
721}
722int arch_setup_hwirq(unsigned int irq, int node);
723void arch_teardown_hwirq(unsigned int irq);
724#endif
725
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000726#ifdef CONFIG_GENERIC_IRQ_LEGACY
727void irq_init_desc(unsigned int irq);
728#endif
729
Thomas Gleixner7d828062011-04-03 11:42:53 +0200730/**
731 * struct irq_chip_regs - register offsets for struct irq_gci
732 * @enable: Enable register offset to reg_base
733 * @disable: Disable register offset to reg_base
734 * @mask: Mask register offset to reg_base
735 * @ack: Ack register offset to reg_base
736 * @eoi: Eoi register offset to reg_base
737 * @type: Type configuration register offset to reg_base
738 * @polarity: Polarity configuration register offset to reg_base
739 */
740struct irq_chip_regs {
741 unsigned long enable;
742 unsigned long disable;
743 unsigned long mask;
744 unsigned long ack;
745 unsigned long eoi;
746 unsigned long type;
747 unsigned long polarity;
748};
749
750/**
751 * struct irq_chip_type - Generic interrupt chip instance for a flow type
752 * @chip: The real interrupt chip which provides the callbacks
753 * @regs: Register offsets for this chip
754 * @handler: Flow handler associated with this chip
755 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000756 * @mask_cache_priv: Cached mask register private to the chip type
757 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200758 *
759 * A irq_generic_chip can have several instances of irq_chip_type when
760 * it requires different functions and register offsets for different
761 * flow types.
762 */
763struct irq_chip_type {
764 struct irq_chip chip;
765 struct irq_chip_regs regs;
766 irq_flow_handler_t handler;
767 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000768 u32 mask_cache_priv;
769 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200770};
771
772/**
773 * struct irq_chip_generic - Generic irq chip data structure
774 * @lock: Lock to protect register and cache data access
775 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800776 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
777 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700778 * @suspend: Function called from core code on suspend once per
779 * chip; can be useful instead of irq_chip::suspend to
780 * handle chip details even when no interrupts are in use
781 * @resume: Function called from core code on resume once per chip;
782 * can be useful instead of irq_chip::suspend to handle
783 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200784 * @irq_base: Interrupt base nr for this chip
785 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000786 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200787 * @type_cache: Cached type register
788 * @polarity_cache: Cached polarity register
789 * @wake_enabled: Interrupt can wakeup from suspend
790 * @wake_active: Interrupt is marked as an wakeup from suspend source
791 * @num_ct: Number of available irq_chip_type instances (usually 1)
792 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000793 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100794 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000795 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200796 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200797 * @chip_types: Array of interrupt irq_chip_types
798 *
799 * Note, that irq_chip_generic can have multiple irq_chip_type
800 * implementations which can be associated to a particular irq line of
801 * an irq_chip_generic instance. That allows to share and protect
802 * state in an irq_chip_generic instance when we need to implement
803 * different flow mechanisms (level/edge) for it.
804 */
805struct irq_chip_generic {
806 raw_spinlock_t lock;
807 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800808 u32 (*reg_readl)(void __iomem *addr);
809 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700810 void (*suspend)(struct irq_chip_generic *gc);
811 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200812 unsigned int irq_base;
813 unsigned int irq_cnt;
814 u32 mask_cache;
815 u32 type_cache;
816 u32 polarity_cache;
817 u32 wake_enabled;
818 u32 wake_active;
819 unsigned int num_ct;
820 void *private;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000821 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100822 unsigned long unused;
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000823 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200824 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200825 struct irq_chip_type chip_types[0];
826};
827
828/**
829 * enum irq_gc_flags - Initialization flags for generic irq chips
830 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
831 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
832 * irq chips which need to call irq_set_wake() on
833 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000834 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000835 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800836 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200837 */
838enum irq_gc_flags {
839 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
840 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000841 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000842 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800843 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200844};
845
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000846/*
847 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
848 * @irqs_per_chip: Number of interrupts per chip
849 * @num_chips: Number of chips
850 * @irq_flags_to_set: IRQ* flags to set on irq setup
851 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
852 * @gc_flags: Generic chip specific setup flags
853 * @gc: Array of pointers to generic interrupt chips
854 */
855struct irq_domain_chip_generic {
856 unsigned int irqs_per_chip;
857 unsigned int num_chips;
858 unsigned int irq_flags_to_clear;
859 unsigned int irq_flags_to_set;
860 enum irq_gc_flags gc_flags;
861 struct irq_chip_generic *gc[0];
862};
863
Thomas Gleixner7d828062011-04-03 11:42:53 +0200864/* Generic chip callback functions */
865void irq_gc_noop(struct irq_data *d);
866void irq_gc_mask_disable_reg(struct irq_data *d);
867void irq_gc_mask_set_bit(struct irq_data *d);
868void irq_gc_mask_clr_bit(struct irq_data *d);
869void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400870void irq_gc_ack_set_bit(struct irq_data *d);
871void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200872void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
873void irq_gc_eoi(struct irq_data *d);
874int irq_gc_set_wake(struct irq_data *d, unsigned int on);
875
876/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200877int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
878 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200879struct irq_chip_generic *
880irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
881 void __iomem *reg_base, irq_flow_handler_t handler);
882void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
883 enum irq_gc_flags flags, unsigned int clr,
884 unsigned int set);
885int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200886void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
887 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200888
Thomas Gleixner088f40b72013-05-06 14:30:27 +0000889struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
890int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
891 int num_ct, const char *name,
892 irq_flow_handler_t handler,
893 unsigned int clr, unsigned int set,
894 enum irq_gc_flags flags);
895
896
Thomas Gleixner7d828062011-04-03 11:42:53 +0200897static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
898{
899 return container_of(d->chip, struct irq_chip_type, chip);
900}
901
902#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
903
904#ifdef CONFIG_SMP
905static inline void irq_gc_lock(struct irq_chip_generic *gc)
906{
907 raw_spin_lock(&gc->lock);
908}
909
910static inline void irq_gc_unlock(struct irq_chip_generic *gc)
911{
912 raw_spin_unlock(&gc->lock);
913}
914#else
915static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
916static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
917#endif
918
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800919static inline void irq_reg_writel(struct irq_chip_generic *gc,
920 u32 val, int reg_offset)
921{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800922 if (gc->reg_writel)
923 gc->reg_writel(val, gc->reg_base + reg_offset);
924 else
925 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800926}
927
928static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
929 int reg_offset)
930{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800931 if (gc->reg_readl)
932 return gc->reg_readl(gc->reg_base + reg_offset);
933 else
934 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800935}
936
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700937#endif /* _LINUX_IRQ_H */