blob: 6656b2c82693aae89a60c03bab52c6b565b40624 [file] [log] [blame]
Andrei Konovalovae918c02007-07-17 04:04:11 -07001/*
Andrei Konovalovae918c02007-07-17 04:04:11 -07002 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
Grant Likely8fd88212010-10-14 09:04:29 -06007 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
Andrei Konovalovae918c02007-07-17 04:04:11 -070014 */
15
16#include <linux/module.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070017#include <linux/interrupt.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060018#include <linux/of.h>
Grant Likely8fd88212010-10-14 09:04:29 -060019#include <linux/platform_device.h>
Andrei Konovalovae918c02007-07-17 04:04:11 -070020#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010022#include <linux/spi/xilinx_spi.h>
Grant Likelyeae6cb32010-10-14 09:32:53 -060023#include <linux/io.h>
Richard Röjforsd5af91a2009-11-13 12:28:39 +010024
David Brownellfc3ba952007-08-30 23:56:24 -070025#define XILINX_SPI_NAME "xilinx_spi"
Andrei Konovalovae918c02007-07-17 04:04:11 -070026
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010030#define XSPI_CR_OFFSET 0x60 /* Control Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070031
Michal Simek082339b2013-06-04 16:02:36 +020032#define XSPI_CR_LOOP 0x01
Andrei Konovalovae918c02007-07-17 04:04:11 -070033#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +010037#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +010038 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
Andrei Konovalovae918c02007-07-17 04:04:11 -070039#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
Richard Röjforsc9da2e12009-11-13 12:28:55 +010043#define XSPI_CR_LSB_FIRST 0x200
Andrei Konovalovae918c02007-07-17 04:04:11 -070044
Richard Röjforsc9da2e12009-11-13 12:28:55 +010045#define XSPI_SR_OFFSET 0x64 /* Status Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070046
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
Richard Röjforsc9da2e12009-11-13 12:28:55 +010053#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
Andrei Konovalovae918c02007-07-17 04:04:11 -070055
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010074#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
Andrei Konovalovae918c02007-07-17 04:04:11 -070075
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
Andrei Konovalovae918c02007-07-17 04:04:11 -070083 void __iomem *regs; /* virt. address of the control registers */
84
Dan Carpenter9ca12732013-07-17 18:34:48 +030085 int irq;
Andrei Konovalovae918c02007-07-17 04:04:11 -070086
Andrei Konovalovae918c02007-07-17 04:04:11 -070087 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
89 int remaining_bytes; /* the number of bytes left to transfer */
Richard Röjforsc9da2e12009-11-13 12:28:55 +010090 u8 bits_per_word;
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +010091 int buffer_size; /* buffer size in words */
Jingoo Han6ff86722014-02-26 10:24:47 +090092 unsigned int (*read_fn)(void __iomem *);
93 void (*write_fn)(u32, void __iomem *);
94 void (*tx_fn)(struct xilinx_spi *);
95 void (*rx_fn)(struct xilinx_spi *);
Andrei Konovalovae918c02007-07-17 04:04:11 -070096};
97
Paul Mundt97782142010-01-20 13:49:45 -070098static void xspi_write32(u32 val, void __iomem *addr)
99{
100 iowrite32(val, addr);
101}
102
103static unsigned int xspi_read32(void __iomem *addr)
104{
105 return ioread32(addr);
106}
107
108static void xspi_write32_be(u32 val, void __iomem *addr)
109{
110 iowrite32be(val, addr);
111}
112
113static unsigned int xspi_read32_be(void __iomem *addr)
114{
115 return ioread32be(addr);
116}
117
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100118static void xspi_tx8(struct xilinx_spi *xspi)
119{
120 xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
121 xspi->tx_ptr++;
122}
123
124static void xspi_tx16(struct xilinx_spi *xspi)
125{
126 xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
127 xspi->tx_ptr += 2;
128}
129
130static void xspi_tx32(struct xilinx_spi *xspi)
131{
132 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
133 xspi->tx_ptr += 4;
134}
135
136static void xspi_rx8(struct xilinx_spi *xspi)
137{
138 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
139 if (xspi->rx_ptr) {
140 *xspi->rx_ptr = data & 0xff;
141 xspi->rx_ptr++;
142 }
143}
144
145static void xspi_rx16(struct xilinx_spi *xspi)
146{
147 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
148 if (xspi->rx_ptr) {
149 *(u16 *)(xspi->rx_ptr) = data & 0xffff;
150 xspi->rx_ptr += 2;
151 }
152}
153
154static void xspi_rx32(struct xilinx_spi *xspi)
155{
156 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
157 if (xspi->rx_ptr) {
158 *(u32 *)(xspi->rx_ptr) = data;
159 xspi->rx_ptr += 4;
160 }
161}
162
Richard Röjfors86fc5932009-11-13 12:28:49 +0100163static void xspi_init_hw(struct xilinx_spi *xspi)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700164{
Richard Röjfors86fc5932009-11-13 12:28:49 +0100165 void __iomem *regs_base = xspi->regs;
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100166 u32 inhibit;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100167
Andrei Konovalovae918c02007-07-17 04:04:11 -0700168 /* Reset the SPI device */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100169 xspi->write_fn(XIPIF_V123B_RESET_MASK,
170 regs_base + XIPIF_V123B_RESETR_OFFSET);
Ricardo Ribalda Delgado899929b2015-01-28 13:23:41 +0100171 /* Enable the transmit empty interrupt, which we use to determine
172 * progress on the transmission.
173 */
174 xspi->write_fn(XSPI_INTR_TX_EMPTY,
175 regs_base + XIPIF_V123B_IIER_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700176 /* Enable the global IPIF interrupt */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100177 if (xspi->irq >= 0) {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100178 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
179 regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100180 inhibit = XSPI_CR_TRANS_INHIBIT;
181 } else {
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100182 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100183 inhibit = 0;
184 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700185 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100186 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700187 /* Disable the transmitter, enable Manual Slave Select Assertion,
188 * put SPI controller into master mode, and enable it */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100189 xspi->write_fn(inhibit | XSPI_CR_MANUAL_SSELECT |
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100190 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
191 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700192}
193
194static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
195{
196 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
197
198 if (is_on == BITBANG_CS_INACTIVE) {
199 /* Deselect the slave on the SPI bus */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100200 xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700201 } else if (is_on == BITBANG_CS_ACTIVE) {
202 /* Set the SPI clock phase and polarity */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100203 u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700204 & ~XSPI_CR_MODE_MASK;
205 if (spi->mode & SPI_CPHA)
206 cr |= XSPI_CR_CPHA;
207 if (spi->mode & SPI_CPOL)
208 cr |= XSPI_CR_CPOL;
Ricardo Ribalda Delgadobca690d2015-01-23 17:08:33 +0100209 if (spi->mode & SPI_LSB_FIRST)
210 cr |= XSPI_CR_LSB_FIRST;
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +0100211 if (spi->mode & SPI_LOOP)
212 cr |= XSPI_CR_LOOP;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100213 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700214
215 /* We do not check spi->max_speed_hz here as the SPI clock
216 * frequency is not software programmable (the IP block design
217 * parameter)
218 */
219
220 /* Activate the chip select */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100221 xspi->write_fn(~(0x0001 << spi->chip_select),
222 xspi->regs + XSPI_SSR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700223 }
224}
225
226/* spi_bitbang requires custom setup_transfer() to be defined if there is a
Axel Lin9bf46f62014-02-14 21:06:43 +0800227 * custom txrx_bufs().
Andrei Konovalovae918c02007-07-17 04:04:11 -0700228 */
229static int xilinx_spi_setup_transfer(struct spi_device *spi,
230 struct spi_transfer *t)
231{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700232 return 0;
233}
234
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100235static void xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi, int n_words)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700236{
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100237 xspi->remaining_bytes -= n_words * xspi->bits_per_word / 8;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700238
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100239 while (n_words--)
Richard Röjfors86fc5932009-11-13 12:28:49 +0100240 if (xspi->tx_ptr)
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100241 xspi->tx_fn(xspi);
Richard Röjfors86fc5932009-11-13 12:28:49 +0100242 else
243 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100244 return;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700245}
246
247static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
248{
249 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700250
251 /* We get here with transmitter inhibited */
252
253 xspi->tx_ptr = t->tx_buf;
254 xspi->rx_ptr = t->rx_buf;
255 xspi->remaining_bytes = t->len;
Wolfram Sang16735d02013-11-14 14:32:02 -0800256 reinit_completion(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700257
Ricardo Ribalda Delgadoa87cbca2015-01-28 13:23:42 +0100258 while (xspi->remaining_bytes) {
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100259 u16 cr = 0;
Ricardo Ribalda Delgadoc5d348d2015-01-23 17:08:35 +0100260 int n_words;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700261
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100262 n_words = (xspi->remaining_bytes * 8) / xspi->bits_per_word;
263 n_words = min(n_words, xspi->buffer_size);
264
265 xilinx_spi_fill_tx_fifo(xspi, n_words);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200266
267 /* Start the transfer by not inhibiting the transmitter any
268 * longer
269 */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200270
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100271 if (xspi->irq >= 0) {
272 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
273 ~XSPI_CR_TRANS_INHIBIT;
274 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100275 wait_for_completion(&xspi->done);
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100276 } else
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100277 while (!(xspi->read_fn(xspi->regs + XSPI_SR_OFFSET) &
278 XSPI_SR_TX_EMPTY_MASK))
279 ;
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200280
281 /* A transmit has just completed. Process received data and
282 * check for more data to transmit. Always inhibit the
283 * transmitter while the Isr refills the transmit register/FIFO,
284 * or make sure it is stopped if we're done.
285 */
Ricardo Ribalda Delgadod9f58812015-01-28 13:23:45 +0100286 if (xspi->irq >= 0)
287 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200288 xspi->regs + XSPI_CR_OFFSET);
289
290 /* Read out all the data from the Rx FIFO */
Ricardo Ribalda Delgadoc5d348d2015-01-23 17:08:35 +0100291 while (n_words--)
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200292 xspi->rx_fn(xspi);
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200293 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700294
Andrei Konovalovae918c02007-07-17 04:04:11 -0700295 return t->len - xspi->remaining_bytes;
296}
297
298
299/* This driver supports single master mode only. Hence Tx FIFO Empty
300 * is the only interrupt we care about.
301 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
302 * Fault are not to happen.
303 */
304static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
305{
306 struct xilinx_spi *xspi = dev_id;
307 u32 ipif_isr;
308
309 /* Get the IPIF interrupts, and clear them immediately */
Richard Röjfors86fc5932009-11-13 12:28:49 +0100310 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
311 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700312
313 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
Peter Crosthwaite68c315b2013-06-04 16:02:34 +0200314 complete(&xspi->done);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700315 }
316
317 return IRQ_HANDLED;
318}
319
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100320static int xilinx_spi_find_buffer_size(struct xilinx_spi *xspi)
321{
322 u8 sr;
323 int n_words = 0;
324
325 /*
326 * Before the buffer_size detection we reset the core
327 * to make sure we start with a clean state.
328 */
329 xspi->write_fn(XIPIF_V123B_RESET_MASK,
330 xspi->regs + XIPIF_V123B_RESETR_OFFSET);
331
332 /* Fill the Tx FIFO with as many words as possible */
333 do {
334 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
335 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
336 n_words++;
337 } while (!(sr & XSPI_SR_TX_FULL_MASK));
338
339 return n_words;
340}
341
Grant Likelyeae6cb32010-10-14 09:32:53 -0600342static const struct of_device_id xilinx_spi_of_match[] = {
343 { .compatible = "xlnx,xps-spi-2.00.a", },
344 { .compatible = "xlnx,xps-spi-2.00.b", },
345 {}
346};
347MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
Grant Likelyeae6cb32010-10-14 09:32:53 -0600348
Mark Brown7cb2abd2013-07-05 11:24:26 +0100349static int xilinx_spi_probe(struct platform_device *pdev)
Andrei Konovalovae918c02007-07-17 04:04:11 -0700350{
Andrei Konovalovae918c02007-07-17 04:04:11 -0700351 struct xilinx_spi *xspi;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100352 struct xspi_platform_data *pdata;
Michal Simekad3fdbc2013-07-08 15:29:15 +0200353 struct resource *res;
Michal Simek7b3b7432013-07-09 18:05:16 +0200354 int ret, num_cs = 0, bits_per_word = 8;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100355 struct spi_master *master;
Michal Simek082339b2013-06-04 16:02:36 +0200356 u32 tmp;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100357 u8 i;
John Linnff82c582009-01-09 16:01:53 -0700358
Jingoo Han8074cf02013-07-30 16:58:59 +0900359 pdata = dev_get_platdata(&pdev->dev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100360 if (pdata) {
361 num_cs = pdata->num_chipselect;
362 bits_per_word = pdata->bits_per_word;
Michal Simekbe3acdf2013-07-08 15:29:17 +0200363 } else {
364 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
365 &num_cs);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100366 }
Mark Brownd81c0bb2013-07-03 12:05:42 +0100367
368 if (!num_cs) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100369 dev_err(&pdev->dev,
370 "Missing slave select configuration data\n");
Mark Brownd81c0bb2013-07-03 12:05:42 +0100371 return -EINVAL;
372 }
373
Mark Brown7cb2abd2013-07-05 11:24:26 +0100374 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100375 if (!master)
Mark Brownd81c0bb2013-07-03 12:05:42 +0100376 return -ENODEV;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700377
David Brownelle7db06b2009-06-17 16:26:04 -0700378 /* the spi->mode bits understood by this driver: */
Ricardo Ribalda Delgado0240f942015-01-23 17:08:34 +0100379 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -0700380
Andrei Konovalovae918c02007-07-17 04:04:11 -0700381 xspi = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +0800382 xspi->bitbang.master = master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700383 xspi->bitbang.chipselect = xilinx_spi_chipselect;
384 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
385 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700386 init_completion(&xspi->done);
387
Michal Simekad3fdbc2013-07-08 15:29:15 +0200388 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
389 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
Mark Brownc40537d2013-07-01 20:33:01 +0100390 if (IS_ERR(xspi->regs)) {
391 ret = PTR_ERR(xspi->regs);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700392 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700393 }
394
Lars-Peter Clausen4b153a22014-07-10 10:30:20 +0200395 master->bus_num = pdev->id;
Grant Likely91565c42010-10-14 08:54:55 -0600396 master->num_chipselect = num_cs;
Mark Brown7cb2abd2013-07-05 11:24:26 +0100397 master->dev.of_node = pdev->dev.of_node;
Michal Simek082339b2013-06-04 16:02:36 +0200398
399 /*
400 * Detect endianess on the IP via loop bit in CR. Detection
401 * must be done before reset is sent because incorrect reset
402 * value generates error interrupt.
403 * Setup little endian helper functions first and try to use them
404 * and check if bit was correctly setup or not.
405 */
406 xspi->read_fn = xspi_read32;
407 xspi->write_fn = xspi_write32;
408
409 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
410 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
411 tmp &= XSPI_CR_LOOP;
412 if (tmp != XSPI_CR_LOOP) {
Paul Mundt97782142010-01-20 13:49:45 -0700413 xspi->read_fn = xspi_read32_be;
414 xspi->write_fn = xspi_write32_be;
Richard Röjfors86fc5932009-11-13 12:28:49 +0100415 }
Michal Simek082339b2013-06-04 16:02:36 +0200416
Axel Lin9bf46f62014-02-14 21:06:43 +0800417 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
Grant Likely91565c42010-10-14 08:54:55 -0600418 xspi->bits_per_word = bits_per_word;
Richard Röjforsc9da2e12009-11-13 12:28:55 +0100419 if (xspi->bits_per_word == 8) {
420 xspi->tx_fn = xspi_tx8;
421 xspi->rx_fn = xspi_rx8;
422 } else if (xspi->bits_per_word == 16) {
423 xspi->tx_fn = xspi_tx16;
424 xspi->rx_fn = xspi_rx16;
425 } else if (xspi->bits_per_word == 32) {
426 xspi->tx_fn = xspi_tx32;
427 xspi->rx_fn = xspi_rx32;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100428 } else {
429 ret = -EINVAL;
Mark Brownc40537d2013-07-01 20:33:01 +0100430 goto put_master;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100431 }
Andrei Konovalovae918c02007-07-17 04:04:11 -0700432
Ricardo Ribalda Delgado4c9a7612015-01-28 13:23:40 +0100433 xspi->buffer_size = xilinx_spi_find_buffer_size(xspi);
434
Michal Simek7b3b7432013-07-09 18:05:16 +0200435 xspi->irq = platform_get_irq(pdev, 0);
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100436 if (xspi->irq >= 0) {
437 /* Register for SPI Interrupt */
438 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
439 dev_name(&pdev->dev), xspi);
440 if (ret)
441 goto put_master;
Michal Simek7b3b7432013-07-09 18:05:16 +0200442 }
443
Ricardo Ribalda Delgado5fe11cc2015-01-28 13:23:44 +0100444 /* SPI controller initializations */
445 xspi_init_hw(xspi);
Andrei Konovalovae918c02007-07-17 04:04:11 -0700446
Richard Röjforsd5af91a2009-11-13 12:28:39 +0100447 ret = spi_bitbang_start(&xspi->bitbang);
448 if (ret) {
Mark Brown7cb2abd2013-07-05 11:24:26 +0100449 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
Michal Simek7b3b7432013-07-09 18:05:16 +0200450 goto put_master;
Andrei Konovalovae918c02007-07-17 04:04:11 -0700451 }
452
Mark Brown7cb2abd2013-07-05 11:24:26 +0100453 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
Michal Simekad3fdbc2013-07-08 15:29:15 +0200454 (unsigned long long)res->start, xspi->regs, xspi->irq);
Grant Likely8fd88212010-10-14 09:04:29 -0600455
Grant Likelyeae6cb32010-10-14 09:32:53 -0600456 if (pdata) {
457 for (i = 0; i < pdata->num_devices; i++)
458 spi_new_device(master, pdata->devices + i);
459 }
Grant Likely8fd88212010-10-14 09:04:29 -0600460
Mark Brown7cb2abd2013-07-05 11:24:26 +0100461 platform_set_drvdata(pdev, master);
Grant Likely8fd88212010-10-14 09:04:29 -0600462 return 0;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100463
Mark Brownd81c0bb2013-07-03 12:05:42 +0100464put_master:
465 spi_master_put(master);
466
467 return ret;
Grant Likely8fd88212010-10-14 09:04:29 -0600468}
469
Mark Brown7cb2abd2013-07-05 11:24:26 +0100470static int xilinx_spi_remove(struct platform_device *pdev)
Grant Likely8fd88212010-10-14 09:04:29 -0600471{
Mark Brown7cb2abd2013-07-05 11:24:26 +0100472 struct spi_master *master = platform_get_drvdata(pdev);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100473 struct xilinx_spi *xspi = spi_master_get_devdata(master);
Michal Simek7b3b7432013-07-09 18:05:16 +0200474 void __iomem *regs_base = xspi->regs;
Mark Brownd81c0bb2013-07-03 12:05:42 +0100475
476 spi_bitbang_stop(&xspi->bitbang);
Michal Simek7b3b7432013-07-09 18:05:16 +0200477
478 /* Disable all the interrupts just in case */
479 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
480 /* Disable the global IPIF interrupt */
481 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
Mark Brownd81c0bb2013-07-03 12:05:42 +0100482
483 spi_master_put(xspi->bitbang.master);
Grant Likely8fd88212010-10-14 09:04:29 -0600484
485 return 0;
486}
487
488/* work with hotplug and coldplug */
489MODULE_ALIAS("platform:" XILINX_SPI_NAME);
490
491static struct platform_driver xilinx_spi_driver = {
492 .probe = xilinx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000493 .remove = xilinx_spi_remove,
Grant Likely8fd88212010-10-14 09:04:29 -0600494 .driver = {
495 .name = XILINX_SPI_NAME,
Grant Likelyeae6cb32010-10-14 09:32:53 -0600496 .of_match_table = xilinx_spi_of_match,
Grant Likely8fd88212010-10-14 09:04:29 -0600497 },
498};
Grant Likely940ab882011-10-05 11:29:49 -0600499module_platform_driver(xilinx_spi_driver);
Grant Likely8fd88212010-10-14 09:04:29 -0600500
Andrei Konovalovae918c02007-07-17 04:04:11 -0700501MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
502MODULE_DESCRIPTION("Xilinx SPI driver");
503MODULE_LICENSE("GPL");