blob: d7568808eb7bfb0e25fb9a4c0651856b05288d9b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070010#include <linux/efi.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040011#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/stddef.h>
14#include <linux/ioport.h>
15#include <linux/delay.h>
16#include <linux/utsname.h>
17#include <linux/initrd.h>
18#include <linux/console.h>
19#include <linux/bootmem.h>
20#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070021#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Mark Rutlandbe120392015-07-31 15:46:19 +010034#include <linux/psci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Catalin Marinasb86040a2009-07-24 12:32:54 +010036#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010037#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010039#include <asm/cputype.h>
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070040#include <asm/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/elf.h>
Ard Biesheuvel29373672015-09-01 08:59:28 +020042#include <asm/early_ioremap.h>
Stefan Agnera5f4c562015-08-13 00:01:52 +010043#include <asm/fixmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000045#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000046#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010048#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/mach-types.h>
50#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010051#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/tlbflush.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000053#include <asm/xen/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Grant Likely93c02ab2011-04-28 14:27:21 -060055#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/mach/arch.h>
57#include <asm/mach/irq.h>
58#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010059#include <asm/system_info.h>
60#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060061#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010062#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080063#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000064#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010066#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
70char fpe_type[8];
71
72static int __init fpe_setup(char *line)
73{
74 memcpy(fpe_type, line, 8);
75 return 1;
76}
77
78__setup("fpe=", fpe_setup);
79#endif
80
Russell Kingca8f0b02014-05-27 20:34:28 +010081extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010082extern void paging_init(const struct machine_desc *desc);
Russell King1221ed12015-04-04 17:25:20 +010083extern void early_paging_init(const struct machine_desc *);
Russell King0371d3f2011-07-05 19:58:29 +010084extern void sanity_check_meminfo(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070085extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010086extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010089EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000090unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000092unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010093EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010095unsigned int __atags_pointer __initdata;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097unsigned int system_rev;
98EXPORT_SYMBOL(system_rev);
99
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100100const char *system_serial;
101EXPORT_SYMBOL(system_serial);
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103unsigned int system_serial_low;
104EXPORT_SYMBOL(system_serial_low);
105
106unsigned int system_serial_high;
107EXPORT_SYMBOL(system_serial_high);
108
Russell King0385ebc2010-12-04 17:45:55 +0000109unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110EXPORT_SYMBOL(elf_hwcap);
111
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100112unsigned int elf_hwcap2 __read_mostly;
113EXPORT_SYMBOL(elf_hwcap2);
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116#ifdef MULTI_CPU
Kees Cook76197512016-08-10 22:46:49 +0100117struct processor processor __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#endif
119#ifdef MULTI_TLB
Kees Cook76197512016-08-10 22:46:49 +0100120struct cpu_tlb_fns cpu_tlb __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#endif
122#ifdef MULTI_USER
Kees Cook76197512016-08-10 22:46:49 +0100123struct cpu_user_fns cpu_user __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#endif
125#ifdef MULTI_CACHE
Kees Cook76197512016-08-10 22:46:49 +0100126struct cpu_cache_fns cpu_cache __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100128#ifdef CONFIG_OUTER_CACHE
Kees Cook76197512016-08-10 22:46:49 +0100129struct outer_cache_fns outer_cache __ro_after_init;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100130EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Dave Martin2ecccf92011-08-19 17:58:35 +0100133/*
134 * Cached cpu_architecture() result for use by assembler code.
135 * C code should use the cpu_architecture() function instead of accessing this
136 * variable directly.
137 */
138int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
139
Russell Kingccea7a12005-05-31 22:22:32 +0100140struct stack {
141 u32 irq[3];
142 u32 abt[3];
143 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100144 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100145} ____cacheline_aligned;
146
Catalin Marinas55bdd692010-05-21 18:06:41 +0100147#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100148static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100149#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151char elf_platform[ELF_PLATFORM_SIZE];
152EXPORT_SYMBOL(elf_platform);
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154static const char *cpu_name;
155static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100156static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100157const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
160#define ENDIANNESS ((char)endian_test.l)
161
162DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
163
164/*
165 * Standard memory resources
166 */
167static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700168 {
169 .name = "Video RAM",
170 .start = 0,
171 .end = 0,
172 .flags = IORESOURCE_MEM
173 },
174 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100175 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700176 .start = 0,
177 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100178 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700179 },
180 {
181 .name = "Kernel data",
182 .start = 0,
183 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100184 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
187
188#define video_ram mem_res[0]
189#define kernel_code mem_res[1]
190#define kernel_data mem_res[2]
191
192static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700193 {
194 .name = "reserved",
195 .start = 0x3bc,
196 .end = 0x3be,
197 .flags = IORESOURCE_IO | IORESOURCE_BUSY
198 },
199 {
200 .name = "reserved",
201 .start = 0x378,
202 .end = 0x37f,
203 .flags = IORESOURCE_IO | IORESOURCE_BUSY
204 },
205 {
206 .name = "reserved",
207 .start = 0x278,
208 .end = 0x27f,
209 .flags = IORESOURCE_IO | IORESOURCE_BUSY
210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211};
212
213#define lp0 io_res[0]
214#define lp1 io_res[1]
215#define lp2 io_res[2]
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217static const char *proc_arch[] = {
218 "undefined/unknown",
219 "3",
220 "4",
221 "4T",
222 "5",
223 "5T",
224 "5TE",
225 "5TEJ",
226 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000227 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100228 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 "?(12)",
230 "?(13)",
231 "?(14)",
232 "?(15)",
233 "?(16)",
234 "?(17)",
235};
236
Catalin Marinas55bdd692010-05-21 18:06:41 +0100237#ifdef CONFIG_CPU_V7M
238static int __get_cpu_architecture(void)
239{
240 return CPU_ARCH_ARMv7M;
241}
242#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100243static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 int cpu_arch;
246
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100249 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
250 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
251 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
252 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 if (cpu_arch)
254 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100255 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100256 /* Revised CPUID format. Read the Memory Model Feature
257 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100258 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100259 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
260 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100261 cpu_arch = CPU_ARCH_ARMv7;
262 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
263 (mmfr0 & 0x000000f0) == 0x00000020)
264 cpu_arch = CPU_ARCH_ARMv6;
265 else
266 cpu_arch = CPU_ARCH_UNKNOWN;
267 } else
268 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 return cpu_arch;
271}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Dave Martin2ecccf92011-08-19 17:58:35 +0100274int __pure cpu_architecture(void)
275{
276 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
277
278 return __cpu_architecture;
279}
280
Will Deacon8925ec42010-09-13 16:18:30 +0100281static int cpu_has_aliasing_icache(unsigned int arch)
282{
283 int aliasing_icache;
284 unsigned int id_reg, num_sets, line_size;
285
Will Deacon7f94e9c2011-08-23 22:22:11 +0100286 /* PIPT caches never alias. */
287 if (icache_is_pipt())
288 return 0;
289
Will Deacon8925ec42010-09-13 16:18:30 +0100290 /* arch specifies the register format */
291 switch (arch) {
292 case CPU_ARCH_ARMv7:
Jonathan Austin26150aa2016-08-30 17:24:34 +0100293 set_csselr(CSSELR_ICACHE | CSSELR_L1);
Linus Walleij5fb31a92010-10-06 11:07:28 +0100294 isb();
Jonathan Austin26150aa2016-08-30 17:24:34 +0100295 id_reg = read_ccsidr();
Will Deacon8925ec42010-09-13 16:18:30 +0100296 line_size = 4 << ((id_reg & 0x7) + 2);
297 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
298 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
299 break;
300 case CPU_ARCH_ARMv6:
301 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
302 break;
303 default:
304 /* I-cache aliases will be handled by D-cache aliasing code */
305 aliasing_icache = 0;
306 }
307
308 return aliasing_icache;
309}
310
Russell Kingc0e95872008-09-25 15:35:28 +0100311static void __init cacheid_init(void)
312{
Russell Kingc0e95872008-09-25 15:35:28 +0100313 unsigned int arch = cpu_architecture();
314
Catalin Marinas55bdd692010-05-21 18:06:41 +0100315 if (arch == CPU_ARCH_ARMv7M) {
316 cacheid = 0;
317 } else if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100318 unsigned int cachetype = read_cpuid_cachetype();
Catalin Marinasb57ee992009-03-03 11:44:12 +0100319 if ((cachetype & (7 << 29)) == 4 << 29) {
320 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100321 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100322 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100323 switch (cachetype & (3 << 14)) {
324 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100325 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100326 break;
327 case (3 << 14):
328 cacheid |= CACHEID_PIPT;
329 break;
330 }
Will Deacon8925ec42010-09-13 16:18:30 +0100331 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100332 arch = CPU_ARCH_ARMv6;
333 if (cachetype & (1 << 23))
334 cacheid = CACHEID_VIPT_ALIASING;
335 else
336 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100337 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100338 if (cpu_has_aliasing_icache(arch))
339 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100340 } else {
341 cacheid = CACHEID_VIVT;
342 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100343
Olof Johansson1b0f6682013-12-05 18:29:35 +0100344 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100345 cache_is_vivt() ? "VIVT" :
346 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100347 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100348 cache_is_vivt() ? "VIVT" :
349 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100350 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100351 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100352 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100353}
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/*
356 * These functions re-use the assembly code in head.S, which
357 * already provide the required functionality.
358 */
Russell King0f44ba12006-02-24 21:04:56 +0000359extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000360
Grant Likely93c02ab2011-04-28 14:27:21 -0600361void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000362{
363 extern void printascii(const char *);
364 char buf[256];
365 va_list ap;
366
367 va_start(ap, str);
368 vsnprintf(buf, sizeof(buf), str, ap);
369 va_end(ap);
370
371#ifdef CONFIG_DEBUG_LL
372 printascii(buf);
373#endif
374 printk("%s", buf);
375}
376
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100377#ifdef CONFIG_ARM_PATCH_IDIV
378
379static inline u32 __attribute_const__ sdiv_instruction(void)
380{
381 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
382 /* "sdiv r0, r0, r1" */
383 u32 insn = __opcode_thumb32_compose(0xfb90, 0xf0f1);
384 return __opcode_to_mem_thumb32(insn);
385 }
386
387 /* "sdiv r0, r0, r1" */
388 return __opcode_to_mem_arm(0xe710f110);
389}
390
391static inline u32 __attribute_const__ udiv_instruction(void)
392{
393 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
394 /* "udiv r0, r0, r1" */
395 u32 insn = __opcode_thumb32_compose(0xfbb0, 0xf0f1);
396 return __opcode_to_mem_thumb32(insn);
397 }
398
399 /* "udiv r0, r0, r1" */
400 return __opcode_to_mem_arm(0xe730f110);
401}
402
403static inline u32 __attribute_const__ bx_lr_instruction(void)
404{
405 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
406 /* "bx lr; nop" */
407 u32 insn = __opcode_thumb32_compose(0x4770, 0x46c0);
408 return __opcode_to_mem_thumb32(insn);
409 }
410
411 /* "bx lr" */
412 return __opcode_to_mem_arm(0xe12fff1e);
413}
414
415static void __init patch_aeabi_idiv(void)
416{
417 extern void __aeabi_uidiv(void);
418 extern void __aeabi_idiv(void);
419 uintptr_t fn_addr;
420 unsigned int mask;
421
422 mask = IS_ENABLED(CONFIG_THUMB2_KERNEL) ? HWCAP_IDIVT : HWCAP_IDIVA;
423 if (!(elf_hwcap & mask))
424 return;
425
426 pr_info("CPU: div instructions available: patching division code\n");
427
428 fn_addr = ((uintptr_t)&__aeabi_uidiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100429 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100430 ((u32 *)fn_addr)[0] = udiv_instruction();
431 ((u32 *)fn_addr)[1] = bx_lr_instruction();
432 flush_icache_range(fn_addr, fn_addr + 8);
433
434 fn_addr = ((uintptr_t)&__aeabi_idiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100435 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100436 ((u32 *)fn_addr)[0] = sdiv_instruction();
437 ((u32 *)fn_addr)[1] = bx_lr_instruction();
438 flush_icache_range(fn_addr, fn_addr + 8);
439}
440
441#else
442static inline void patch_aeabi_idiv(void) { }
443#endif
444
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100445static void __init cpuid_init_hwcaps(void)
446{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100447 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100448 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100449
450 if (cpu_architecture() < CPU_ARCH_ARMv7)
451 return;
452
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100453 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
454 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100455 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100456 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100457 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100458
459 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100460 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
461 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100462 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100463
464 /* check for supported v8 Crypto instructions */
465 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
466
467 block = cpuid_feature_extract_field(isar5, 4);
468 if (block >= 2)
469 elf_hwcap2 |= HWCAP2_PMULL;
470 if (block >= 1)
471 elf_hwcap2 |= HWCAP2_AES;
472
473 block = cpuid_feature_extract_field(isar5, 8);
474 if (block >= 1)
475 elf_hwcap2 |= HWCAP2_SHA1;
476
477 block = cpuid_feature_extract_field(isar5, 12);
478 if (block >= 1)
479 elf_hwcap2 |= HWCAP2_SHA2;
480
481 block = cpuid_feature_extract_field(isar5, 16);
482 if (block >= 1)
483 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100484}
485
Russell King58171bf2014-07-04 16:41:21 +0100486static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100487{
Russell King58171bf2014-07-04 16:41:21 +0100488 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100489
490 /*
491 * HWCAP_TLS is available only on 1136 r1p0 and later,
492 * see also kuser_get_tls_init.
493 */
Russell King58171bf2014-07-04 16:41:21 +0100494 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
495 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100496 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100497 return;
498 }
499
500 /* Verify if CPUID scheme is implemented */
501 if ((id & 0x000f0000) != 0x000f0000)
502 return;
503
504 /*
505 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
506 * avoid advertising SWP; it may not be atomic with
507 * multiprocessing cores.
508 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100509 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
510 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
Vladimir Murzin03f12172016-04-19 12:35:20 +0100511 cpuid_feature_extract(CPUID_EXT_ISAR4, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100512 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100513}
514
Russell Kingb69874e2011-06-21 18:57:31 +0100515/*
516 * cpu_init - initialise one CPU.
517 *
518 * cpu_init sets up the per-CPU stacks.
519 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100520void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100521{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100522#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100523 unsigned int cpu = smp_processor_id();
524 struct stack *stk = &stacks[cpu];
525
526 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100527 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100528 BUG();
529 }
530
Rob Herring14318efb2012-11-29 20:39:54 +0100531 /*
532 * This only works on resume and secondary cores. For booting on the
533 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
534 */
535 set_my_cpu_offset(per_cpu_offset(cpu));
536
Russell Kingb69874e2011-06-21 18:57:31 +0100537 cpu_proc_init();
538
539 /*
540 * Define the placement constraint for the inline asm directive below.
541 * In Thumb-2, msr with an immediate value is not allowed.
542 */
543#ifdef CONFIG_THUMB2_KERNEL
544#define PLC "r"
545#else
546#define PLC "I"
547#endif
548
549 /*
550 * setup stacks for re-entrant exception handlers
551 */
552 __asm__ (
553 "msr cpsr_c, %1\n\t"
554 "add r14, %0, %2\n\t"
555 "mov sp, r14\n\t"
556 "msr cpsr_c, %3\n\t"
557 "add r14, %0, %4\n\t"
558 "mov sp, r14\n\t"
559 "msr cpsr_c, %5\n\t"
560 "add r14, %0, %6\n\t"
561 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100562 "msr cpsr_c, %7\n\t"
563 "add r14, %0, %8\n\t"
564 "mov sp, r14\n\t"
565 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100566 :
567 : "r" (stk),
568 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
569 "I" (offsetof(struct stack, irq[0])),
570 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
571 "I" (offsetof(struct stack, abt[0])),
572 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
573 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100574 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
575 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100576 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
577 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100578#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100579}
580
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100581u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100582
583void __init smp_setup_processor_id(void)
584{
585 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000586 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
587 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100588
589 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000590 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100591 cpu_logical_map(i) = i == cpu ? 0 : i;
592
Ming Lei9394c1c2013-03-11 13:52:12 +0100593 /*
594 * clear __my_cpu_offset on boot CPU to avoid hang caused by
595 * using percpu variable early, for example, lockdep will
596 * access percpu variable inside lock_release
597 */
598 set_my_cpu_offset(0);
599
Olof Johansson1b0f6682013-12-05 18:29:35 +0100600 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100601}
602
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100603struct mpidr_hash mpidr_hash;
604#ifdef CONFIG_SMP
605/**
606 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
607 * level in order to build a linear index from an
608 * MPIDR value. Resulting algorithm is a collision
609 * free hash carried out through shifting and ORing
610 */
611static void __init smp_build_mpidr_hash(void)
612{
613 u32 i, affinity;
614 u32 fs[3], bits[3], ls, mask = 0;
615 /*
616 * Pre-scan the list of MPIDRS and filter out bits that do
617 * not contribute to affinity levels, ie they never toggle.
618 */
619 for_each_possible_cpu(i)
620 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
621 pr_debug("mask of set bits 0x%x\n", mask);
622 /*
623 * Find and stash the last and first bit set at all affinity levels to
624 * check how many bits are required to represent them.
625 */
626 for (i = 0; i < 3; i++) {
627 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
628 /*
629 * Find the MSB bit and LSB bits position
630 * to determine how many bits are required
631 * to express the affinity level.
632 */
633 ls = fls(affinity);
634 fs[i] = affinity ? ffs(affinity) - 1 : 0;
635 bits[i] = ls - fs[i];
636 }
637 /*
638 * An index can be created from the MPIDR by isolating the
639 * significant bits at each affinity level and by shifting
640 * them in order to compress the 24 bits values space to a
641 * compressed set of values. This is equivalent to hashing
642 * the MPIDR through shifting and ORing. It is a collision free
643 * hash though not minimal since some levels might contain a number
644 * of CPUs that is not an exact power of 2 and their bit
645 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
646 */
647 mpidr_hash.shift_aff[0] = fs[0];
648 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
649 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
650 (bits[1] + bits[0]);
651 mpidr_hash.mask = mask;
652 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
653 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
654 mpidr_hash.shift_aff[0],
655 mpidr_hash.shift_aff[1],
656 mpidr_hash.shift_aff[2],
657 mpidr_hash.mask,
658 mpidr_hash.bits);
659 /*
660 * 4x is an arbitrary value used to warn on a hash table much bigger
661 * than expected on most systems.
662 */
663 if (mpidr_hash_size() > 4 * num_possible_cpus())
664 pr_warn("Large number of MPIDR hash buckets detected\n");
665 sync_cache_w(&mpidr_hash);
666}
667#endif
668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669static void __init setup_processor(void)
670{
671 struct proc_info_list *list;
672
673 /*
674 * locate processor in the list of supported processor
675 * types. The linker builds this table for us from the
676 * entries in arch/arm/mm/proc-*.S
677 */
Russell King0ba8b9b2008-08-10 18:08:10 +0100678 list = lookup_processor_type(read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (!list) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100680 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
681 read_cpuid_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 while (1);
683 }
684
685 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100686 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688#ifdef MULTI_CPU
689 processor = *list->proc;
690#endif
691#ifdef MULTI_TLB
692 cpu_tlb = *list->tlb;
693#endif
694#ifdef MULTI_USER
695 cpu_user = *list->user;
696#endif
697#ifdef MULTI_CACHE
698 cpu_cache = *list->cache;
699#endif
700
Olof Johansson1b0f6682013-12-05 18:29:35 +0100701 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
702 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100703 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Will Deacona34dbfb2011-11-11 11:35:58 +0100705 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
706 list->arch_name, ENDIANNESS);
707 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
708 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100710
711 cpuid_init_hwcaps();
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100712 patch_aeabi_idiv();
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100713
Catalin Marinasadeff422006-04-10 21:32:35 +0100714#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100715 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100716#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100717#ifdef CONFIG_MMU
718 init_default_cache_policy(list->__cpu_mm_mmu_flags);
719#endif
Rob Herring92871b92013-10-09 17:26:44 +0100720 erratum_a15_798181_init();
721
Russell King58171bf2014-07-04 16:41:21 +0100722 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100723
Russell Kingc0e95872008-09-25 15:35:28 +0100724 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100725 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100726}
727
Grant Likely93c02ab2011-04-28 14:27:21 -0600728void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729{
Russell Kingff69a4c2013-07-26 14:55:59 +0100730 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Grant Likely62913192011-04-28 14:27:21 -0600732 early_print("Available machine support:\n\nID (hex)\tNAME\n");
733 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100734 early_print("%08x\t%s\n", p->nr, p->name);
735
736 early_print("\nPlease check your kernel config and/or bootloader.\n");
737
738 while (true)
739 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740}
741
Magnus Damm6a5014a2013-10-22 17:53:16 +0100742int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100743{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100744 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400745
Russell King3a669412005-06-22 21:43:10 +0100746 /*
747 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100748 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100749 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100750 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100751 if (aligned_start > start + size)
752 size = 0;
753 else
754 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100755
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100756#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
757 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100758 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
759 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100760 return -EINVAL;
761 }
762
763 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100764 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
765 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100766 /*
767 * To ensure bank->start + bank->size is representable in
768 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
769 * This means we lose a page after masking.
770 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100771 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100772 }
773#endif
774
Russell King571b1432014-01-11 11:22:18 +0000775 if (aligned_start < PHYS_OFFSET) {
776 if (aligned_start + size <= PHYS_OFFSET) {
777 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
778 aligned_start, aligned_start + size);
779 return -EINVAL;
780 }
781
782 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
783 aligned_start, (u64)PHYS_OFFSET);
784
785 size -= PHYS_OFFSET - aligned_start;
786 aligned_start = PHYS_OFFSET;
787 }
788
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100789 start = aligned_start;
790 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400791
792 /*
793 * Check whether this memory region has non-zero size or
794 * invalid node number.
795 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100796 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400797 return -EINVAL;
798
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100799 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400800 return 0;
Russell King3a669412005-06-22 21:43:10 +0100801}
802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803/*
804 * Pick out the memory size. We look for mem=size@start,
805 * where start and size are "size[KkMm]"
806 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100807
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100808static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
810 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100811 u64 size;
812 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100813 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
815 /*
816 * If the user specifies memory size, we
817 * blow away any automatically generated
818 * size.
819 */
820 if (usermem == 0) {
821 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100822 memblock_remove(memblock_start_of_DRAM(),
823 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 }
825
826 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100827 size = memparse(p, &endp);
828 if (*endp == '@')
829 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Andrew Morton1c97b732006-04-20 21:41:18 +0100831 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100832
833 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100835early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Russell Kingff69a4c2013-07-26 14:55:59 +0100837static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838{
Dima Zavin11b93692011-01-14 23:05:14 +0100839 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
Russell King37efe642008-12-01 11:53:07 +0000842 kernel_code.start = virt_to_phys(_text);
Kees Cook14c4a532016-06-23 21:28:47 +0100843 kernel_code.end = virt_to_phys(__init_begin - 1);
Russell King842eab42010-10-01 14:12:22 +0100844 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000845 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Dima Zavin11b93692011-01-14 23:05:14 +0100847 for_each_memblock(memory, region) {
Russell King966fab02016-08-02 14:05:51 -0700848 phys_addr_t start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
849 phys_addr_t end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
850 unsigned long boot_alias_start;
851
852 /*
853 * Some systems have a special memory alias which is only
854 * used for booting. We need to advertise this region to
855 * kexec-tools so they know where bootable RAM is located.
856 */
857 boot_alias_start = phys_to_idmap(start);
858 if (arm_has_idmap_alias() && boot_alias_start != IDMAP_INVALID_ADDR) {
859 res = memblock_virt_alloc(sizeof(*res), 0);
860 res->name = "System RAM (boot alias)";
861 res->start = boot_alias_start;
862 res->end = phys_to_idmap(end);
863 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
864 request_resource(&iomem_resource, res);
865 }
866
Santosh Shilimkarca474402014-02-06 19:50:35 +0100867 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 res->name = "System RAM";
Russell King966fab02016-08-02 14:05:51 -0700869 res->start = start;
870 res->end = end;
Toshi Kani35d98e92016-01-26 21:57:22 +0100871 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
873 request_resource(&iomem_resource, res);
874
875 if (kernel_code.start >= res->start &&
876 kernel_code.end <= res->end)
877 request_resource(res, &kernel_code);
878 if (kernel_data.start >= res->start &&
879 kernel_data.end <= res->end)
880 request_resource(res, &kernel_data);
881 }
882
883 if (mdesc->video_start) {
884 video_ram.start = mdesc->video_start;
885 video_ram.end = mdesc->video_end;
886 request_resource(&iomem_resource, &video_ram);
887 }
888
889 /*
890 * Some machines don't have the possibility of ever
891 * possessing lp0, lp1 or lp2
892 */
893 if (mdesc->reserve_lp0)
894 request_resource(&ioport_resource, &lp0);
895 if (mdesc->reserve_lp1)
896 request_resource(&ioport_resource, &lp1);
897 if (mdesc->reserve_lp2)
898 request_resource(&ioport_resource, &lp2);
899}
900
Ard Biesheuvel801820b2016-04-25 21:06:53 +0100901#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE) || \
902 defined(CONFIG_EFI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903struct screen_info screen_info = {
904 .orig_video_lines = 30,
905 .orig_video_cols = 80,
906 .orig_video_mode = 0,
907 .orig_video_ega_bx = 0,
908 .orig_video_isVGA = 1,
909 .orig_video_points = 8
910};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911#endif
912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913static int __init customize_machine(void)
914{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000915 /*
916 * customizes platform devices, or adds new ones
917 * On DT based machines, we fall back to populating the
918 * machine from the device tree, if no callback is provided,
919 * otherwise we would always need an init_machine callback.
920 */
Russell King8ff14432010-12-20 10:18:36 +0000921 if (machine_desc->init_machine)
922 machine_desc->init_machine();
Kefeng Wang850bea22016-06-01 14:52:56 +0800923
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return 0;
925}
926arch_initcall(customize_machine);
927
Shawn Guo90de4132012-04-25 22:24:44 +0800928static int __init init_machine_late(void)
929{
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100930 struct device_node *root;
931 int ret;
932
Shawn Guo90de4132012-04-25 22:24:44 +0800933 if (machine_desc->init_late)
934 machine_desc->init_late();
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100935
936 root = of_find_node_by_path("/");
937 if (root) {
938 ret = of_property_read_string(root, "serial-number",
939 &system_serial);
940 if (ret)
941 system_serial = NULL;
942 }
943
944 if (!system_serial)
945 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
946 system_serial_high,
947 system_serial_low);
948
Shawn Guo90de4132012-04-25 22:24:44 +0800949 return 0;
950}
951late_initcall(init_machine_late);
952
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100953#ifdef CONFIG_KEXEC
Russell King61603012016-03-14 19:34:37 +0000954/*
955 * The crash region must be aligned to 128MB to avoid
956 * zImage relocating below the reserved region.
957 */
958#define CRASH_ALIGN (128 << 20)
Russell King61603012016-03-14 19:34:37 +0000959
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100960static inline unsigned long long get_total_mem(void)
961{
962 unsigned long total;
963
964 total = max_low_pfn - min_low_pfn;
965 return total << PAGE_SHIFT;
966}
967
968/**
969 * reserve_crashkernel() - reserves memory are for crash kernel
970 *
971 * This function reserves memory area given in "crashkernel=" kernel command
972 * line parameter. The memory reserved is used by a dump capture kernel when
973 * primary kernel is crashing.
974 */
975static void __init reserve_crashkernel(void)
976{
977 unsigned long long crash_size, crash_base;
978 unsigned long long total_mem;
979 int ret;
980
981 total_mem = get_total_mem();
982 ret = parse_crashkernel(boot_command_line, total_mem,
983 &crash_size, &crash_base);
984 if (ret)
985 return;
986
Russell King61603012016-03-14 19:34:37 +0000987 if (crash_base <= 0) {
Russell Kingd0506a22016-04-01 14:47:36 +0100988 unsigned long long crash_max = idmap_to_phys((u32)~0);
Russell King61603012016-03-14 19:34:37 +0000989 crash_base = memblock_find_in_range(CRASH_ALIGN, crash_max,
990 crash_size, CRASH_ALIGN);
991 if (!crash_base) {
992 pr_err("crashkernel reservation failed - No suitable area found.\n");
993 return;
994 }
995 } else {
996 unsigned long long start;
997
998 start = memblock_find_in_range(crash_base,
999 crash_base + crash_size,
1000 crash_size, SECTION_SIZE);
1001 if (start != crash_base) {
1002 pr_err("crashkernel reservation failed - memory is in use.\n");
1003 return;
1004 }
1005 }
1006
Santosh Shilimkar84f452b2013-06-30 00:28:46 -04001007 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001008 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +01001009 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
1010 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001011 return;
1012 }
1013
Olof Johansson1b0f6682013-12-05 18:29:35 +01001014 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
1015 (unsigned long)(crash_size >> 20),
1016 (unsigned long)(crash_base >> 20),
1017 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001018
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001019 /* The crashk resource must always be located in normal mem */
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001020 crashk_res.start = crash_base;
1021 crashk_res.end = crash_base + crash_size - 1;
1022 insert_resource(&iomem_resource, &crashk_res);
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001023
1024 if (arm_has_idmap_alias()) {
1025 /*
1026 * If we have a special RAM alias for use at boot, we
1027 * need to advertise to kexec tools where the alias is.
1028 */
1029 static struct resource crashk_boot_res = {
1030 .name = "Crash kernel (boot alias)",
1031 .flags = IORESOURCE_BUSY | IORESOURCE_MEM,
1032 };
1033
1034 crashk_boot_res.start = phys_to_idmap(crash_base);
1035 crashk_boot_res.end = crashk_boot_res.start + crash_size - 1;
1036 insert_resource(&iomem_resource, &crashk_boot_res);
1037 }
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001038}
1039#else
1040static inline void reserve_crashkernel(void) {}
1041#endif /* CONFIG_KEXEC */
1042
Dave Martin4588c342012-02-17 16:54:28 +00001043void __init hyp_mode_check(void)
1044{
1045#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +01001046 sync_boot_mode();
1047
Dave Martin4588c342012-02-17 16:54:28 +00001048 if (is_hyp_mode_available()) {
1049 pr_info("CPU: All CPU(s) started in HYP mode.\n");
1050 pr_info("CPU: Virtualization extensions available.\n");
1051 } else if (is_hyp_mode_mismatched()) {
1052 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
1053 __boot_cpu_mode & MODE_MASK);
1054 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
1055 } else
1056 pr_info("CPU: All CPU(s) started in SVC mode.\n");
1057#endif
1058}
1059
Grant Likely62913192011-04-28 14:27:21 -06001060void __init setup_arch(char **cmdline_p)
1061{
Russell Kingff69a4c2013-07-26 14:55:59 +01001062 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -06001063
Grant Likely62913192011-04-28 14:27:21 -06001064 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -06001065 mdesc = setup_machine_fdt(__atags_pointer);
1066 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +01001067 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Grant Likely62913192011-04-28 14:27:21 -06001068 machine_desc = mdesc;
1069 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +00001070 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -06001071
Robin Holt16d6d5b2013-07-08 16:01:39 -07001072 if (mdesc->reboot_mode != REBOOT_HARD)
1073 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -06001074
Russell King37efe642008-12-01 11:53:07 +00001075 init_mm.start_code = (unsigned long) _text;
1076 init_mm.end_code = (unsigned long) _etext;
1077 init_mm.end_data = (unsigned long) _edata;
1078 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079
Jeremy Kerr48ab7e02010-01-27 01:13:31 +01001080 /* populate cmd_line too for later use, preserving boot_command_line */
1081 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
1082 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001083
Ard Biesheuvel29373672015-09-01 08:59:28 +02001084 early_fixmap_init();
1085 early_ioremap_init();
Stefan Agnera5f4c562015-08-13 00:01:52 +01001086
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001087 parse_early_param();
1088
Russell King1221ed12015-04-04 17:25:20 +01001089#ifdef CONFIG_MMU
1090 early_paging_init(mdesc);
1091#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +01001092 setup_dma_zone(mdesc);
Shannon Zhao9b08aaa2016-04-07 20:03:28 +08001093 xen_early_init();
Ard Biesheuvelda58fb62015-09-24 13:49:52 -07001094 efi_init();
Russell King0371d3f2011-07-05 19:58:29 +01001095 sanity_check_meminfo();
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001096 arm_memblock_init(mdesc);
Russell King2778f622010-07-09 16:27:52 +01001097
Ard Biesheuvel29373672015-09-01 08:59:28 +02001098 early_ioremap_reset();
1099
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001100 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +01001101 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
Russell Kinga5287212011-11-04 15:05:24 +00001103 if (mdesc->restart)
1104 arm_pm_restart = mdesc->restart;
1105
Grant Likely93c02ab2011-04-28 14:27:21 -06001106 unflatten_device_tree();
1107
Lorenzo Pieralisi55871642011-12-14 16:01:24 +00001108 arm_dt_init_cpu_maps();
Mark Rutlandbe120392015-07-31 15:46:19 +01001109 psci_dt_init();
Russell King7bbb7942006-02-16 11:08:09 +00001110#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001111 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +00001112 if (!mdesc->smp_init || !mdesc->smp_init()) {
1113 if (psci_smp_available())
1114 smp_set_ops(&psci_smp_ops);
1115 else if (mdesc->smp)
1116 smp_set_ops(mdesc->smp);
1117 }
Russell Kingf00ec482010-09-04 10:47:48 +01001118 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +01001119 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001120 }
Russell King7bbb7942006-02-16 11:08:09 +00001121#endif
Dave Martin4588c342012-02-17 16:54:28 +00001122
1123 if (!is_smp())
1124 hyp_mode_check();
1125
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001126 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +00001127
eric miao52108642010-12-13 09:42:34 +01001128#ifdef CONFIG_MULTI_IRQ_HANDLER
1129 handle_arch_irq = mdesc->handle_irq;
1130#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132#ifdef CONFIG_VT
1133#if defined(CONFIG_VGA_CONSOLE)
1134 conswitchp = &vga_con;
1135#elif defined(CONFIG_DUMMY_CONSOLE)
1136 conswitchp = &dummy_con;
1137#endif
1138#endif
Russell Kingdec12e62010-12-16 13:49:34 +00001139
1140 if (mdesc->init_early)
1141 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142}
1143
1144
1145static int __init topology_init(void)
1146{
1147 int cpu;
1148
Russell King66fb8bd2007-03-13 09:54:21 +00001149 for_each_possible_cpu(cpu) {
1150 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
Stephen Boyd787047e2015-07-29 00:34:48 +01001151 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
Russell King66fb8bd2007-03-13 09:54:21 +00001152 register_cpu(&cpuinfo->cpu, cpu);
1153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154
1155 return 0;
1156}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157subsys_initcall(topology_init);
1158
Russell Kinge119bff2010-01-10 17:23:29 +00001159#ifdef CONFIG_HAVE_PROC_CPU
1160static int __init proc_cpu_init(void)
1161{
1162 struct proc_dir_entry *res;
1163
1164 res = proc_mkdir("cpu", NULL);
1165 if (!res)
1166 return -ENOMEM;
1167 return 0;
1168}
1169fs_initcall(proc_cpu_init);
1170#endif
1171
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172static const char *hwcap_str[] = {
1173 "swp",
1174 "half",
1175 "thumb",
1176 "26bit",
1177 "fastmult",
1178 "fpa",
1179 "vfp",
1180 "edsp",
1181 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001182 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001183 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001184 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001185 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001186 "vfpv3",
1187 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001188 "tls",
1189 "vfpv4",
1190 "idiva",
1191 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001192 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001193 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001194 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 NULL
1196};
1197
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001198static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001199 "aes",
1200 "pmull",
1201 "sha1",
1202 "sha2",
1203 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001204 NULL
1205};
1206
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207static int c_show(struct seq_file *m, void *v)
1208{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001209 int i, j;
1210 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001213 /*
1214 * glibc reads /proc/cpuinfo to determine the number of
1215 * online processors, looking for lines beginning with
1216 * "processor". Give glibc what it expects.
1217 */
1218 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001219 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1220 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1221 cpu_name, cpuid & 15, elf_platform);
1222
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001223#if defined(CONFIG_SMP)
1224 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1225 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1226 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1227#else
1228 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1229 loops_per_jiffy / (500000/HZ),
1230 (loops_per_jiffy / (5000/HZ)) % 100);
1231#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001232 /* dump out the processor features */
1233 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001235 for (j = 0; hwcap_str[j]; j++)
1236 if (elf_hwcap & (1 << j))
1237 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001239 for (j = 0; hwcap2_str[j]; j++)
1240 if (elf_hwcap2 & (1 << j))
1241 seq_printf(m, "%s ", hwcap2_str[j]);
1242
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001243 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1244 seq_printf(m, "CPU architecture: %s\n",
1245 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001247 if ((cpuid & 0x0008f000) == 0x00000000) {
1248 /* pre-ARM7 */
1249 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001251 if ((cpuid & 0x0008f000) == 0x00007000) {
1252 /* ARM7 */
1253 seq_printf(m, "CPU variant\t: 0x%02x\n",
1254 (cpuid >> 16) & 127);
1255 } else {
1256 /* post-ARM7 */
1257 seq_printf(m, "CPU variant\t: 0x%x\n",
1258 (cpuid >> 20) & 15);
1259 }
1260 seq_printf(m, "CPU part\t: 0x%03x\n",
1261 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001263 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
1266 seq_printf(m, "Hardware\t: %s\n", machine_name);
1267 seq_printf(m, "Revision\t: %04x\n", system_rev);
Paul Kocialkowski3f599872015-05-06 15:23:56 +01001268 seq_printf(m, "Serial\t\t: %s\n", system_serial);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 return 0;
1271}
1272
1273static void *c_start(struct seq_file *m, loff_t *pos)
1274{
1275 return *pos < 1 ? (void *)1 : NULL;
1276}
1277
1278static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1279{
1280 ++*pos;
1281 return NULL;
1282}
1283
1284static void c_stop(struct seq_file *m, void *v)
1285{
1286}
1287
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001288const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 .start = c_start,
1290 .next = c_next,
1291 .stop = c_stop,
1292 .show = c_show
1293};