blob: 55ffc3b850f43e17b4337c83af16c1c0bdf81afc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/atomic.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2002 Deep Blue Solutions Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __ASM_ARM_ATOMIC_H
12#define __ASM_ARM_ATOMIC_H
13
Russell King8dc39b82005-11-16 17:23:57 +000014#include <linux/compiler.h>
Will Deaconf38d9992013-07-04 11:43:18 +010015#include <linux/prefetch.h>
Matthew Wilcoxea4354672009-01-06 14:40:39 -080016#include <linux/types.h>
David Howells9f97da72012-03-28 18:30:01 +010017#include <linux/irqflags.h>
18#include <asm/barrier.h>
19#include <asm/cmpxchg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define ATOMIC_INIT(i) { (i) }
22
23#ifdef __KERNEL__
24
Catalin Marinas200b8122009-09-18 23:27:05 +010025/*
26 * On ARM, ordinary assignment (str instruction) doesn't clear the local
27 * strex/ldrex monitor on some implementations. The reason we can use it for
28 * atomic_set() is the clrex or dummy strex done on every exception return.
29 */
Anton Blanchardf3d46f92010-05-17 14:33:53 +100030#define atomic_read(v) (*(volatile int *)&(v)->counter)
Catalin Marinas200b8122009-09-18 23:27:05 +010031#define atomic_set(v,i) (((v)->counter) = (i))
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#if __LINUX_ARM_ARCH__ >= 6
34
35/*
36 * ARMv6 UP and SMP safe atomic ops. We use load exclusive and
37 * store exclusive to ensure that these are atomic. We may loop
Catalin Marinas200b8122009-09-18 23:27:05 +010038 * to ensure that the update happens.
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 */
Russell Kingbac4e962009-05-25 20:58:00 +010040static inline void atomic_add(int i, atomic_t *v)
41{
42 unsigned long tmp;
43 int result;
44
Will Deaconf38d9992013-07-04 11:43:18 +010045 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +010046 __asm__ __volatile__("@ atomic_add\n"
Will Deacon398aa662010-07-08 10:59:16 +010047"1: ldrex %0, [%3]\n"
48" add %0, %0, %4\n"
49" strex %1, %0, [%3]\n"
Russell Kingbac4e962009-05-25 20:58:00 +010050" teq %1, #0\n"
51" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010052 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Russell Kingbac4e962009-05-25 20:58:00 +010053 : "r" (&v->counter), "Ir" (i)
54 : "cc");
55}
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057static inline int atomic_add_return(int i, atomic_t *v)
58{
59 unsigned long tmp;
60 int result;
61
Russell Kingbac4e962009-05-25 20:58:00 +010062 smp_mb();
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 __asm__ __volatile__("@ atomic_add_return\n"
Will Deacon398aa662010-07-08 10:59:16 +010065"1: ldrex %0, [%3]\n"
66" add %0, %0, %4\n"
67" strex %1, %0, [%3]\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070068" teq %1, #0\n"
69" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010070 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 : "r" (&v->counter), "Ir" (i)
72 : "cc");
73
Russell Kingbac4e962009-05-25 20:58:00 +010074 smp_mb();
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 return result;
77}
78
Russell Kingbac4e962009-05-25 20:58:00 +010079static inline void atomic_sub(int i, atomic_t *v)
80{
81 unsigned long tmp;
82 int result;
83
Will Deaconf38d9992013-07-04 11:43:18 +010084 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +010085 __asm__ __volatile__("@ atomic_sub\n"
Will Deacon398aa662010-07-08 10:59:16 +010086"1: ldrex %0, [%3]\n"
87" sub %0, %0, %4\n"
88" strex %1, %0, [%3]\n"
Russell Kingbac4e962009-05-25 20:58:00 +010089" teq %1, #0\n"
90" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010091 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Russell Kingbac4e962009-05-25 20:58:00 +010092 : "r" (&v->counter), "Ir" (i)
93 : "cc");
94}
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096static inline int atomic_sub_return(int i, atomic_t *v)
97{
98 unsigned long tmp;
99 int result;
100
Russell Kingbac4e962009-05-25 20:58:00 +0100101 smp_mb();
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 __asm__ __volatile__("@ atomic_sub_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100104"1: ldrex %0, [%3]\n"
105" sub %0, %0, %4\n"
106" strex %1, %0, [%3]\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107" teq %1, #0\n"
108" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100109 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 : "r" (&v->counter), "Ir" (i)
111 : "cc");
112
Russell Kingbac4e962009-05-25 20:58:00 +0100113 smp_mb();
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 return result;
116}
117
Nick Piggin4a6dae62005-11-13 16:07:24 -0800118static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
119{
Russell King49ee57a2005-11-16 18:03:10 +0000120 unsigned long oldval, res;
Nick Piggin4a6dae62005-11-13 16:07:24 -0800121
Russell Kingbac4e962009-05-25 20:58:00 +0100122 smp_mb();
123
Nick Piggin4a6dae62005-11-13 16:07:24 -0800124 do {
125 __asm__ __volatile__("@ atomic_cmpxchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100126 "ldrex %1, [%3]\n"
Nicolas Pitrea7d06832005-11-16 15:05:11 +0000127 "mov %0, #0\n"
Will Deacon398aa662010-07-08 10:59:16 +0100128 "teq %1, %4\n"
129 "strexeq %0, %5, [%3]\n"
130 : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
Nick Piggin4a6dae62005-11-13 16:07:24 -0800131 : "r" (&ptr->counter), "Ir" (old), "r" (new)
132 : "cc");
133 } while (res);
134
Russell Kingbac4e962009-05-25 20:58:00 +0100135 smp_mb();
136
Nick Piggin4a6dae62005-11-13 16:07:24 -0800137 return oldval;
138}
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr)
141{
142 unsigned long tmp, tmp2;
143
Will Deaconf38d9992013-07-04 11:43:18 +0100144 prefetchw(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 __asm__ __volatile__("@ atomic_clear_mask\n"
Will Deacon398aa662010-07-08 10:59:16 +0100146"1: ldrex %0, [%3]\n"
147" bic %0, %0, %4\n"
148" strex %1, %0, [%3]\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149" teq %1, #0\n"
150" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100151 : "=&r" (tmp), "=&r" (tmp2), "+Qo" (*addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 : "r" (addr), "Ir" (mask)
153 : "cc");
154}
155
156#else /* ARM_ARCH_6 */
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158#ifdef CONFIG_SMP
159#error SMP not supported on pre-ARMv6 CPUs
160#endif
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162static inline int atomic_add_return(int i, atomic_t *v)
163{
164 unsigned long flags;
165 int val;
166
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100167 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 val = v->counter;
169 v->counter = val += i;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100170 raw_local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 return val;
173}
Russell Kingbac4e962009-05-25 20:58:00 +0100174#define atomic_add(i, v) (void) atomic_add_return(i, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176static inline int atomic_sub_return(int i, atomic_t *v)
177{
178 unsigned long flags;
179 int val;
180
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100181 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 val = v->counter;
183 v->counter = val -= i;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100184 raw_local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
186 return val;
187}
Russell Kingbac4e962009-05-25 20:58:00 +0100188#define atomic_sub(i, v) (void) atomic_sub_return(i, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Nick Piggin4a6dae62005-11-13 16:07:24 -0800190static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
191{
192 int ret;
193 unsigned long flags;
194
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100195 raw_local_irq_save(flags);
Nick Piggin4a6dae62005-11-13 16:07:24 -0800196 ret = v->counter;
197 if (likely(ret == old))
198 v->counter = new;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100199 raw_local_irq_restore(flags);
Nick Piggin4a6dae62005-11-13 16:07:24 -0800200
201 return ret;
202}
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr)
205{
206 unsigned long flags;
207
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100208 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 *addr &= ~mask;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100210 raw_local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
213#endif /* __LINUX_ARM_ARCH__ */
214
Ingo Molnarffbf6702006-01-09 15:59:17 -0800215#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
216
Arun Sharmaf24219b2011-07-26 16:09:07 -0700217static inline int __atomic_add_unless(atomic_t *v, int a, int u)
Nick Piggin8426e1f2005-11-13 16:07:25 -0800218{
219 int c, old;
220
221 c = atomic_read(v);
222 while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
223 c = old;
Arun Sharmaf24219b2011-07-26 16:09:07 -0700224 return c;
Nick Piggin8426e1f2005-11-13 16:07:25 -0800225}
Nick Piggin8426e1f2005-11-13 16:07:25 -0800226
Russell Kingbac4e962009-05-25 20:58:00 +0100227#define atomic_inc(v) atomic_add(1, v)
228#define atomic_dec(v) atomic_sub(1, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230#define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0)
231#define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0)
232#define atomic_inc_return(v) (atomic_add_return(1, v))
233#define atomic_dec_return(v) (atomic_sub_return(1, v))
234#define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
235
236#define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
237
Russell Kingbac4e962009-05-25 20:58:00 +0100238#define smp_mb__before_atomic_dec() smp_mb()
239#define smp_mb__after_atomic_dec() smp_mb()
240#define smp_mb__before_atomic_inc() smp_mb()
241#define smp_mb__after_atomic_inc() smp_mb()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Will Deacon24b44a62010-01-20 19:05:07 +0100243#ifndef CONFIG_GENERIC_ATOMIC64
244typedef struct {
245 u64 __aligned(8) counter;
246} atomic64_t;
247
248#define ATOMIC64_INIT(i) { (i) }
249
Will Deacon4fd75912013-03-28 11:25:03 +0100250#ifdef CONFIG_ARM_LPAE
251static inline u64 atomic64_read(const atomic64_t *v)
252{
253 u64 result;
254
255 __asm__ __volatile__("@ atomic64_read\n"
256" ldrd %0, %H0, [%1]"
257 : "=&r" (result)
258 : "r" (&v->counter), "Qo" (v->counter)
259 );
260
261 return result;
262}
263
264static inline void atomic64_set(atomic64_t *v, u64 i)
265{
266 __asm__ __volatile__("@ atomic64_set\n"
267" strd %2, %H2, [%1]"
268 : "=Qo" (v->counter)
269 : "r" (&v->counter), "r" (i)
270 );
271}
272#else
Russell Kingb89d6072012-07-05 13:06:32 +0100273static inline u64 atomic64_read(const atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100274{
275 u64 result;
276
277 __asm__ __volatile__("@ atomic64_read\n"
278" ldrexd %0, %H0, [%1]"
279 : "=&r" (result)
Will Deacon398aa662010-07-08 10:59:16 +0100280 : "r" (&v->counter), "Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100281 );
282
283 return result;
284}
285
286static inline void atomic64_set(atomic64_t *v, u64 i)
287{
288 u64 tmp;
289
Will Deaconf38d9992013-07-04 11:43:18 +0100290 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100291 __asm__ __volatile__("@ atomic64_set\n"
Will Deacon398aa662010-07-08 10:59:16 +0100292"1: ldrexd %0, %H0, [%2]\n"
293" strexd %0, %3, %H3, [%2]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100294" teq %0, #0\n"
295" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100296 : "=&r" (tmp), "=Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100297 : "r" (&v->counter), "r" (i)
298 : "cc");
299}
Will Deacon4fd75912013-03-28 11:25:03 +0100300#endif
Will Deacon24b44a62010-01-20 19:05:07 +0100301
302static inline void atomic64_add(u64 i, atomic64_t *v)
303{
304 u64 result;
305 unsigned long tmp;
306
Will Deaconf38d9992013-07-04 11:43:18 +0100307 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100308 __asm__ __volatile__("@ atomic64_add\n"
Will Deacon398aa662010-07-08 10:59:16 +0100309"1: ldrexd %0, %H0, [%3]\n"
310" adds %0, %0, %4\n"
311" adc %H0, %H0, %H4\n"
312" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100313" teq %1, #0\n"
314" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100315 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100316 : "r" (&v->counter), "r" (i)
317 : "cc");
318}
319
320static inline u64 atomic64_add_return(u64 i, atomic64_t *v)
321{
322 u64 result;
323 unsigned long tmp;
324
325 smp_mb();
326
327 __asm__ __volatile__("@ atomic64_add_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100328"1: ldrexd %0, %H0, [%3]\n"
329" adds %0, %0, %4\n"
330" adc %H0, %H0, %H4\n"
331" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100332" teq %1, #0\n"
333" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100334 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100335 : "r" (&v->counter), "r" (i)
336 : "cc");
337
338 smp_mb();
339
340 return result;
341}
342
343static inline void atomic64_sub(u64 i, atomic64_t *v)
344{
345 u64 result;
346 unsigned long tmp;
347
Will Deaconf38d9992013-07-04 11:43:18 +0100348 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100349 __asm__ __volatile__("@ atomic64_sub\n"
Will Deacon398aa662010-07-08 10:59:16 +0100350"1: ldrexd %0, %H0, [%3]\n"
351" subs %0, %0, %4\n"
352" sbc %H0, %H0, %H4\n"
353" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100354" teq %1, #0\n"
355" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100356 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100357 : "r" (&v->counter), "r" (i)
358 : "cc");
359}
360
361static inline u64 atomic64_sub_return(u64 i, atomic64_t *v)
362{
363 u64 result;
364 unsigned long tmp;
365
366 smp_mb();
367
368 __asm__ __volatile__("@ atomic64_sub_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100369"1: ldrexd %0, %H0, [%3]\n"
370" subs %0, %0, %4\n"
371" sbc %H0, %H0, %H4\n"
372" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100373" teq %1, #0\n"
374" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100375 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100376 : "r" (&v->counter), "r" (i)
377 : "cc");
378
379 smp_mb();
380
381 return result;
382}
383
384static inline u64 atomic64_cmpxchg(atomic64_t *ptr, u64 old, u64 new)
385{
386 u64 oldval;
387 unsigned long res;
388
389 smp_mb();
390
391 do {
392 __asm__ __volatile__("@ atomic64_cmpxchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100393 "ldrexd %1, %H1, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100394 "mov %0, #0\n"
Will Deacon398aa662010-07-08 10:59:16 +0100395 "teq %1, %4\n"
396 "teqeq %H1, %H4\n"
397 "strexdeq %0, %5, %H5, [%3]"
398 : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100399 : "r" (&ptr->counter), "r" (old), "r" (new)
400 : "cc");
401 } while (res);
402
403 smp_mb();
404
405 return oldval;
406}
407
408static inline u64 atomic64_xchg(atomic64_t *ptr, u64 new)
409{
410 u64 result;
411 unsigned long tmp;
412
413 smp_mb();
414
415 __asm__ __volatile__("@ atomic64_xchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100416"1: ldrexd %0, %H0, [%3]\n"
417" strexd %1, %4, %H4, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100418" teq %1, #0\n"
419" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100420 : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100421 : "r" (&ptr->counter), "r" (new)
422 : "cc");
423
424 smp_mb();
425
426 return result;
427}
428
429static inline u64 atomic64_dec_if_positive(atomic64_t *v)
430{
431 u64 result;
432 unsigned long tmp;
433
434 smp_mb();
435
436 __asm__ __volatile__("@ atomic64_dec_if_positive\n"
Will Deacon398aa662010-07-08 10:59:16 +0100437"1: ldrexd %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100438" subs %0, %0, #1\n"
439" sbc %H0, %H0, #0\n"
440" teq %H0, #0\n"
441" bmi 2f\n"
Will Deacon398aa662010-07-08 10:59:16 +0100442" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100443" teq %1, #0\n"
444" bne 1b\n"
445"2:"
Will Deacon398aa662010-07-08 10:59:16 +0100446 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100447 : "r" (&v->counter)
448 : "cc");
449
450 smp_mb();
451
452 return result;
453}
454
455static inline int atomic64_add_unless(atomic64_t *v, u64 a, u64 u)
456{
457 u64 val;
458 unsigned long tmp;
459 int ret = 1;
460
461 smp_mb();
462
463 __asm__ __volatile__("@ atomic64_add_unless\n"
Will Deacon398aa662010-07-08 10:59:16 +0100464"1: ldrexd %0, %H0, [%4]\n"
465" teq %0, %5\n"
466" teqeq %H0, %H5\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100467" moveq %1, #0\n"
468" beq 2f\n"
Will Deacon398aa662010-07-08 10:59:16 +0100469" adds %0, %0, %6\n"
470" adc %H0, %H0, %H6\n"
471" strexd %2, %0, %H0, [%4]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100472" teq %2, #0\n"
473" bne 1b\n"
474"2:"
Will Deacon398aa662010-07-08 10:59:16 +0100475 : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100476 : "r" (&v->counter), "r" (u), "r" (a)
477 : "cc");
478
479 if (ret)
480 smp_mb();
481
482 return ret;
483}
484
485#define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0)
486#define atomic64_inc(v) atomic64_add(1LL, (v))
487#define atomic64_inc_return(v) atomic64_add_return(1LL, (v))
488#define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)
489#define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0)
490#define atomic64_dec(v) atomic64_sub(1LL, (v))
491#define atomic64_dec_return(v) atomic64_sub_return(1LL, (v))
492#define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0)
493#define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL)
494
Arun Sharma78477772011-07-26 16:09:08 -0700495#endif /* !CONFIG_GENERIC_ATOMIC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496#endif
497#endif