blob: fa0bad94f26b2cd55c519fb9f8d528db57d2159f [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Geert Uytterhoeveneb06d6b2018-04-18 16:50:01 +020016#include <linux/of_clk.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010024 *
25 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070026 */
27#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
28#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
29#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
30#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070031 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053032#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020033#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010034#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010035#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020036#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010037#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080038#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080039/* parents need enable during gate/ungate, set rate and re-parent */
40#define CLK_OPS_PARENT_ENABLE BIT(12)
Jerome Brunet9fba7382018-06-19 16:41:41 +020041/* duty cycle call may be forwarded to the parent clock */
42#define CLK_DUTY_CYCLE_PARENT BIT(13)
Mike Turquetteb24764902012-03-15 23:11:19 -070043
Stephen Boyd61ae7652015-06-22 17:13:49 -070044struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070045struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010046struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050047struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070048
Mike Turquetteb24764902012-03-15 23:11:19 -070049/**
Boris Brezillon0817b622015-07-07 20:48:08 +020050 * struct clk_rate_request - Structure encoding the clk constraints that
51 * a clock user might require.
52 *
53 * @rate: Requested clock rate. This field will be adjusted by
54 * clock drivers according to hardware capabilities.
55 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090056 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020057 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
58 * requested constraints.
59 * @best_parent_hw: The most appropriate parent clock that fulfills the
60 * requested constraints.
61 *
62 */
63struct clk_rate_request {
64 unsigned long rate;
65 unsigned long min_rate;
66 unsigned long max_rate;
67 unsigned long best_parent_rate;
68 struct clk_hw *best_parent_hw;
69};
70
71/**
Jerome Brunet9fba7382018-06-19 16:41:41 +020072 * struct clk_duty - Struture encoding the duty cycle ratio of a clock
73 *
74 * @num: Numerator of the duty cycle ratio
75 * @den: Denominator of the duty cycle ratio
76 */
77struct clk_duty {
78 unsigned int num;
79 unsigned int den;
80};
81
82/**
Mike Turquetteb24764902012-03-15 23:11:19 -070083 * struct clk_ops - Callback operations for hardware clocks; these are to
84 * be provided by the clock implementation, and will be called by drivers
85 * through the clk_* api.
86 *
87 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020088 * the clock is fully prepared, and it's safe to call clk_enable.
89 * This callback is intended to allow clock implementations to
90 * do any initialisation that may sleep. Called with
91 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070092 *
93 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020094 * undo any work done in the @prepare callback. Called with
95 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070096 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010097 * @is_prepared: Queries the hardware to determine if the clock is prepared.
98 * This function is allowed to sleep. Optional, if this op is not
99 * set then the prepare count will be used.
100 *
Ulf Hansson3cc82472013-03-12 20:26:04 +0100101 * @unprepare_unused: Unprepare the clock atomically. Only called from
102 * clk_disable_unused for prepare clocks with special needs.
103 * Called with prepare mutex held. This function may sleep.
104 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700105 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200106 * clock is generating a valid clock signal, usable by consumer
107 * devices. Called with enable_lock held. This function must not
108 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700109 *
110 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200111 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -0700112 *
Stephen Boyd119c7122012-10-03 23:38:53 -0700113 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200114 * This function must not sleep. Optional, if this op is not
115 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700116 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800117 * @disable_unused: Disable the clock atomically. Only called from
118 * clk_disable_unused for gate clocks with special needs.
119 * Called with enable_lock held. This function must not
120 * sleep.
121 *
Russ Dill8b95d1c2018-09-04 12:19:35 +0530122 * @save_context: Save the context of the clock in prepration for poweroff.
123 *
124 * @restore_context: Restore the context of the clock after a restoration
125 * of power.
126 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700127 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200128 * parent rate is an input parameter. It is up to the caller to
129 * ensure that the prepare_mutex is held across this call.
130 * Returns the calculated rate. Optional, but recommended - if
131 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700132 *
133 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200134 * supported by the clock. The parent rate is an input/output
135 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700136 *
James Hogan71472c02013-07-29 12:25:00 +0100137 * @determine_rate: Given a target rate as input, returns the closest rate
138 * actually supported by the clock, and optionally the parent clock
139 * that should be used to provide the clock rate.
140 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700141 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200142 * possible parents specify a new parent by passing in the index
143 * as a u8 corresponding to the parent in either the .parent_names
144 * or .parents arrays. This function in affect translates an
145 * array index into the value programmed into the hardware.
146 * Returns 0 on success, -EERROR otherwise.
147 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700148 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200149 * return value is a u8 which specifies the index corresponding to
150 * the parent clock. This index can be applied to either the
151 * .parent_names or .parents arrays. In short, this function
152 * translates the parent value read from hardware into an array
153 * index. Currently only called when the clock is initialized by
154 * __clk_init. This callback is mandatory for clocks with
155 * multiple parents. It is optional (and unnecessary) for clocks
156 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700157 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800158 * @set_rate: Change the rate of this clock. The requested rate is specified
159 * by the second argument, which should typically be the return
160 * of .round_rate call. The third argument gives the parent rate
161 * which is likely helpful for most .set_rate implementation.
162 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700163 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800164 * @set_rate_and_parent: Change the rate and the parent of this clock. The
165 * requested rate is specified by the second argument, which
166 * should typically be the return of .round_rate call. The
167 * third argument gives the parent rate which is likely helpful
168 * for most .set_rate_and_parent implementation. The fourth
169 * argument gives the parent index. This callback is optional (and
170 * unnecessary) for clocks with 0 or 1 parents as well as
171 * for clocks that can tolerate switching the rate and the parent
172 * separately via calls to .set_parent and .set_rate.
173 * Returns 0 on success, -EERROR otherwise.
174 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200175 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
176 * is expressed in ppb (parts per billion). The parent accuracy is
177 * an input parameter.
178 * Returns the calculated accuracy. Optional - if this op is not
179 * set then clock accuracy will be initialized to parent accuracy
180 * or 0 (perfect clock) if clock has no parent.
181 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200182 * @get_phase: Queries the hardware to get the current phase of a clock.
183 * Returned values are 0-359 degrees on success, negative
184 * error codes on failure.
185 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800186 * @set_phase: Shift the phase this clock signal in degrees specified
187 * by the second argument. Valid values for degrees are
188 * 0-359. Return 0 on success, otherwise -EERROR.
189 *
Jerome Brunet9fba7382018-06-19 16:41:41 +0200190 * @get_duty_cycle: Queries the hardware to get the current duty cycle ratio
191 * of a clock. Returned values denominator cannot be 0 and must be
192 * superior or equal to the numerator.
193 *
194 * @set_duty_cycle: Apply the duty cycle ratio to this clock signal specified by
195 * the numerator (2nd argurment) and denominator (3rd argument).
196 * Argument must be a valid ratio (denominator > 0
197 * and >= numerator) Return 0 on success, otherwise -EERROR.
198 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200199 * @init: Perform platform-specific initialization magic.
200 * This is not not used by any of the basic clock types.
201 * Please consider other ways of solving initialization problems
202 * before using this callback, as its use is discouraged.
203 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500204 * @debug_init: Set up type-specific debugfs entries for this clock. This
205 * is called once, after the debugfs directory entry for this
206 * clock has been created. The dentry pointer representing that
207 * directory is provided as an argument. Called with
208 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
209 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800210 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700211 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
212 * implementations to split any work between atomic (enable) and sleepable
213 * (prepare) contexts. If enabling a clock requires code that might sleep,
214 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700215 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700216 *
217 * Typically, drivers will call clk_prepare when a clock may be needed later
218 * (eg. when a device is opened), and clk_enable when the clock is actually
219 * required (eg. from an interrupt). Note that clk_prepare MUST have been
220 * called before clk_enable.
221 */
222struct clk_ops {
223 int (*prepare)(struct clk_hw *hw);
224 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100225 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100226 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700227 int (*enable)(struct clk_hw *hw);
228 void (*disable)(struct clk_hw *hw);
229 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800230 void (*disable_unused)(struct clk_hw *hw);
Russ Dill8b95d1c2018-09-04 12:19:35 +0530231 int (*save_context)(struct clk_hw *hw);
232 void (*restore_context)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700233 unsigned long (*recalc_rate)(struct clk_hw *hw,
234 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200235 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
236 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200237 int (*determine_rate)(struct clk_hw *hw,
238 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700239 int (*set_parent)(struct clk_hw *hw, u8 index);
240 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200241 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
242 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800243 int (*set_rate_and_parent)(struct clk_hw *hw,
244 unsigned long rate,
245 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100246 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
247 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200248 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800249 int (*set_phase)(struct clk_hw *hw, int degrees);
Jerome Brunet9fba7382018-06-19 16:41:41 +0200250 int (*get_duty_cycle)(struct clk_hw *hw,
251 struct clk_duty *duty);
252 int (*set_duty_cycle)(struct clk_hw *hw,
253 struct clk_duty *duty);
Mike Turquetteb24764902012-03-15 23:11:19 -0700254 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700255 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700256};
257
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700258/**
259 * struct clk_init_data - holds init data that's common to all clocks and is
260 * shared between the clock provider and the common clock framework.
261 *
262 * @name: clock name
263 * @ops: operations this clock supports
264 * @parent_names: array of string names for all possible parents
265 * @num_parents: number of possible parents
266 * @flags: framework-level hints and quirks
267 */
268struct clk_init_data {
269 const char *name;
270 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200271 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700272 u8 num_parents;
273 unsigned long flags;
274};
275
276/**
277 * struct clk_hw - handle for traversing from a struct clk to its corresponding
278 * hardware-specific structure. struct clk_hw should be declared within struct
279 * clk_foo and then referenced by the struct clk instance that uses struct
280 * clk_foo's clk_ops
281 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100282 * @core: pointer to the struct clk_core instance that points back to this
283 * struct clk_hw instance
284 *
285 * @clk: pointer to the per-user struct clk instance that can be used to call
286 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700287 *
288 * @init: pointer to struct clk_init_data that contains the init data shared
289 * with the common clock framework.
290 */
291struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100292 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700293 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100294 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700295};
296
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700297/*
298 * DOC: Basic clock implementations common to many platforms
299 *
300 * Each basic clock hardware type is comprised of a structure describing the
301 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
302 * unique flags for that hardware type, a registration function and an
303 * alternative macro for static initialization
304 */
305
306/**
307 * struct clk_fixed_rate - fixed-rate clock
308 * @hw: handle between common and hardware-specific interfaces
309 * @fixed_rate: constant frequency of clock
310 */
311struct clk_fixed_rate {
312 struct clk_hw hw;
313 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100314 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700315 u8 flags;
316};
317
Geliang Tang5fd9c052016-01-08 23:51:46 +0800318#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
319
Shawn Guobffad662012-03-27 15:23:23 +0800320extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700321struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
322 const char *parent_name, unsigned long flags,
323 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800324struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
325 const char *parent_name, unsigned long flags,
326 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100327struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
328 const char *name, const char *parent_name, unsigned long flags,
329 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900330void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800331struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
332 const char *name, const char *parent_name, unsigned long flags,
333 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900334void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800335
Grant Likely015ba402012-04-07 21:39:39 -0500336void of_fixed_clk_setup(struct device_node *np);
337
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700338/**
339 * struct clk_gate - gating clock
340 *
341 * @hw: handle between common and hardware-specific interfaces
342 * @reg: register controlling gate
343 * @bit_idx: single bit controlling gate
344 * @flags: hardware-specific flags
345 * @lock: register lock
346 *
347 * Clock which can gate its output. Implements .enable & .disable
348 *
349 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530350 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200351 * enable the clock. Setting this flag does the opposite: setting the bit
352 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800353 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200354 * of this register, and mask of gate bits are in higher 16-bit of this
355 * register. While setting the gate bits, higher 16-bit should also be
356 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700357 */
358struct clk_gate {
359 struct clk_hw hw;
360 void __iomem *reg;
361 u8 bit_idx;
362 u8 flags;
363 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700364};
365
Geliang Tang5fd9c052016-01-08 23:51:46 +0800366#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
367
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700368#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800369#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700370
Shawn Guobffad662012-03-27 15:23:23 +0800371extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700372struct clk *clk_register_gate(struct device *dev, const char *name,
373 const char *parent_name, unsigned long flags,
374 void __iomem *reg, u8 bit_idx,
375 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800376struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
377 const char *parent_name, unsigned long flags,
378 void __iomem *reg, u8 bit_idx,
379 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100380void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800381void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200382int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700383
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530384struct clk_div_table {
385 unsigned int val;
386 unsigned int div;
387};
388
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700389/**
390 * struct clk_divider - adjustable divider clock
391 *
392 * @hw: handle between common and hardware-specific interfaces
393 * @reg: register containing the divider
394 * @shift: shift to the divider bit field
395 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530396 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700397 * @lock: register lock
398 *
399 * Clock with an adjustable divider affecting its output frequency. Implements
400 * .recalc_rate, .set_rate and .round_rate
401 *
402 * Flags:
403 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200404 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
405 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700406 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700407 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200408 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700409 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
410 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
411 * Some hardware implementations gracefully handle this case and allow a
412 * zero divisor by not modifying their input clock
413 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800414 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200415 * of this register, and mask of divider bits are in higher 16-bit of this
416 * register. While setting the divider bits, higher 16-bit should also be
417 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100418 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
419 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530420 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
421 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400422 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
423 * except when the value read from the register is zero, the divisor is
424 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700425 */
426struct clk_divider {
427 struct clk_hw hw;
428 void __iomem *reg;
429 u8 shift;
430 u8 width;
431 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530432 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700433 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700434};
435
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100436#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800437#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
438
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700439#define CLK_DIVIDER_ONE_BASED BIT(0)
440#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700441#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800442#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100443#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530444#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400445#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700446
Shawn Guobffad662012-03-27 15:23:23 +0800447extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100448extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800449
450unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
451 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100452 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200453long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
454 unsigned long rate, unsigned long *prate,
455 const struct clk_div_table *table,
456 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100457long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
458 unsigned long rate, unsigned long *prate,
459 const struct clk_div_table *table, u8 width,
460 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800461int divider_get_val(unsigned long rate, unsigned long parent_rate,
462 const struct clk_div_table *table, u8 width,
463 unsigned long flags);
464
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700465struct clk *clk_register_divider(struct device *dev, const char *name,
466 const char *parent_name, unsigned long flags,
467 void __iomem *reg, u8 shift, u8 width,
468 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800469struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
470 const char *parent_name, unsigned long flags,
471 void __iomem *reg, u8 shift, u8 width,
472 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530473struct clk *clk_register_divider_table(struct device *dev, const char *name,
474 const char *parent_name, unsigned long flags,
475 void __iomem *reg, u8 shift, u8 width,
476 u8 clk_divider_flags, const struct clk_div_table *table,
477 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800478struct clk_hw *clk_hw_register_divider_table(struct device *dev,
479 const char *name, const char *parent_name, unsigned long flags,
480 void __iomem *reg, u8 shift, u8 width,
481 u8 clk_divider_flags, const struct clk_div_table *table,
482 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100483void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800484void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700485
486/**
487 * struct clk_mux - multiplexer clock
488 *
489 * @hw: handle between common and hardware-specific interfaces
490 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100491 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700492 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100493 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000494 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700495 * @lock: register lock
496 *
497 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
498 * and .recalc_rate
499 *
500 * Flags:
501 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530502 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800503 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200504 * register, and mask of mux bits are in higher 16-bit of this register.
505 * While setting the mux bits, higher 16-bit should also be updated to
506 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800507 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
508 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700509 */
510struct clk_mux {
511 struct clk_hw hw;
512 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200513 u32 *table;
514 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700515 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700516 u8 flags;
517 spinlock_t *lock;
518};
519
Geliang Tang5fd9c052016-01-08 23:51:46 +0800520#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
521
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700522#define CLK_MUX_INDEX_ONE BIT(0)
523#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800524#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800525#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
526#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700527
Shawn Guobffad662012-03-27 15:23:23 +0800528extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200529extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200530
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700531struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200532 const char * const *parent_names, u8 num_parents,
533 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700534 void __iomem *reg, u8 shift, u8 width,
535 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800536struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
537 const char * const *parent_names, u8 num_parents,
538 unsigned long flags,
539 void __iomem *reg, u8 shift, u8 width,
540 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700541
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200542struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200543 const char * const *parent_names, u8 num_parents,
544 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200545 void __iomem *reg, u8 shift, u32 mask,
546 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800547struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
548 const char * const *parent_names, u8 num_parents,
549 unsigned long flags,
550 void __iomem *reg, u8 shift, u32 mask,
551 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200552
Jerome Brunet77deb662018-02-14 14:43:34 +0100553int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
554 unsigned int val);
555unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
556
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100557void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800558void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100559
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200560void of_fixed_factor_clk_setup(struct device_node *node);
561
Mike Turquetteb24764902012-03-15 23:11:19 -0700562/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530563 * struct clk_fixed_factor - fixed multiplier and divider clock
564 *
565 * @hw: handle between common and hardware-specific interfaces
566 * @mult: multiplier
567 * @div: divider
568 *
569 * Clock with a fixed multiplier and divider. The output frequency is the
570 * parent clock rate divided by div and multiplied by mult.
571 * Implements .recalc_rate, .set_rate and .round_rate
572 */
573
574struct clk_fixed_factor {
575 struct clk_hw hw;
576 unsigned int mult;
577 unsigned int div;
578};
579
Geliang Tang5fd9c052016-01-08 23:51:46 +0800580#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
581
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100582extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530583struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
584 const char *parent_name, unsigned long flags,
585 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900586void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800587struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
588 const char *name, const char *parent_name, unsigned long flags,
589 unsigned int mult, unsigned int div);
590void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530591
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300592/**
593 * struct clk_fractional_divider - adjustable fractional divider clock
594 *
595 * @hw: handle between common and hardware-specific interfaces
596 * @reg: register containing the divider
597 * @mshift: shift to the numerator bit field
598 * @mwidth: width of the numerator bit field
599 * @nshift: shift to the denominator bit field
600 * @nwidth: width of the denominator bit field
601 * @lock: register lock
602 *
603 * Clock with adjustable fractional divider affecting its output frequency.
A.s. Donge983da22018-11-14 13:01:39 +0000604 *
605 * Flags:
606 * CLK_FRAC_DIVIDER_ZERO_BASED - by default the numerator and denominator
607 * is the value read from the register. If CLK_FRAC_DIVIDER_ZERO_BASED
608 * is set then the numerator and denominator are both the value read
609 * plus one.
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300610 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300611struct clk_fractional_divider {
612 struct clk_hw hw;
613 void __iomem *reg;
614 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300615 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300616 u32 mmask;
617 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300618 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300619 u32 nmask;
620 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200621 void (*approximation)(struct clk_hw *hw,
622 unsigned long rate, unsigned long *parent_rate,
623 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300624 spinlock_t *lock;
625};
626
Geliang Tang5fd9c052016-01-08 23:51:46 +0800627#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
628
A.s. Donge983da22018-11-14 13:01:39 +0000629#define CLK_FRAC_DIVIDER_ZERO_BASED BIT(0)
630
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300631extern const struct clk_ops clk_fractional_divider_ops;
632struct clk *clk_register_fractional_divider(struct device *dev,
633 const char *name, const char *parent_name, unsigned long flags,
634 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
635 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800636struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
637 const char *name, const char *parent_name, unsigned long flags,
638 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
639 u8 clk_divider_flags, spinlock_t *lock);
640void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300641
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200642/**
643 * struct clk_multiplier - adjustable multiplier clock
644 *
645 * @hw: handle between common and hardware-specific interfaces
646 * @reg: register containing the multiplier
647 * @shift: shift to the multiplier bit field
648 * @width: width of the multiplier bit field
649 * @lock: register lock
650 *
651 * Clock with an adjustable multiplier affecting its output frequency.
652 * Implements .recalc_rate, .set_rate and .round_rate
653 *
654 * Flags:
655 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
656 * from the register, with 0 being a valid value effectively
657 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
658 * set, then a null multiplier will be considered as a bypass,
659 * leaving the parent rate unmodified.
660 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
661 * rounded to the closest integer instead of the down one.
662 */
663struct clk_multiplier {
664 struct clk_hw hw;
665 void __iomem *reg;
666 u8 shift;
667 u8 width;
668 u8 flags;
669 spinlock_t *lock;
670};
671
Geliang Tang5fd9c052016-01-08 23:51:46 +0800672#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
673
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200674#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
675#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
676
677extern const struct clk_ops clk_multiplier_ops;
678
Prashant Gaikwadece70092013-03-20 17:30:34 +0530679/***
680 * struct clk_composite - aggregate clock of mux, divider and gate clocks
681 *
682 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700683 * @mux_hw: handle between composite and hardware-specific mux clock
684 * @rate_hw: handle between composite and hardware-specific rate clock
685 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530686 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700687 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530688 * @gate_ops: clock ops for gate
689 */
690struct clk_composite {
691 struct clk_hw hw;
692 struct clk_ops ops;
693
694 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700695 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530696 struct clk_hw *gate_hw;
697
698 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700699 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530700 const struct clk_ops *gate_ops;
701};
702
Geliang Tang5fd9c052016-01-08 23:51:46 +0800703#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
704
Prashant Gaikwadece70092013-03-20 17:30:34 +0530705struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200706 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530707 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700708 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530709 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
710 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100711void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800712struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
713 const char * const *parent_names, int num_parents,
714 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
715 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
716 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
717 unsigned long flags);
718void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530719
Jyri Sarhac873d142014-09-05 15:21:34 +0300720/***
721 * struct clk_gpio_gate - gpio gated clock
722 *
723 * @hw: handle between common and hardware-specific interfaces
724 * @gpiod: gpio descriptor
725 *
726 * Clock with a gpio control for enabling and disabling the parent clock.
727 * Implements .enable, .disable and .is_enabled
728 */
729
730struct clk_gpio {
731 struct clk_hw hw;
732 struct gpio_desc *gpiod;
733};
734
Geliang Tang5fd9c052016-01-08 23:51:46 +0800735#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
736
Jyri Sarhac873d142014-09-05 15:21:34 +0300737extern const struct clk_ops clk_gpio_gate_ops;
738struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200739 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300740 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800741struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200742 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800743 unsigned long flags);
744void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300745
Sascha Hauerf0948f52012-05-03 15:36:14 +0530746/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200747 * struct clk_gpio_mux - gpio controlled clock multiplexer
748 *
749 * @hw: see struct clk_gpio
750 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
751 *
752 * Clock with a gpio control for selecting the parent clock.
753 * Implements .get_parent, .set_parent and .determine_rate
754 */
755
756extern const struct clk_ops clk_gpio_mux_ops;
757struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200758 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
759 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800760struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200761 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
762 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800763void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200764
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200765/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700766 * clk_register - allocate a new clock, register it and return an opaque cookie
767 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700768 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700769 *
770 * clk_register is the primary interface for populating the clock tree with new
771 * clock nodes. It returns a pointer to the newly allocated struct clk which
772 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700773 * rest of the clock API. In the event of an error clk_register will return an
774 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700775 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700776struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700777struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700778
Stephen Boyd41438042016-02-05 17:02:52 -0800779int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
780int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
781
Mark Brown1df5c932012-04-18 09:07:12 +0100782void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700783void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100784
Stephen Boyd41438042016-02-05 17:02:52 -0800785void clk_hw_unregister(struct clk_hw *hw);
786void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
787
Mike Turquetteb24764902012-03-15 23:11:19 -0700788/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200789const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700790const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700791struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700792unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
793struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
794struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700795 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800796unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700797unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700798unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700799unsigned long clk_hw_get_flags(const struct clk_hw *hw);
800bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100801bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200802bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700803bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700804struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200805int __clk_mux_determine_rate(struct clk_hw *hw,
806 struct clk_rate_request *req);
807int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
808int __clk_mux_determine_rate_closest(struct clk_hw *hw,
809 struct clk_rate_request *req);
Jerome Brunet4ad69b802018-04-09 15:59:20 +0200810int clk_mux_determine_rate_flags(struct clk_hw *hw,
811 struct clk_rate_request *req,
812 unsigned long flags);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100813void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700814void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
815 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700816
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100817static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
818{
819 dst->clk = src->clk;
820 dst->core = src->core;
821}
822
Maxime Ripard22833a92017-05-17 09:40:30 +0200823static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
824 unsigned long *prate,
825 const struct clk_div_table *table,
826 u8 width, unsigned long flags)
827{
828 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
829 rate, prate, table, width, flags);
830}
831
Jerome Brunetb15ee492018-02-14 14:43:39 +0100832static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
833 unsigned long *prate,
834 const struct clk_div_table *table,
835 u8 width, unsigned long flags,
836 unsigned int val)
837{
838 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
839 rate, prate, table, width, flags,
840 val);
841}
842
Mike Turquetteb24764902012-03-15 23:11:19 -0700843/*
844 * FIXME clock api without lock protection
845 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700846unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700847
Grant Likely766e6a42012-04-09 14:50:06 -0500848struct of_device_id;
849
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200850struct clk_onecell_data {
851 struct clk **clks;
852 unsigned int clk_num;
853};
854
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800855struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900856 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800857 struct clk_hw *hws[];
858};
859
Tero Kristo819b4862013-10-22 11:39:36 +0300860extern struct of_device_id __clk_of_table;
861
Rob Herring54196cc2014-05-08 16:09:24 -0500862#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200863
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200864/*
865 * Use this macro when you have a driver that requires two initialization
866 * routines, one at of_clk_init(), and one at platform device probe
867 */
868#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800869 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200870 { \
871 of_node_clear_flag(np, OF_POPULATED); \
872 fn(np); \
873 } \
874 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
875
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800876#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
877 (&(struct clk_init_data) { \
878 .flags = _flags, \
879 .name = _name, \
880 .parent_names = (const char *[]) { _parent }, \
881 .num_parents = 1, \
882 .ops = _ops, \
883 })
884
885#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
886 (&(struct clk_init_data) { \
887 .flags = _flags, \
888 .name = _name, \
889 .parent_names = _parents, \
890 .num_parents = ARRAY_SIZE(_parents), \
891 .ops = _ops, \
892 })
893
894#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
895 (&(struct clk_init_data) { \
896 .flags = _flags, \
897 .name = _name, \
898 .parent_names = NULL, \
899 .num_parents = 0, \
900 .ops = _ops, \
901 })
902
903#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
904 _div, _mult, _flags) \
905 struct clk_fixed_factor _struct = { \
906 .div = _div, \
907 .mult = _mult, \
908 .hw.init = CLK_HW_INIT(_name, \
909 _parent, \
910 &clk_fixed_factor_ops, \
911 _flags), \
912 }
913
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200914#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500915int of_clk_add_provider(struct device_node *np,
916 struct clk *(*clk_src_get)(struct of_phandle_args *args,
917 void *data),
918 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800919int of_clk_add_hw_provider(struct device_node *np,
920 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
921 void *data),
922 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -0700923int devm_of_clk_add_hw_provider(struct device *dev,
924 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
925 void *data),
926 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500927void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -0700928void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -0500929struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
930 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800931struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
932 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800933struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800934struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
935 void *data);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500936int of_clk_parent_fill(struct device_node *np, const char **parents,
937 unsigned int size);
Lee Jonesd56f8992016-02-11 13:19:11 -0800938int of_clk_detect_critical(struct device_node *np, int index,
939 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500940
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200941#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530942
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200943static inline int of_clk_add_provider(struct device_node *np,
944 struct clk *(*clk_src_get)(struct of_phandle_args *args,
945 void *data),
946 void *data)
947{
948 return 0;
949}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800950static inline int of_clk_add_hw_provider(struct device_node *np,
951 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
952 void *data),
953 void *data)
954{
955 return 0;
956}
Stephen Boydaa795c42017-09-01 16:16:40 -0700957static inline int devm_of_clk_add_hw_provider(struct device *dev,
958 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
959 void *data),
960 void *data)
961{
962 return 0;
963}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100964static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -0700965static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200966static inline struct clk *of_clk_src_simple_get(
967 struct of_phandle_args *clkspec, void *data)
968{
969 return ERR_PTR(-ENOENT);
970}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800971static inline struct clk_hw *
972of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
973{
974 return ERR_PTR(-ENOENT);
975}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200976static inline struct clk *of_clk_src_onecell_get(
977 struct of_phandle_args *clkspec, void *data)
978{
979 return ERR_PTR(-ENOENT);
980}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800981static inline struct clk_hw *
982of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
983{
984 return ERR_PTR(-ENOENT);
985}
Stephen Boyd679c51c2015-10-26 11:55:34 -0700986static inline int of_clk_parent_fill(struct device_node *np,
987 const char **parents, unsigned int size)
988{
989 return 0;
990}
Lee Jonesd56f8992016-02-11 13:19:11 -0800991static inline int of_clk_detect_critical(struct device_node *np, int index,
992 unsigned long *flags)
993{
994 return 0;
995}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200996#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200997
998/*
999 * wrap access to peripherals in accessor routines
1000 * for improved portability across platforms
1001 */
1002
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +01001003#if IS_ENABLED(CONFIG_PPC)
1004
1005static inline u32 clk_readl(u32 __iomem *reg)
1006{
1007 return ioread32be(reg);
1008}
1009
1010static inline void clk_writel(u32 val, u32 __iomem *reg)
1011{
1012 iowrite32be(val, reg);
1013}
1014
1015#else /* platform dependent I/O accessors */
1016
Gerhard Sittigaa514ce2013-07-22 14:14:40 +02001017static inline u32 clk_readl(u32 __iomem *reg)
1018{
1019 return readl(reg);
1020}
1021
1022static inline void clk_writel(u32 val, u32 __iomem *reg)
1023{
1024 writel(val, reg);
1025}
1026
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +01001027#endif /* platform dependent I/O accessors */
1028
Keerthy43536542018-09-04 12:19:36 +05301029void clk_gate_restore_context(struct clk_hw *hw);
1030
Mike Turquetteb24764902012-03-15 23:11:19 -07001031#endif /* CONFIG_COMMON_CLK */
1032#endif /* CLK_PROVIDER_H */