blob: 1179c8760de2c8b70b6a5a4c4d816b06fda2280b [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070042 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070043 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070044 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070045 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080046 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070047 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020048 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070049 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070050 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070051};
52
David Brownell1abb0dc2006-06-25 05:48:17 -070053
54/* RTC registers don't differ much, except for the century flag */
55#define DS1307_REG_SECS 0x00 /* 00-59 */
56# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070057# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080058# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070059#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070060# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070061#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070062# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
63# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070064# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
65# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
66#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080067# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070068#define DS1307_REG_MDAY 0x04 /* 01-31 */
69#define DS1307_REG_MONTH 0x05 /* 01-12 */
70# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
71#define DS1307_REG_YEAR 0x06 /* 00-99 */
72
David Anders40ce9722012-03-23 15:02:37 -070073/*
74 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070075 * start at 7, and they differ a LOT. Only control and status matter for
76 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070077 */
David Brownell045e0e82007-07-17 04:04:55 -070078#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070079# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070080# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070081# define DS1307_BIT_SQWE 0x10
82# define DS1307_BIT_RS1 0x02
83# define DS1307_BIT_RS0 0x01
84#define DS1337_REG_CONTROL 0x0e
85# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070086# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070087# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070088# define DS1337_BIT_RS2 0x10
89# define DS1337_BIT_RS1 0x08
90# define DS1337_BIT_INTCN 0x04
91# define DS1337_BIT_A2IE 0x02
92# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070093#define DS1340_REG_CONTROL 0x07
94# define DS1340_BIT_OUT 0x80
95# define DS1340_BIT_FT 0x40
96# define DS1340_BIT_CALIB_SIGN 0x20
97# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070098#define DS1340_REG_FLAG 0x09
99# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700100#define DS1337_REG_STATUS 0x0f
101# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900102# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700103# define DS1337_BIT_A2I 0x02
104# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700105#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700106
107#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700108
Matthias Fuchsa2166852009-03-31 15:24:58 -0700109#define RX8025_REG_CTRL1 0x0e
110# define RX8025_BIT_2412 0x20
111#define RX8025_REG_CTRL2 0x0f
112# define RX8025_BIT_PON 0x10
113# define RX8025_BIT_VDET 0x40
114# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700115
116
117struct ds1307 {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700118 u8 regs[11];
Austin Boyle9eab0a72012-03-23 15:02:38 -0700119 u16 nvram_offset;
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200120 struct nvmem_config nvmem_cfg;
David Brownell1abb0dc2006-06-25 05:48:17 -0700121 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700122 unsigned long flags;
123#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
124#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100125 struct device *dev;
126 struct regmap *regmap;
127 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700128 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900129#ifdef CONFIG_COMMON_CLK
130 struct clk_hw clks[2];
131#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700132};
133
David Brownell045e0e82007-07-17 04:04:55 -0700134struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700135 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700136 u16 nvram_offset;
137 u16 nvram_size;
Heiner Kallweite5531702017-07-12 07:49:47 +0200138 u8 offset; /* register's offset */
Heiner Kallweite48585d2017-06-05 17:57:33 +0200139 u8 century_reg;
140 u8 century_enable_bit;
141 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200142 u8 bbsqi_bit;
Heiner Kallweit45947122017-07-12 07:49:41 +0200143 irq_handler_t irq_handler;
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200144 const struct rtc_class_ops *rtc_ops;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700145 u16 trickle_charger_reg;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100146 u8 (*do_trickle_setup)(struct ds1307 *, uint32_t,
147 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700148};
149
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200150static int ds1307_get_time(struct device *dev, struct rtc_time *t);
151static int ds1307_set_time(struct device *dev, struct rtc_time *t);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100152static u8 do_trickle_setup_ds1339(struct ds1307 *, uint32_t ohms, bool diode);
Heiner Kallweit45947122017-07-12 07:49:41 +0200153static irqreturn_t rx8130_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200154static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
155static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
156static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
Heiner Kallweit45947122017-07-12 07:49:41 +0200157static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200158static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
159static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
160static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
161
162static const struct rtc_class_ops rx8130_rtc_ops = {
163 .read_time = ds1307_get_time,
164 .set_time = ds1307_set_time,
165 .read_alarm = rx8130_read_alarm,
166 .set_alarm = rx8130_set_alarm,
167 .alarm_irq_enable = rx8130_alarm_irq_enable,
168};
169
170static const struct rtc_class_ops mcp794xx_rtc_ops = {
171 .read_time = ds1307_get_time,
172 .set_time = ds1307_set_time,
173 .read_alarm = mcp794xx_read_alarm,
174 .set_alarm = mcp794xx_set_alarm,
175 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
176};
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700177
Heiner Kallweit7624df42017-07-12 07:49:33 +0200178static const struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700179 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700180 .nvram_offset = 8,
181 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700182 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200183 [ds_1308] = {
184 .nvram_offset = 8,
185 .nvram_size = 56,
186 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700187 [ds_1337] = {
188 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200189 .century_reg = DS1307_REG_MONTH,
190 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700191 },
192 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700193 .nvram_offset = 8,
194 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700195 },
196 [ds_1339] = {
197 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200198 .century_reg = DS1307_REG_MONTH,
199 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200200 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700201 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700202 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700203 },
204 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200205 .century_reg = DS1307_REG_HOUR,
206 .century_enable_bit = DS1340_BIT_CENTURY_EN,
207 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700208 .trickle_charger_reg = 0x08,
209 },
210 [ds_1388] = {
Heiner Kallweite5531702017-07-12 07:49:47 +0200211 .offset = 1,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700212 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700213 },
214 [ds_3231] = {
215 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200216 .century_reg = DS1307_REG_MONTH,
217 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200218 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700219 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200220 [rx_8130] = {
221 .alarm = 1,
222 /* this is battery backed SRAM */
223 .nvram_offset = 0x20,
224 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
Heiner Kallweite5531702017-07-12 07:49:47 +0200225 .offset = 0x10,
Heiner Kallweit45947122017-07-12 07:49:41 +0200226 .irq_handler = rx8130_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200227 .rtc_ops = &rx8130_rtc_ops,
Marek Vasutee0981b2017-06-18 22:55:28 +0200228 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800229 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700230 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700231 /* this is battery backed SRAM */
232 .nvram_offset = 0x20,
233 .nvram_size = 0x40,
Heiner Kallweit45947122017-07-12 07:49:41 +0200234 .irq_handler = mcp794xx_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200235 .rtc_ops = &mcp794xx_rtc_ops,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700236 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700237};
David Brownell045e0e82007-07-17 04:04:55 -0700238
Jean Delvare3760f732008-04-29 23:11:40 +0200239static const struct i2c_device_id ds1307_id[] = {
240 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200241 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200242 { "ds1337", ds_1337 },
243 { "ds1338", ds_1338 },
244 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700245 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200246 { "ds1340", ds_1340 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700247 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700248 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200249 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800250 { "mcp7940x", mcp794xx },
251 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700252 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700253 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200254 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200255 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200256 { }
257};
258MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700259
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300260#ifdef CONFIG_OF
261static const struct of_device_id ds1307_of_match[] = {
262 {
263 .compatible = "dallas,ds1307",
264 .data = (void *)ds_1307
265 },
266 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200267 .compatible = "dallas,ds1308",
268 .data = (void *)ds_1308
269 },
270 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300271 .compatible = "dallas,ds1337",
272 .data = (void *)ds_1337
273 },
274 {
275 .compatible = "dallas,ds1338",
276 .data = (void *)ds_1338
277 },
278 {
279 .compatible = "dallas,ds1339",
280 .data = (void *)ds_1339
281 },
282 {
283 .compatible = "dallas,ds1388",
284 .data = (void *)ds_1388
285 },
286 {
287 .compatible = "dallas,ds1340",
288 .data = (void *)ds_1340
289 },
290 {
291 .compatible = "maxim,ds3231",
292 .data = (void *)ds_3231
293 },
294 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200295 .compatible = "st,m41t0",
296 .data = (void *)m41t00
297 },
298 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300299 .compatible = "st,m41t00",
300 .data = (void *)m41t00
301 },
302 {
303 .compatible = "microchip,mcp7940x",
304 .data = (void *)mcp794xx
305 },
306 {
307 .compatible = "microchip,mcp7941x",
308 .data = (void *)mcp794xx
309 },
310 {
311 .compatible = "pericom,pt7c4338",
312 .data = (void *)ds_1307
313 },
314 {
315 .compatible = "epson,rx8025",
316 .data = (void *)rx_8025
317 },
318 {
319 .compatible = "isil,isl12057",
320 .data = (void *)ds_1337
321 },
322 { }
323};
324MODULE_DEVICE_TABLE(of, ds1307_of_match);
325#endif
326
Tin Huynh9c19b892016-11-30 09:57:31 +0700327#ifdef CONFIG_ACPI
328static const struct acpi_device_id ds1307_acpi_ids[] = {
329 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200330 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700331 { .id = "DS1337", .driver_data = ds_1337 },
332 { .id = "DS1338", .driver_data = ds_1338 },
333 { .id = "DS1339", .driver_data = ds_1339 },
334 { .id = "DS1388", .driver_data = ds_1388 },
335 { .id = "DS1340", .driver_data = ds_1340 },
336 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700337 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700338 { .id = "M41T00", .driver_data = m41t00 },
339 { .id = "MCP7940X", .driver_data = mcp794xx },
340 { .id = "MCP7941X", .driver_data = mcp794xx },
341 { .id = "PT7C4338", .driver_data = ds_1307 },
342 { .id = "RX8025", .driver_data = rx_8025 },
343 { .id = "ISL12057", .driver_data = ds_1337 },
344 { }
345};
346MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
347#endif
348
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700349/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700350 * The ds1337 and ds1339 both have two alarms, but we only use the first
351 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
352 * signal; ds1339 chips have only one alarm signal.
353 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500354static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700355{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100356 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500357 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200358 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700359
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700360 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100361 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
362 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700363 goto out;
364
365 if (stat & DS1337_BIT_A1I) {
366 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100367 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700368
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200369 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
370 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100371 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700372 goto out;
373
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700374 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700375 }
376
377out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700378 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700379
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700380 return IRQ_HANDLED;
381}
382
383/*----------------------------------------------------------------------*/
384
David Brownell1abb0dc2006-06-25 05:48:17 -0700385static int ds1307_get_time(struct device *dev, struct rtc_time *t)
386{
387 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100388 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200389 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700390
David Brownell045e0e82007-07-17 04:04:55 -0700391 /* read the RTC date and time registers all at once */
Heiner Kallweite5531702017-07-12 07:49:47 +0200392 ret = regmap_bulk_read(ds1307->regmap, chip->offset, ds1307->regs, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100393 if (ret) {
394 dev_err(dev, "%s error %d\n", "read", ret);
395 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700396 }
397
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800398 dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700399
Stefan Agner8566f702017-03-23 16:54:57 -0700400 /* if oscillator fail bit is set, no data can be trusted */
401 if (ds1307->type == m41t0 &&
402 ds1307->regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
403 dev_warn_once(dev, "oscillator failed, set time!\n");
404 return -EINVAL;
405 }
406
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700407 t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
408 t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700409 tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700410 t->tm_hour = bcd2bin(tmp);
411 t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
412 t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
David Brownell1abb0dc2006-06-25 05:48:17 -0700413 tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700414 t->tm_mon = bcd2bin(tmp) - 1;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700415 t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700416
Heiner Kallweite48585d2017-06-05 17:57:33 +0200417 if (ds1307->regs[chip->century_reg] & chip->century_bit &&
418 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
419 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200420
David Brownell1abb0dc2006-06-25 05:48:17 -0700421 dev_dbg(dev, "%s secs=%d, mins=%d, "
422 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
423 "read", t->tm_sec, t->tm_min,
424 t->tm_hour, t->tm_mday,
425 t->tm_mon, t->tm_year, t->tm_wday);
426
David Brownell045e0e82007-07-17 04:04:55 -0700427 /* initial clock setting can be undefined */
428 return rtc_valid_tm(t);
David Brownell1abb0dc2006-06-25 05:48:17 -0700429}
430
431static int ds1307_set_time(struct device *dev, struct rtc_time *t)
432{
433 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200434 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700435 int result;
436 int tmp;
437 u8 *buf = ds1307->regs;
438
439 dev_dbg(dev, "%s secs=%d, mins=%d, "
440 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400441 "write", t->tm_sec, t->tm_min,
442 t->tm_hour, t->tm_mday,
443 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700444
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200445 if (t->tm_year < 100)
446 return -EINVAL;
447
Heiner Kallweite48585d2017-06-05 17:57:33 +0200448#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
449 if (t->tm_year > (chip->century_bit ? 299 : 199))
450 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200451#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200452 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200453 return -EINVAL;
454#endif
455
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700456 buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
457 buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
458 buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
459 buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
460 buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
461 buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700462
463 /* assume 20YY not 19YY */
464 tmp = t->tm_year - 100;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700465 buf[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700466
Heiner Kallweite48585d2017-06-05 17:57:33 +0200467 if (chip->century_enable_bit)
468 buf[chip->century_reg] |= chip->century_enable_bit;
469 if (t->tm_year > 199 && chip->century_bit)
470 buf[chip->century_reg] |= chip->century_bit;
471
472 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700473 /*
474 * these bits were cleared when preparing the date/time
475 * values and need to be set again before writing the
476 * buffer out to the device.
477 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800478 buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
479 buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700480 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700481
Andy Shevchenko01a4ca12013-02-21 16:44:22 -0800482 dev_dbg(dev, "%s: %7ph\n", "write", buf);
David Brownell1abb0dc2006-06-25 05:48:17 -0700483
Heiner Kallweite5531702017-07-12 07:49:47 +0200484 result = regmap_bulk_write(ds1307->regmap, chip->offset, buf, 7);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100485 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800486 dev_err(dev, "%s error %d\n", "write", result);
487 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700488 }
489 return 0;
490}
491
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800492static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700493{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100494 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700495 int ret;
496
497 if (!test_bit(HAS_ALARM, &ds1307->flags))
498 return -EINVAL;
499
500 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100501 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
502 ds1307->regs, 9);
503 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700504 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100505 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700506 }
507
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100508 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
509 &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700510
David Anders40ce9722012-03-23 15:02:37 -0700511 /*
512 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700513 * and that all four fields are checked matches
514 */
515 t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
516 t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
517 t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
518 t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700519
520 /* ... and status */
521 t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
522 t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
523
524 dev_dbg(dev, "%s secs=%d, mins=%d, "
525 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
526 "alarm read", t->time.tm_sec, t->time.tm_min,
527 t->time.tm_hour, t->time.tm_mday,
528 t->enabled, t->pending);
529
530 return 0;
531}
532
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800533static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700534{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100535 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700536 unsigned char *buf = ds1307->regs;
537 u8 control, status;
538 int ret;
539
540 if (!test_bit(HAS_ALARM, &ds1307->flags))
541 return -EINVAL;
542
543 dev_dbg(dev, "%s secs=%d, mins=%d, "
544 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
545 "alarm set", t->time.tm_sec, t->time.tm_min,
546 t->time.tm_hour, t->time.tm_mday,
547 t->enabled, t->pending);
548
549 /* read current status of both alarms and the chip */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100550 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
551 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700552 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100553 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700554 }
555 control = ds1307->regs[7];
556 status = ds1307->regs[8];
557
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100558 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
559 &ds1307->regs[0], &ds1307->regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700560
561 /* set ALARM1, using 24 hour and day-of-month modes */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700562 buf[0] = bin2bcd(t->time.tm_sec);
563 buf[1] = bin2bcd(t->time.tm_min);
564 buf[2] = bin2bcd(t->time.tm_hour);
565 buf[3] = bin2bcd(t->time.tm_mday);
566
567 /* set ALARM2 to non-garbage */
568 buf[4] = 0;
569 buf[5] = 0;
570 buf[6] = 0;
571
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200572 /* disable alarms */
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700573 buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700574 buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
575
Heiner Kallweit11e58902017-03-10 18:52:34 +0100576 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, buf, 9);
577 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700578 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800579 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700580 }
581
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200582 /* optionally enable ALARM1 */
583 if (t->enabled) {
584 dev_dbg(dev, "alarm IRQ armed\n");
585 buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100586 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, buf[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200587 }
588
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700589 return 0;
590}
591
John Stultz16380c12011-02-02 17:02:41 -0800592static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700593{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100594 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700595
John Stultz16380c12011-02-02 17:02:41 -0800596 if (!test_bit(HAS_ALARM, &ds1307->flags))
597 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700598
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200599 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
600 DS1337_BIT_A1IE,
601 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700602}
603
David Brownellff8371a2006-09-30 23:28:17 -0700604static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700605 .read_time = ds1307_get_time,
606 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800607 .read_alarm = ds1337_read_alarm,
608 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800609 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700610};
611
David Brownell682d73f2007-11-14 16:58:32 -0800612/*----------------------------------------------------------------------*/
613
Simon Guinot1d1945d2014-04-03 14:49:55 -0700614/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200615 * Alarm support for rx8130 devices.
616 */
617
618#define RX8130_REG_ALARM_MIN 0x07
619#define RX8130_REG_ALARM_HOUR 0x08
620#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
621#define RX8130_REG_EXTENSION 0x0c
622#define RX8130_REG_EXTENSION_WADA (1 << 3)
623#define RX8130_REG_FLAG 0x0d
624#define RX8130_REG_FLAG_AF (1 << 3)
625#define RX8130_REG_CONTROL0 0x0e
626#define RX8130_REG_CONTROL0_AIE (1 << 3)
627
628static irqreturn_t rx8130_irq(int irq, void *dev_id)
629{
630 struct ds1307 *ds1307 = dev_id;
631 struct mutex *lock = &ds1307->rtc->ops_lock;
632 u8 ctl[3];
633 int ret;
634
635 mutex_lock(lock);
636
637 /* Read control registers. */
638 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
639 if (ret < 0)
640 goto out;
641 if (!(ctl[1] & RX8130_REG_FLAG_AF))
642 goto out;
643 ctl[1] &= ~RX8130_REG_FLAG_AF;
644 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
645
646 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
647 if (ret < 0)
648 goto out;
649
650 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
651
652out:
653 mutex_unlock(lock);
654
655 return IRQ_HANDLED;
656}
657
658static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
659{
660 struct ds1307 *ds1307 = dev_get_drvdata(dev);
661 u8 ald[3], ctl[3];
662 int ret;
663
664 if (!test_bit(HAS_ALARM, &ds1307->flags))
665 return -EINVAL;
666
667 /* Read alarm registers. */
668 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
669 if (ret < 0)
670 return ret;
671
672 /* Read control registers. */
673 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
674 if (ret < 0)
675 return ret;
676
677 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
678 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
679
680 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
681 t->time.tm_sec = -1;
682 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
683 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
684 t->time.tm_wday = -1;
685 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
686 t->time.tm_mon = -1;
687 t->time.tm_year = -1;
688 t->time.tm_yday = -1;
689 t->time.tm_isdst = -1;
690
691 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
692 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
693 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
694
695 return 0;
696}
697
698static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
699{
700 struct ds1307 *ds1307 = dev_get_drvdata(dev);
701 u8 ald[3], ctl[3];
702 int ret;
703
704 if (!test_bit(HAS_ALARM, &ds1307->flags))
705 return -EINVAL;
706
707 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
708 "enabled=%d pending=%d\n", __func__,
709 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
710 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
711 t->enabled, t->pending);
712
713 /* Read control registers. */
714 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
715 if (ret < 0)
716 return ret;
717
718 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
719 ctl[1] |= RX8130_REG_FLAG_AF;
720 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
721
722 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
723 if (ret < 0)
724 return ret;
725
726 /* Hardware alarm precision is 1 minute! */
727 ald[0] = bin2bcd(t->time.tm_min);
728 ald[1] = bin2bcd(t->time.tm_hour);
729 ald[2] = bin2bcd(t->time.tm_mday);
730
731 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, 3);
732 if (ret < 0)
733 return ret;
734
735 if (!t->enabled)
736 return 0;
737
738 ctl[2] |= RX8130_REG_CONTROL0_AIE;
739
740 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, 3);
741}
742
743static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
744{
745 struct ds1307 *ds1307 = dev_get_drvdata(dev);
746 int ret, reg;
747
748 if (!test_bit(HAS_ALARM, &ds1307->flags))
749 return -EINVAL;
750
751 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
752 if (ret < 0)
753 return ret;
754
755 if (enabled)
756 reg |= RX8130_REG_CONTROL0_AIE;
757 else
758 reg &= ~RX8130_REG_CONTROL0_AIE;
759
760 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
761}
762
Marek Vasutee0981b2017-06-18 22:55:28 +0200763/*----------------------------------------------------------------------*/
764
765/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800766 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700767 */
768
Keerthye29385f2016-06-01 16:19:07 +0530769#define MCP794XX_REG_WEEKDAY 0x3
770#define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800771#define MCP794XX_REG_CONTROL 0x07
772# define MCP794XX_BIT_ALM0_EN 0x10
773# define MCP794XX_BIT_ALM1_EN 0x20
774#define MCP794XX_REG_ALARM0_BASE 0x0a
775#define MCP794XX_REG_ALARM0_CTRL 0x0d
776#define MCP794XX_REG_ALARM1_BASE 0x11
777#define MCP794XX_REG_ALARM1_CTRL 0x14
778# define MCP794XX_BIT_ALMX_IF (1 << 3)
779# define MCP794XX_BIT_ALMX_C0 (1 << 4)
780# define MCP794XX_BIT_ALMX_C1 (1 << 5)
781# define MCP794XX_BIT_ALMX_C2 (1 << 6)
782# define MCP794XX_BIT_ALMX_POL (1 << 7)
783# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
784 MCP794XX_BIT_ALMX_C1 | \
785 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700786
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500787static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700788{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100789 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500790 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700791 int reg, ret;
792
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500793 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700794
795 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100796 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
797 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700798 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800799 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700800 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800801 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100802 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
803 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700804 goto out;
805
806 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200807 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
808 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100809 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700810 goto out;
811
812 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
813
814out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500815 mutex_unlock(lock);
816
817 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700818}
819
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800820static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700821{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100822 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700823 u8 *regs = ds1307->regs;
824 int ret;
825
826 if (!test_bit(HAS_ALARM, &ds1307->flags))
827 return -EINVAL;
828
829 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100830 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
831 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700832 return ret;
833
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800834 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700835
836 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
837 t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
838 t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
839 t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
840 t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
841 t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
842 t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
843 t->time.tm_year = -1;
844 t->time.tm_yday = -1;
845 t->time.tm_isdst = -1;
846
847 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
848 "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
849 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
850 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800851 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
852 !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
853 (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700854
855 return 0;
856}
857
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800858static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700859{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100860 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700861 unsigned char *regs = ds1307->regs;
862 int ret;
863
864 if (!test_bit(HAS_ALARM, &ds1307->flags))
865 return -EINVAL;
866
867 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
868 "enabled=%d pending=%d\n", __func__,
869 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
870 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
871 t->enabled, t->pending);
872
873 /* Read control and alarm 0 registers. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100874 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
875 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700876 return ret;
877
878 /* Set alarm 0, using 24-hour and day-of-month modes. */
879 regs[3] = bin2bcd(t->time.tm_sec);
880 regs[4] = bin2bcd(t->time.tm_min);
881 regs[5] = bin2bcd(t->time.tm_hour);
Tero Kristo62c8c202015-10-23 09:29:57 +0300882 regs[6] = bin2bcd(t->time.tm_wday + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700883 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300884 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700885
886 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800887 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700888 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800889 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500890 /* Disable interrupt. We will not enable until completely programmed */
891 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700892
Heiner Kallweit11e58902017-03-10 18:52:34 +0100893 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, 10);
894 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700895 return ret;
896
Nishanth Menone3edd672015-04-20 19:51:34 -0500897 if (!t->enabled)
898 return 0;
899 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100900 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700901}
902
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800903static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700904{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100905 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700906
907 if (!test_bit(HAS_ALARM, &ds1307->flags))
908 return -EINVAL;
909
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200910 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
911 MCP794XX_BIT_ALM0_EN,
912 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700913}
914
Simon Guinot1d1945d2014-04-03 14:49:55 -0700915/*----------------------------------------------------------------------*/
916
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200917static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
918 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800919{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200920 struct ds1307 *ds1307 = priv;
David Brownell682d73f2007-11-14 16:58:32 -0800921
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200922 return regmap_bulk_read(ds1307->regmap, ds1307->nvram_offset + offset,
923 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800924}
925
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200926static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
927 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800928{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200929 struct ds1307 *ds1307 = priv;
David Brownell682d73f2007-11-14 16:58:32 -0800930
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200931 return regmap_bulk_write(ds1307->regmap, ds1307->nvram_offset + offset,
932 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800933}
934
David Brownell682d73f2007-11-14 16:58:32 -0800935/*----------------------------------------------------------------------*/
936
Heiner Kallweit11e58902017-03-10 18:52:34 +0100937static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700938 uint32_t ohms, bool diode)
939{
940 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
941 DS1307_TRICKLE_CHARGER_NO_DIODE;
942
943 switch (ohms) {
944 case 250:
945 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
946 break;
947 case 2000:
948 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
949 break;
950 case 4000:
951 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
952 break;
953 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +0100954 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700955 "Unsupported ohm value %u in dt\n", ohms);
956 return 0;
957 }
958 return setup;
959}
960
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200961static u8 ds1307_trickle_init(struct ds1307 *ds1307,
Heiner Kallweit7624df42017-07-12 07:49:33 +0200962 const struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700963{
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200964 uint32_t ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700965 bool diode = true;
966
967 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200968 return 0;
969
Heiner Kallweit11e58902017-03-10 18:52:34 +0100970 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
971 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200972 return 0;
973
Heiner Kallweit11e58902017-03-10 18:52:34 +0100974 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700975 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +0200976
977 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700978}
979
Akinobu Mita445c0202016-01-25 00:22:16 +0900980/*----------------------------------------------------------------------*/
981
982#ifdef CONFIG_RTC_DRV_DS1307_HWMON
983
984/*
985 * Temperature sensor support for ds3231 devices.
986 */
987
988#define DS3231_REG_TEMPERATURE 0x11
989
990/*
991 * A user-initiated temperature conversion is not started by this function,
992 * so the temperature is updated once every 64 seconds.
993 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +0900994static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +0900995{
996 struct ds1307 *ds1307 = dev_get_drvdata(dev);
997 u8 temp_buf[2];
998 s16 temp;
999 int ret;
1000
Heiner Kallweit11e58902017-03-10 18:52:34 +01001001 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1002 temp_buf, sizeof(temp_buf));
1003 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +09001004 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +09001005 /*
1006 * Temperature is represented as a 10-bit code with a resolution of
1007 * 0.25 degree celsius and encoded in two's complement format.
1008 */
1009 temp = (temp_buf[0] << 8) | temp_buf[1];
1010 temp >>= 6;
1011 *mC = temp * 250;
1012
1013 return 0;
1014}
1015
1016static ssize_t ds3231_hwmon_show_temp(struct device *dev,
1017 struct device_attribute *attr, char *buf)
1018{
1019 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001020 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001021
1022 ret = ds3231_hwmon_read_temp(dev, &temp);
1023 if (ret)
1024 return ret;
1025
1026 return sprintf(buf, "%d\n", temp);
1027}
1028static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
1029 NULL, 0);
1030
1031static struct attribute *ds3231_hwmon_attrs[] = {
1032 &sensor_dev_attr_temp1_input.dev_attr.attr,
1033 NULL,
1034};
1035ATTRIBUTE_GROUPS(ds3231_hwmon);
1036
1037static void ds1307_hwmon_register(struct ds1307 *ds1307)
1038{
1039 struct device *dev;
1040
1041 if (ds1307->type != ds_3231)
1042 return;
1043
Heiner Kallweit11e58902017-03-10 18:52:34 +01001044 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Akinobu Mita445c0202016-01-25 00:22:16 +09001045 ds1307, ds3231_hwmon_groups);
1046 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001047 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1048 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001049 }
1050}
1051
1052#else
1053
1054static void ds1307_hwmon_register(struct ds1307 *ds1307)
1055{
1056}
1057
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001058#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1059
1060/*----------------------------------------------------------------------*/
1061
1062/*
1063 * Square-wave output support for DS3231
1064 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1065 */
1066#ifdef CONFIG_COMMON_CLK
1067
1068enum {
1069 DS3231_CLK_SQW = 0,
1070 DS3231_CLK_32KHZ,
1071};
1072
1073#define clk_sqw_to_ds1307(clk) \
1074 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1075#define clk_32khz_to_ds1307(clk) \
1076 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1077
1078static int ds3231_clk_sqw_rates[] = {
1079 1,
1080 1024,
1081 4096,
1082 8192,
1083};
1084
1085static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1086{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001087 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001088 int ret;
1089
1090 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001091 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1092 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001093 mutex_unlock(lock);
1094
1095 return ret;
1096}
1097
1098static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1099 unsigned long parent_rate)
1100{
1101 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001102 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001103 int rate_sel = 0;
1104
Heiner Kallweit11e58902017-03-10 18:52:34 +01001105 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1106 if (ret)
1107 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001108 if (control & DS1337_BIT_RS1)
1109 rate_sel += 1;
1110 if (control & DS1337_BIT_RS2)
1111 rate_sel += 2;
1112
1113 return ds3231_clk_sqw_rates[rate_sel];
1114}
1115
1116static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
1117 unsigned long *prate)
1118{
1119 int i;
1120
1121 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1122 if (ds3231_clk_sqw_rates[i] <= rate)
1123 return ds3231_clk_sqw_rates[i];
1124 }
1125
1126 return 0;
1127}
1128
1129static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
1130 unsigned long parent_rate)
1131{
1132 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1133 int control = 0;
1134 int rate_sel;
1135
1136 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1137 rate_sel++) {
1138 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1139 break;
1140 }
1141
1142 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1143 return -EINVAL;
1144
1145 if (rate_sel & 1)
1146 control |= DS1337_BIT_RS1;
1147 if (rate_sel & 2)
1148 control |= DS1337_BIT_RS2;
1149
1150 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1151 control);
1152}
1153
1154static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1155{
1156 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1157
1158 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1159}
1160
1161static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1162{
1163 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1164
1165 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1166}
1167
1168static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1169{
1170 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001171 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001172
Heiner Kallweit11e58902017-03-10 18:52:34 +01001173 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1174 if (ret)
1175 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001176
1177 return !(control & DS1337_BIT_INTCN);
1178}
1179
1180static const struct clk_ops ds3231_clk_sqw_ops = {
1181 .prepare = ds3231_clk_sqw_prepare,
1182 .unprepare = ds3231_clk_sqw_unprepare,
1183 .is_prepared = ds3231_clk_sqw_is_prepared,
1184 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1185 .round_rate = ds3231_clk_sqw_round_rate,
1186 .set_rate = ds3231_clk_sqw_set_rate,
1187};
1188
1189static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
1190 unsigned long parent_rate)
1191{
1192 return 32768;
1193}
1194
1195static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1196{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001197 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001198 int ret;
1199
1200 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001201 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1202 DS3231_BIT_EN32KHZ,
1203 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001204 mutex_unlock(lock);
1205
1206 return ret;
1207}
1208
1209static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1210{
1211 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1212
1213 return ds3231_clk_32khz_control(ds1307, true);
1214}
1215
1216static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1217{
1218 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1219
1220 ds3231_clk_32khz_control(ds1307, false);
1221}
1222
1223static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1224{
1225 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001226 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001227
Heiner Kallweit11e58902017-03-10 18:52:34 +01001228 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1229 if (ret)
1230 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001231
1232 return !!(status & DS3231_BIT_EN32KHZ);
1233}
1234
1235static const struct clk_ops ds3231_clk_32khz_ops = {
1236 .prepare = ds3231_clk_32khz_prepare,
1237 .unprepare = ds3231_clk_32khz_unprepare,
1238 .is_prepared = ds3231_clk_32khz_is_prepared,
1239 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1240};
1241
1242static struct clk_init_data ds3231_clks_init[] = {
1243 [DS3231_CLK_SQW] = {
1244 .name = "ds3231_clk_sqw",
1245 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001246 },
1247 [DS3231_CLK_32KHZ] = {
1248 .name = "ds3231_clk_32khz",
1249 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001250 },
1251};
1252
1253static int ds3231_clks_register(struct ds1307 *ds1307)
1254{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001255 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001256 struct clk_onecell_data *onecell;
1257 int i;
1258
Heiner Kallweit11e58902017-03-10 18:52:34 +01001259 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001260 if (!onecell)
1261 return -ENOMEM;
1262
1263 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001264 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1265 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001266 if (!onecell->clks)
1267 return -ENOMEM;
1268
1269 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1270 struct clk_init_data init = ds3231_clks_init[i];
1271
1272 /*
1273 * Interrupt signal due to alarm conditions and square-wave
1274 * output share same pin, so don't initialize both.
1275 */
1276 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1277 continue;
1278
1279 /* optional override of the clockname */
1280 of_property_read_string_index(node, "clock-output-names", i,
1281 &init.name);
1282 ds1307->clks[i].init = &init;
1283
Heiner Kallweit11e58902017-03-10 18:52:34 +01001284 onecell->clks[i] = devm_clk_register(ds1307->dev,
1285 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001286 if (IS_ERR(onecell->clks[i]))
1287 return PTR_ERR(onecell->clks[i]);
1288 }
1289
1290 if (!node)
1291 return 0;
1292
1293 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1294
1295 return 0;
1296}
1297
1298static void ds1307_clks_register(struct ds1307 *ds1307)
1299{
1300 int ret;
1301
1302 if (ds1307->type != ds_3231)
1303 return;
1304
1305 ret = ds3231_clks_register(ds1307);
1306 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001307 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1308 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001309 }
1310}
1311
1312#else
1313
1314static void ds1307_clks_register(struct ds1307 *ds1307)
1315{
1316}
1317
1318#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001319
Heiner Kallweit11e58902017-03-10 18:52:34 +01001320static const struct regmap_config regmap_config = {
1321 .reg_bits = 8,
1322 .val_bits = 8,
1323 .max_register = 0x12,
1324};
1325
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001326static int ds1307_probe(struct i2c_client *client,
1327 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001328{
1329 struct ds1307 *ds1307;
1330 int err = -ENODEV;
Keerthye29385f2016-06-01 16:19:07 +05301331 int tmp, wday;
Heiner Kallweit7624df42017-07-12 07:49:33 +02001332 const struct chip_desc *chip;
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001333 bool want_irq;
Michael Lange8bc2a402016-01-21 18:10:16 +01001334 bool ds1307_can_wakeup_device = false;
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001335 unsigned char *buf;
Jingoo Han01ce8932013-11-12 15:10:41 -08001336 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Keerthye29385f2016-06-01 16:19:07 +05301337 struct rtc_time tm;
1338 unsigned long timestamp;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001339 u8 trickle_charger_setup = 0;
Keerthye29385f2016-06-01 16:19:07 +05301340
Jingoo Hanedca66d2013-07-03 15:07:05 -07001341 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001342 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001343 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001344
Heiner Kallweit11e58902017-03-10 18:52:34 +01001345 dev_set_drvdata(&client->dev, ds1307);
1346 ds1307->dev = &client->dev;
1347 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001348
Heiner Kallweit11e58902017-03-10 18:52:34 +01001349 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1350 if (IS_ERR(ds1307->regmap)) {
1351 dev_err(ds1307->dev, "regmap allocation failed\n");
1352 return PTR_ERR(ds1307->regmap);
1353 }
1354
1355 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001356
1357 if (client->dev.of_node) {
1358 ds1307->type = (enum ds_type)
1359 of_device_get_match_data(&client->dev);
1360 chip = &chips[ds1307->type];
1361 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001362 chip = &chips[id->driver_data];
1363 ds1307->type = id->driver_data;
1364 } else {
1365 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001366
Tin Huynh9c19b892016-11-30 09:57:31 +07001367 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001368 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001369 if (!acpi_id)
1370 return -ENODEV;
1371 chip = &chips[acpi_id->driver_data];
1372 ds1307->type = acpi_id->driver_data;
1373 }
1374
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001375 want_irq = client->irq > 0 && chip->alarm;
1376
Tin Huynh9c19b892016-11-30 09:57:31 +07001377 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001378 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Tin Huynh9c19b892016-11-30 09:57:31 +07001379 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001380 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001381
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001382 if (trickle_charger_setup && chip->trickle_charger_reg) {
1383 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001384 dev_dbg(ds1307->dev,
1385 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001386 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001387 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001388 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001389 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001390
BARRE Sebastienfed40b72009-01-07 18:07:13 -08001391 buf = ds1307->regs;
David Brownell045e0e82007-07-17 04:04:55 -07001392
Michael Lange8bc2a402016-01-21 18:10:16 +01001393#ifdef CONFIG_OF
1394/*
1395 * For devices with no IRQ directly connected to the SoC, the RTC chip
1396 * can be forced as a wakeup source by stating that explicitly in
1397 * the device's .dts file using the "wakeup-source" boolean property.
1398 * If the "wakeup-source" property is set, don't request an IRQ.
1399 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1400 * if supported by the RTC.
1401 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001402 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1403 "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001404 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001405#endif
1406
David Brownell045e0e82007-07-17 04:04:55 -07001407 switch (ds1307->type) {
1408 case ds_1337:
1409 case ds_1339:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001410 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001411 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001412 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
1413 buf, 2);
1414 if (err) {
1415 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001416 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001417 }
1418
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001419 /* oscillator off? turn it on, so clock can tick. */
1420 if (ds1307->regs[0] & DS1337_BIT_nEOSC)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001421 ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
1422
David Anders40ce9722012-03-23 15:02:37 -07001423 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001424 * Using IRQ or defined as wakeup-source?
1425 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001426 * For some variants, be sure alarms can trigger when we're
1427 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001428 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001429 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit0b6ee802017-07-12 07:49:22 +02001430 ds1307->regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001431 ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
1432 }
1433
Heiner Kallweit11e58902017-03-10 18:52:34 +01001434 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
1435 ds1307->regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001436
1437 /* oscillator fault? clear flag, and warn */
1438 if (ds1307->regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001439 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
1440 ds1307->regs[1] & ~DS1337_BIT_OSF);
1441 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001442 }
David Brownell045e0e82007-07-17 04:04:55 -07001443 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001444
1445 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001446 err = regmap_bulk_read(ds1307->regmap,
1447 RX8025_REG_CTRL1 << 4 | 0x08, buf, 2);
1448 if (err) {
1449 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001450 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001451 }
1452
1453 /* oscillator off? turn it on, so clock can tick. */
1454 if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
1455 ds1307->regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001456 regmap_write(ds1307->regmap,
1457 RX8025_REG_CTRL2 << 4 | 0x08,
1458 ds1307->regs[1]);
1459 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001460 "oscillator stop detected - SET TIME!\n");
1461 }
1462
1463 if (ds1307->regs[1] & RX8025_BIT_PON) {
1464 ds1307->regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001465 regmap_write(ds1307->regmap,
1466 RX8025_REG_CTRL2 << 4 | 0x08,
1467 ds1307->regs[1]);
1468 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001469 }
1470
1471 if (ds1307->regs[1] & RX8025_BIT_VDET) {
1472 ds1307->regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001473 regmap_write(ds1307->regmap,
1474 RX8025_REG_CTRL2 << 4 | 0x08,
1475 ds1307->regs[1]);
1476 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001477 }
1478
1479 /* make sure we are running in 24hour mode */
1480 if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
1481 u8 hour;
1482
1483 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001484 regmap_write(ds1307->regmap,
1485 RX8025_REG_CTRL1 << 4 | 0x08,
1486 ds1307->regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001487
Heiner Kallweit11e58902017-03-10 18:52:34 +01001488 err = regmap_bulk_read(ds1307->regmap,
1489 RX8025_REG_CTRL1 << 4 | 0x08,
1490 buf, 2);
1491 if (err) {
1492 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001493 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001494 }
1495
1496 /* correct hour */
1497 hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
1498 if (hour == 12)
1499 hour = 0;
1500 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1501 hour += 12;
1502
Heiner Kallweit11e58902017-03-10 18:52:34 +01001503 regmap_write(ds1307->regmap,
1504 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001505 }
1506 break;
David Brownell045e0e82007-07-17 04:04:55 -07001507 default:
1508 break;
1509 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001510
1511read_rtc:
1512 /* read RTC registers */
Heiner Kallweite5531702017-07-12 07:49:47 +02001513 err = regmap_bulk_read(ds1307->regmap, chip->offset, buf, 8);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001514 if (err) {
1515 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001516 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001517 }
1518
David Anders40ce9722012-03-23 15:02:37 -07001519 /*
1520 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001521 * specify the extra bits as must-be-zero, but there are
1522 * still a few values that are clearly out-of-range.
1523 */
1524 tmp = ds1307->regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001525 switch (ds1307->type) {
1526 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001527 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001528 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001529 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001530 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001531 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1532 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001533 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001534 }
David Brownell045e0e82007-07-17 04:04:55 -07001535 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001536 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001537 case ds_1338:
1538 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001539 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001540 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001541
1542 /* oscillator fault? clear flag, and warn */
1543 if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001544 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
1545 ds1307->regs[DS1307_REG_CONTROL] &
1546 ~DS1338_BIT_OSF);
1547 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001548 goto read_rtc;
1549 }
David Brownell045e0e82007-07-17 04:04:55 -07001550 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001551 case ds_1340:
1552 /* clock halted? turn it on, so clock can tick. */
1553 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001554 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001555
Heiner Kallweit11e58902017-03-10 18:52:34 +01001556 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1557 if (err) {
1558 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001559 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001560 }
1561
1562 /* oscillator fault? clear flag, and warn */
1563 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001564 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1565 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001566 }
1567 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001568 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001569 /* make sure that the backup battery is enabled */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001570 if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001571 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
1572 ds1307->regs[DS1307_REG_WDAY] |
1573 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001574 }
1575
1576 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001577 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001578 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1579 MCP794XX_BIT_ST);
1580 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001581 goto read_rtc;
1582 }
1583
1584 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001585 default:
David Brownell045e0e82007-07-17 04:04:55 -07001586 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001587 }
David Brownell045e0e82007-07-17 04:04:55 -07001588
David Brownell1abb0dc2006-06-25 05:48:17 -07001589 tmp = ds1307->regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001590 switch (ds1307->type) {
1591 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001592 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001593 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001594 /*
1595 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001596 * systems that will run through year 2100.
1597 */
1598 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001599 case rx_8025:
1600 break;
David Brownellc065f352007-07-17 04:05:10 -07001601 default:
1602 if (!(tmp & DS1307_BIT_12HR))
1603 break;
1604
David Anders40ce9722012-03-23 15:02:37 -07001605 /*
1606 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001607 * take note...
1608 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001609 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001610 if (tmp == 12)
1611 tmp = 0;
1612 if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
1613 tmp += 12;
Heiner Kallweite5531702017-07-12 07:49:47 +02001614 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001615 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001616 }
1617
Keerthye29385f2016-06-01 16:19:07 +05301618 /*
1619 * Some IPs have weekday reset value = 0x1 which might not correct
1620 * hence compute the wday using the current date/month/year values
1621 */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001622 ds1307_get_time(ds1307->dev, &tm);
Keerthye29385f2016-06-01 16:19:07 +05301623 wday = tm.tm_wday;
1624 timestamp = rtc_tm_to_time64(&tm);
1625 rtc_time64_to_tm(timestamp, &tm);
1626
1627 /*
1628 * Check if reset wday is different from the computed wday
1629 * If different then set the wday which we computed using
1630 * timestamp
1631 */
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001632 if (wday != tm.tm_wday)
1633 regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY,
1634 MCP794XX_REG_WEEKDAY_WDAY_MASK,
1635 tm.tm_wday + 1);
Keerthye29385f2016-06-01 16:19:07 +05301636
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001637 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001638 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001639 set_bit(HAS_ALARM, &ds1307->flags);
1640 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001641
1642 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
David Brownell1abb0dc2006-06-25 05:48:17 -07001643 if (IS_ERR(ds1307->rtc)) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001644 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001645 }
1646
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001647 if (ds1307_can_wakeup_device && !want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001648 dev_info(ds1307->dev,
1649 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001650 /* We cannot support UIE mode if we do not have an IRQ line */
1651 ds1307->rtc->uie_unsupported = 1;
1652 }
1653
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001654 if (want_irq) {
Heiner Kallweit45947122017-07-12 07:49:41 +02001655 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1656 chip->irq_handler ?: ds1307_irq,
Nishanth Menonc5983192015-06-23 11:15:11 -05001657 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001658 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001659 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001660 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001661 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001662 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001663 dev_err(ds1307->dev, "unable to request IRQ!\n");
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001664 } else
Heiner Kallweit11e58902017-03-10 18:52:34 +01001665 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001666 }
1667
Austin Boyle9eab0a72012-03-23 15:02:38 -07001668 if (chip->nvram_size) {
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001669 ds1307->nvmem_cfg.name = "ds1307_nvram";
1670 ds1307->nvmem_cfg.word_size = 1;
1671 ds1307->nvmem_cfg.stride = 1;
1672 ds1307->nvmem_cfg.size = chip->nvram_size;
1673 ds1307->nvmem_cfg.reg_read = ds1307_nvram_read;
1674 ds1307->nvmem_cfg.reg_write = ds1307_nvram_write;
1675 ds1307->nvmem_cfg.priv = ds1307;
1676 ds1307->nvram_offset = chip->nvram_offset;
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001677
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001678 ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg;
1679 ds1307->rtc->nvram_old_abi = true;
David Brownell682d73f2007-11-14 16:58:32 -08001680 }
1681
Heiner Kallweit1efb98b2017-07-12 07:49:44 +02001682 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001683 err = rtc_register_device(ds1307->rtc);
1684 if (err)
1685 return err;
1686
Akinobu Mita445c0202016-01-25 00:22:16 +09001687 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001688 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001689
David Brownell1abb0dc2006-06-25 05:48:17 -07001690 return 0;
1691
Jingoo Hanedca66d2013-07-03 15:07:05 -07001692exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001693 return err;
1694}
1695
David Brownell1abb0dc2006-06-25 05:48:17 -07001696static struct i2c_driver ds1307_driver = {
1697 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001698 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001699 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001700 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001701 },
David Brownellc065f352007-07-17 04:05:10 -07001702 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001703 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001704};
1705
Axel Lin0abc9202012-03-23 15:02:31 -07001706module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001707
1708MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1709MODULE_LICENSE("GPL");