blob: 05a4eb6b0d01bd2147eb0ce5f45837357a82e361 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070010#include <linux/efi.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040011#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/stddef.h>
14#include <linux/ioport.h>
15#include <linux/delay.h>
16#include <linux/utsname.h>
17#include <linux/initrd.h>
18#include <linux/console.h>
19#include <linux/bootmem.h>
20#include <linux/seq_file.h>
Jon Smirl894673e2006-07-10 04:44:13 -070021#include <linux/screen_info.h>
Arnd Bergmann883a1062013-01-31 17:51:18 +000022#include <linux/of_platform.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/init.h>
Mika Westerberg3c57fb42010-05-10 09:20:22 +010024#include <linux/kexec.h>
Grant Likely93c02ab2011-04-28 14:27:21 -060025#include <linux/of_fdt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/cpu.h>
27#include <linux/interrupt.h>
Russell King7bbb7942006-02-16 11:08:09 +000028#include <linux/smp.h>
Russell Kinge119bff2010-01-10 17:23:29 +000029#include <linux/proc_fs.h>
Russell King2778f622010-07-09 16:27:52 +010030#include <linux/memblock.h>
Dave Martin2ecccf92011-08-19 17:58:35 +010031#include <linux/bug.h>
32#include <linux/compiler.h>
Nicolas Pitre27a3f0e2011-08-25 19:10:29 -040033#include <linux/sort.h>
Mark Rutlandbe120392015-07-31 15:46:19 +010034#include <linux/psci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Catalin Marinasb86040a2009-07-24 12:32:54 +010036#include <asm/unified.h>
Russell King15d07dc2012-03-28 18:30:01 +010037#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cpu.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010039#include <asm/cputype.h>
Ard Biesheuvelda58fb62015-09-24 13:49:52 -070040#include <asm/efi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/elf.h>
Ard Biesheuvel29373672015-09-01 08:59:28 +020042#include <asm/early_ioremap.h>
Stefan Agnera5f4c562015-08-13 00:01:52 +010043#include <asm/fixmap.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/procinfo.h>
Stefano Stabellini05774082013-05-21 14:24:11 +000045#include <asm/psci.h>
Russell King37efe642008-12-01 11:53:07 +000046#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/setup.h>
Russell Kingf00ec482010-09-04 10:47:48 +010048#include <asm/smp_plat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/mach-types.h>
50#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010051#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/tlbflush.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000053#include <asm/xen/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Grant Likely93c02ab2011-04-28 14:27:21 -060055#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/mach/arch.h>
57#include <asm/mach/irq.h>
58#include <asm/mach/time.h>
David Howells9f97da72012-03-28 18:30:01 +010059#include <asm/system_info.h>
60#include <asm/system_misc.h>
Jason Wessel5cbad0e2008-02-20 13:33:40 -060061#include <asm/traps.h>
Catalin Marinasbff595c2009-02-16 11:41:36 +010062#include <asm/unwind.h>
Tejun Heo1c16d242011-12-08 10:22:06 -080063#include <asm/memblock.h>
Dave Martin4588c342012-02-17 16:54:28 +000064#include <asm/virt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Richard Purdie4cd9d6f2008-01-02 00:56:46 +010066#include "atags.h"
Ben Dooks0fc1c832006-03-15 23:17:30 +000067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
70char fpe_type[8];
71
72static int __init fpe_setup(char *line)
73{
74 memcpy(fpe_type, line, 8);
75 return 1;
76}
77
78__setup("fpe=", fpe_setup);
79#endif
80
Russell Kingca8f0b02014-05-27 20:34:28 +010081extern void init_default_cache_policy(unsigned long);
Russell Kingff69a4c2013-07-26 14:55:59 +010082extern void paging_init(const struct machine_desc *desc);
Jon Medhurstb089c312017-04-10 11:13:59 +010083extern void early_mm_init(const struct machine_desc *);
Laura Abbott374d446d2017-01-13 22:51:08 +010084extern void adjust_lowmem_bounds(void);
Robin Holt16d6d5b2013-07-08 16:01:39 -070085extern enum reboot_mode reboot_mode;
Russell Kingff69a4c2013-07-26 14:55:59 +010086extern void setup_dma_zone(const struct machine_desc *desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88unsigned int processor_id;
Krzysztof Halasac18f6582007-12-18 03:53:27 +010089EXPORT_SYMBOL(processor_id);
Russell King0385ebc2010-12-04 17:45:55 +000090unsigned int __machine_arch_type __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091EXPORT_SYMBOL(__machine_arch_type);
Russell King0385ebc2010-12-04 17:45:55 +000092unsigned int cacheid __read_mostly;
Russell Kingc0e95872008-09-25 15:35:28 +010093EXPORT_SYMBOL(cacheid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Bill Gatliff9d20fdd2007-05-31 22:02:22 +010095unsigned int __atags_pointer __initdata;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097unsigned int system_rev;
98EXPORT_SYMBOL(system_rev);
99
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100100const char *system_serial;
101EXPORT_SYMBOL(system_serial);
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103unsigned int system_serial_low;
104EXPORT_SYMBOL(system_serial_low);
105
106unsigned int system_serial_high;
107EXPORT_SYMBOL(system_serial_high);
108
Russell King0385ebc2010-12-04 17:45:55 +0000109unsigned int elf_hwcap __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110EXPORT_SYMBOL(elf_hwcap);
111
Ard Biesheuvelb342ea42014-02-19 22:28:40 +0100112unsigned int elf_hwcap2 __read_mostly;
113EXPORT_SYMBOL(elf_hwcap2);
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116#ifdef MULTI_CPU
Kees Cook76197512016-08-10 22:46:49 +0100117struct processor processor __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#endif
119#ifdef MULTI_TLB
Kees Cook76197512016-08-10 22:46:49 +0100120struct cpu_tlb_fns cpu_tlb __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#endif
122#ifdef MULTI_USER
Kees Cook76197512016-08-10 22:46:49 +0100123struct cpu_user_fns cpu_user __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124#endif
125#ifdef MULTI_CACHE
Kees Cook76197512016-08-10 22:46:49 +0100126struct cpu_cache_fns cpu_cache __ro_after_init;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#endif
Catalin Marinas953233d2007-02-05 14:48:08 +0100128#ifdef CONFIG_OUTER_CACHE
Kees Cook76197512016-08-10 22:46:49 +0100129struct outer_cache_fns outer_cache __ro_after_init;
Santosh Shilimkar6c09f092010-02-16 07:57:43 +0100130EXPORT_SYMBOL(outer_cache);
Catalin Marinas953233d2007-02-05 14:48:08 +0100131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Dave Martin2ecccf92011-08-19 17:58:35 +0100133/*
134 * Cached cpu_architecture() result for use by assembler code.
135 * C code should use the cpu_architecture() function instead of accessing this
136 * variable directly.
137 */
138int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
139
Russell Kingccea7a12005-05-31 22:22:32 +0100140struct stack {
141 u32 irq[3];
142 u32 abt[3];
143 u32 und[3];
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100144 u32 fiq[3];
Russell Kingccea7a12005-05-31 22:22:32 +0100145} ____cacheline_aligned;
146
Catalin Marinas55bdd692010-05-21 18:06:41 +0100147#ifndef CONFIG_CPU_V7M
Russell Kingccea7a12005-05-31 22:22:32 +0100148static struct stack stacks[NR_CPUS];
Catalin Marinas55bdd692010-05-21 18:06:41 +0100149#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151char elf_platform[ELF_PLATFORM_SIZE];
152EXPORT_SYMBOL(elf_platform);
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154static const char *cpu_name;
155static const char *machine_name;
Jeremy Kerr48ab7e02010-01-27 01:13:31 +0100156static char __initdata cmd_line[COMMAND_LINE_SIZE];
Russell Kingff69a4c2013-07-26 14:55:59 +0100157const struct machine_desc *machine_desc __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
160#define ENDIANNESS ((char)endian_test.l)
161
162DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
163
164/*
165 * Standard memory resources
166 */
167static struct resource mem_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700168 {
169 .name = "Video RAM",
170 .start = 0,
171 .end = 0,
172 .flags = IORESOURCE_MEM
173 },
174 {
Kees Cooka36d8e52012-01-18 01:57:21 +0100175 .name = "Kernel code",
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700176 .start = 0,
177 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100178 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700179 },
180 {
181 .name = "Kernel data",
182 .start = 0,
183 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +0100184 .flags = IORESOURCE_SYSTEM_RAM
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186};
187
188#define video_ram mem_res[0]
189#define kernel_code mem_res[1]
190#define kernel_data mem_res[2]
191
192static struct resource io_res[] = {
Greg Kroah-Hartman740e5182006-06-12 14:47:06 -0700193 {
194 .name = "reserved",
195 .start = 0x3bc,
196 .end = 0x3be,
197 .flags = IORESOURCE_IO | IORESOURCE_BUSY
198 },
199 {
200 .name = "reserved",
201 .start = 0x378,
202 .end = 0x37f,
203 .flags = IORESOURCE_IO | IORESOURCE_BUSY
204 },
205 {
206 .name = "reserved",
207 .start = 0x278,
208 .end = 0x27f,
209 .flags = IORESOURCE_IO | IORESOURCE_BUSY
210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211};
212
213#define lp0 io_res[0]
214#define lp1 io_res[1]
215#define lp2 io_res[2]
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217static const char *proc_arch[] = {
218 "undefined/unknown",
219 "3",
220 "4",
221 "4T",
222 "5",
223 "5T",
224 "5TE",
225 "5TEJ",
226 "6TEJ",
Catalin Marinas6b090a22006-01-12 16:28:16 +0000227 "7",
Catalin Marinas55bdd692010-05-21 18:06:41 +0100228 "7M",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 "?(12)",
230 "?(13)",
231 "?(14)",
232 "?(15)",
233 "?(16)",
234 "?(17)",
235};
236
Catalin Marinas55bdd692010-05-21 18:06:41 +0100237#ifdef CONFIG_CPU_V7M
238static int __get_cpu_architecture(void)
239{
240 return CPU_ARCH_ARMv7M;
241}
242#else
Dave Martin2ecccf92011-08-19 17:58:35 +0100243static int __get_cpu_architecture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 int cpu_arch;
246
Russell King0ba8b9b2008-08-10 18:08:10 +0100247 if ((read_cpuid_id() & 0x0008f000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 cpu_arch = CPU_ARCH_UNKNOWN;
Russell King0ba8b9b2008-08-10 18:08:10 +0100249 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
250 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
251 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
252 cpu_arch = (read_cpuid_id() >> 16) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 if (cpu_arch)
254 cpu_arch += CPU_ARCH_ARMv3;
Russell King0ba8b9b2008-08-10 18:08:10 +0100255 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
Catalin Marinas180005c2007-09-25 16:49:45 +0100256 /* Revised CPUID format. Read the Memory Model Feature
257 * Register 0 and check for VMSAv7 or PMSAv7 */
Mason526299c2015-03-17 21:37:25 +0100258 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
Catalin Marinas315cfe72011-02-15 18:06:57 +0100259 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
260 (mmfr0 & 0x000000f0) >= 0x00000030)
Catalin Marinas180005c2007-09-25 16:49:45 +0100261 cpu_arch = CPU_ARCH_ARMv7;
262 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
263 (mmfr0 & 0x000000f0) == 0x00000020)
264 cpu_arch = CPU_ARCH_ARMv6;
265 else
266 cpu_arch = CPU_ARCH_UNKNOWN;
267 } else
268 cpu_arch = CPU_ARCH_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270 return cpu_arch;
271}
Catalin Marinas55bdd692010-05-21 18:06:41 +0100272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Dave Martin2ecccf92011-08-19 17:58:35 +0100274int __pure cpu_architecture(void)
275{
276 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
277
278 return __cpu_architecture;
279}
280
Will Deacon8925ec42010-09-13 16:18:30 +0100281static int cpu_has_aliasing_icache(unsigned int arch)
282{
283 int aliasing_icache;
284 unsigned int id_reg, num_sets, line_size;
285
Will Deacon7f94e9c2011-08-23 22:22:11 +0100286 /* PIPT caches never alias. */
287 if (icache_is_pipt())
288 return 0;
289
Will Deacon8925ec42010-09-13 16:18:30 +0100290 /* arch specifies the register format */
291 switch (arch) {
292 case CPU_ARCH_ARMv7:
Jonathan Austin26150aa2016-08-30 17:24:34 +0100293 set_csselr(CSSELR_ICACHE | CSSELR_L1);
Linus Walleij5fb31a92010-10-06 11:07:28 +0100294 isb();
Jonathan Austin26150aa2016-08-30 17:24:34 +0100295 id_reg = read_ccsidr();
Will Deacon8925ec42010-09-13 16:18:30 +0100296 line_size = 4 << ((id_reg & 0x7) + 2);
297 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
298 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
299 break;
300 case CPU_ARCH_ARMv6:
301 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
302 break;
303 default:
304 /* I-cache aliases will be handled by D-cache aliasing code */
305 aliasing_icache = 0;
306 }
307
308 return aliasing_icache;
309}
310
Russell Kingc0e95872008-09-25 15:35:28 +0100311static void __init cacheid_init(void)
312{
Russell Kingc0e95872008-09-25 15:35:28 +0100313 unsigned int arch = cpu_architecture();
314
Jonathan Austinf5a5c892016-08-30 17:27:19 +0100315 if (arch >= CPU_ARCH_ARMv6) {
Uwe Kleine-Königac52e832013-01-30 17:38:21 +0100316 unsigned int cachetype = read_cpuid_cachetype();
Jonathan Austinf5a5c892016-08-30 17:27:19 +0100317
Vladimir Murzind360a682017-06-12 13:35:52 +0100318 if ((arch == CPU_ARCH_ARMv7M) && !(cachetype & 0xf000f)) {
Jonathan Austinf5a5c892016-08-30 17:27:19 +0100319 cacheid = 0;
320 } else if ((cachetype & (7 << 29)) == 4 << 29) {
Catalin Marinasb57ee992009-03-03 11:44:12 +0100321 /* ARMv7 register format */
Will Deacon72dc53a2011-08-03 12:37:04 +0100322 arch = CPU_ARCH_ARMv7;
Catalin Marinasb57ee992009-03-03 11:44:12 +0100323 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100324 switch (cachetype & (3 << 14)) {
325 case (1 << 14):
Catalin Marinasb57ee992009-03-03 11:44:12 +0100326 cacheid |= CACHEID_ASID_TAGGED;
Will Deacon7f94e9c2011-08-23 22:22:11 +0100327 break;
328 case (3 << 14):
329 cacheid |= CACHEID_PIPT;
330 break;
331 }
Will Deacon8925ec42010-09-13 16:18:30 +0100332 } else {
Will Deacon72dc53a2011-08-03 12:37:04 +0100333 arch = CPU_ARCH_ARMv6;
334 if (cachetype & (1 << 23))
335 cacheid = CACHEID_VIPT_ALIASING;
336 else
337 cacheid = CACHEID_VIPT_NONALIASING;
Will Deacon8925ec42010-09-13 16:18:30 +0100338 }
Will Deacon72dc53a2011-08-03 12:37:04 +0100339 if (cpu_has_aliasing_icache(arch))
340 cacheid |= CACHEID_VIPT_I_ALIASING;
Russell Kingc0e95872008-09-25 15:35:28 +0100341 } else {
342 cacheid = CACHEID_VIVT;
343 }
Russell King2b4ae1f2008-09-25 15:39:20 +0100344
Olof Johansson1b0f6682013-12-05 18:29:35 +0100345 pr_info("CPU: %s data cache, %s instruction cache\n",
Russell King2b4ae1f2008-09-25 15:39:20 +0100346 cache_is_vivt() ? "VIVT" :
347 cache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100348 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
Russell King2b4ae1f2008-09-25 15:39:20 +0100349 cache_is_vivt() ? "VIVT" :
350 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
Will Deacon8925ec42010-09-13 16:18:30 +0100351 icache_is_vipt_aliasing() ? "VIPT aliasing" :
Will Deacon7f94e9c2011-08-23 22:22:11 +0100352 icache_is_pipt() ? "PIPT" :
Russell King2b4ae1f2008-09-25 15:39:20 +0100353 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
Russell Kingc0e95872008-09-25 15:35:28 +0100354}
355
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356/*
357 * These functions re-use the assembly code in head.S, which
358 * already provide the required functionality.
359 */
Russell King0f44ba12006-02-24 21:04:56 +0000360extern struct proc_info_list *lookup_processor_type(unsigned int);
Russell King6fc31d52011-01-12 17:50:42 +0000361
Grant Likely93c02ab2011-04-28 14:27:21 -0600362void __init early_print(const char *str, ...)
Russell King6fc31d52011-01-12 17:50:42 +0000363{
364 extern void printascii(const char *);
365 char buf[256];
366 va_list ap;
367
368 va_start(ap, str);
369 vsnprintf(buf, sizeof(buf), str, ap);
370 va_end(ap);
371
372#ifdef CONFIG_DEBUG_LL
373 printascii(buf);
374#endif
375 printk("%s", buf);
376}
377
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100378#ifdef CONFIG_ARM_PATCH_IDIV
379
380static inline u32 __attribute_const__ sdiv_instruction(void)
381{
382 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
383 /* "sdiv r0, r0, r1" */
384 u32 insn = __opcode_thumb32_compose(0xfb90, 0xf0f1);
385 return __opcode_to_mem_thumb32(insn);
386 }
387
388 /* "sdiv r0, r0, r1" */
389 return __opcode_to_mem_arm(0xe710f110);
390}
391
392static inline u32 __attribute_const__ udiv_instruction(void)
393{
394 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
395 /* "udiv r0, r0, r1" */
396 u32 insn = __opcode_thumb32_compose(0xfbb0, 0xf0f1);
397 return __opcode_to_mem_thumb32(insn);
398 }
399
400 /* "udiv r0, r0, r1" */
401 return __opcode_to_mem_arm(0xe730f110);
402}
403
404static inline u32 __attribute_const__ bx_lr_instruction(void)
405{
406 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
407 /* "bx lr; nop" */
408 u32 insn = __opcode_thumb32_compose(0x4770, 0x46c0);
409 return __opcode_to_mem_thumb32(insn);
410 }
411
412 /* "bx lr" */
413 return __opcode_to_mem_arm(0xe12fff1e);
414}
415
416static void __init patch_aeabi_idiv(void)
417{
418 extern void __aeabi_uidiv(void);
419 extern void __aeabi_idiv(void);
420 uintptr_t fn_addr;
421 unsigned int mask;
422
423 mask = IS_ENABLED(CONFIG_THUMB2_KERNEL) ? HWCAP_IDIVT : HWCAP_IDIVA;
424 if (!(elf_hwcap & mask))
425 return;
426
427 pr_info("CPU: div instructions available: patching division code\n");
428
429 fn_addr = ((uintptr_t)&__aeabi_uidiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100430 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100431 ((u32 *)fn_addr)[0] = udiv_instruction();
432 ((u32 *)fn_addr)[1] = bx_lr_instruction();
433 flush_icache_range(fn_addr, fn_addr + 8);
434
435 fn_addr = ((uintptr_t)&__aeabi_idiv) & ~1;
Nicolas Pitre208fae52016-03-14 02:55:45 +0100436 asm ("" : "+g" (fn_addr));
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100437 ((u32 *)fn_addr)[0] = sdiv_instruction();
438 ((u32 *)fn_addr)[1] = bx_lr_instruction();
439 flush_icache_range(fn_addr, fn_addr + 8);
440}
441
442#else
443static inline void patch_aeabi_idiv(void) { }
444#endif
445
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100446static void __init cpuid_init_hwcaps(void)
447{
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100448 int block;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100449 u32 isar5;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100450
451 if (cpu_architecture() < CPU_ARCH_ARMv7)
452 return;
453
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100454 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
455 if (block >= 2)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100456 elf_hwcap |= HWCAP_IDIVA;
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100457 if (block >= 1)
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100458 elf_hwcap |= HWCAP_IDIVT;
Will Deacona469abd2013-04-08 17:13:12 +0100459
460 /* LPAE implies atomic ldrd/strd instructions */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100461 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
462 if (block >= 5)
Will Deacona469abd2013-04-08 17:13:12 +0100463 elf_hwcap |= HWCAP_LPAE;
Ard Biesheuvela092aed2015-03-19 19:04:05 +0100464
465 /* check for supported v8 Crypto instructions */
466 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
467
468 block = cpuid_feature_extract_field(isar5, 4);
469 if (block >= 2)
470 elf_hwcap2 |= HWCAP2_PMULL;
471 if (block >= 1)
472 elf_hwcap2 |= HWCAP2_AES;
473
474 block = cpuid_feature_extract_field(isar5, 8);
475 if (block >= 1)
476 elf_hwcap2 |= HWCAP2_SHA1;
477
478 block = cpuid_feature_extract_field(isar5, 12);
479 if (block >= 1)
480 elf_hwcap2 |= HWCAP2_SHA2;
481
482 block = cpuid_feature_extract_field(isar5, 16);
483 if (block >= 1)
484 elf_hwcap2 |= HWCAP2_CRC32;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100485}
486
Russell King58171bf2014-07-04 16:41:21 +0100487static void __init elf_hwcap_fixup(void)
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100488{
Russell King58171bf2014-07-04 16:41:21 +0100489 unsigned id = read_cpuid_id();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100490
491 /*
492 * HWCAP_TLS is available only on 1136 r1p0 and later,
493 * see also kuser_get_tls_init.
494 */
Russell King58171bf2014-07-04 16:41:21 +0100495 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
496 ((id >> 20) & 3) == 0) {
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100497 elf_hwcap &= ~HWCAP_TLS;
Russell King58171bf2014-07-04 16:41:21 +0100498 return;
499 }
500
501 /* Verify if CPUID scheme is implemented */
502 if ((id & 0x000f0000) != 0x000f0000)
503 return;
504
505 /*
506 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
507 * avoid advertising SWP; it may not be atomic with
508 * multiprocessing cores.
509 */
Ard Biesheuvelb8c95922015-03-19 19:03:25 +0100510 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
511 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
Vladimir Murzin03f12172016-04-19 12:35:20 +0100512 cpuid_feature_extract(CPUID_EXT_ISAR4, 20) >= 3))
Russell King58171bf2014-07-04 16:41:21 +0100513 elf_hwcap &= ~HWCAP_SWP;
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100514}
515
Russell Kingb69874e2011-06-21 18:57:31 +0100516/*
517 * cpu_init - initialise one CPU.
518 *
519 * cpu_init sets up the per-CPU stacks.
520 */
Jon Medhurst1783d452013-04-25 14:40:22 +0100521void notrace cpu_init(void)
Russell Kingb69874e2011-06-21 18:57:31 +0100522{
Catalin Marinas55bdd692010-05-21 18:06:41 +0100523#ifndef CONFIG_CPU_V7M
Russell Kingb69874e2011-06-21 18:57:31 +0100524 unsigned int cpu = smp_processor_id();
525 struct stack *stk = &stacks[cpu];
526
527 if (cpu >= NR_CPUS) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100528 pr_crit("CPU%u: bad primary CPU number\n", cpu);
Russell Kingb69874e2011-06-21 18:57:31 +0100529 BUG();
530 }
531
Rob Herring14318efb2012-11-29 20:39:54 +0100532 /*
533 * This only works on resume and secondary cores. For booting on the
534 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
535 */
536 set_my_cpu_offset(per_cpu_offset(cpu));
537
Russell Kingb69874e2011-06-21 18:57:31 +0100538 cpu_proc_init();
539
540 /*
541 * Define the placement constraint for the inline asm directive below.
542 * In Thumb-2, msr with an immediate value is not allowed.
543 */
544#ifdef CONFIG_THUMB2_KERNEL
545#define PLC "r"
546#else
547#define PLC "I"
548#endif
549
550 /*
551 * setup stacks for re-entrant exception handlers
552 */
553 __asm__ (
554 "msr cpsr_c, %1\n\t"
555 "add r14, %0, %2\n\t"
556 "mov sp, r14\n\t"
557 "msr cpsr_c, %3\n\t"
558 "add r14, %0, %4\n\t"
559 "mov sp, r14\n\t"
560 "msr cpsr_c, %5\n\t"
561 "add r14, %0, %6\n\t"
562 "mov sp, r14\n\t"
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100563 "msr cpsr_c, %7\n\t"
564 "add r14, %0, %8\n\t"
565 "mov sp, r14\n\t"
566 "msr cpsr_c, %9"
Russell Kingb69874e2011-06-21 18:57:31 +0100567 :
568 : "r" (stk),
569 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
570 "I" (offsetof(struct stack, irq[0])),
571 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
572 "I" (offsetof(struct stack, abt[0])),
573 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
574 "I" (offsetof(struct stack, und[0])),
Daniel Thompsonc0e7f7e2014-09-17 17:12:06 +0100575 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
576 "I" (offsetof(struct stack, fiq[0])),
Russell Kingb69874e2011-06-21 18:57:31 +0100577 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
578 : "r14");
Catalin Marinas55bdd692010-05-21 18:06:41 +0100579#endif
Russell Kingb69874e2011-06-21 18:57:31 +0100580}
581
Lorenzo Pieralisi18d7f152013-06-19 10:40:48 +0100582u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
Will Deaconeb504392012-01-20 12:01:12 +0100583
584void __init smp_setup_processor_id(void)
585{
586 int i;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000587 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
588 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
Will Deaconeb504392012-01-20 12:01:12 +0100589
590 cpu_logical_map(0) = cpu;
Lorenzo Pieralisicb8cf4f2012-11-08 18:05:56 +0000591 for (i = 1; i < nr_cpu_ids; ++i)
Will Deaconeb504392012-01-20 12:01:12 +0100592 cpu_logical_map(i) = i == cpu ? 0 : i;
593
Ming Lei9394c1c2013-03-11 13:52:12 +0100594 /*
595 * clear __my_cpu_offset on boot CPU to avoid hang caused by
596 * using percpu variable early, for example, lockdep will
597 * access percpu variable inside lock_release
598 */
599 set_my_cpu_offset(0);
600
Olof Johansson1b0f6682013-12-05 18:29:35 +0100601 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
Will Deaconeb504392012-01-20 12:01:12 +0100602}
603
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +0100604struct mpidr_hash mpidr_hash;
605#ifdef CONFIG_SMP
606/**
607 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
608 * level in order to build a linear index from an
609 * MPIDR value. Resulting algorithm is a collision
610 * free hash carried out through shifting and ORing
611 */
612static void __init smp_build_mpidr_hash(void)
613{
614 u32 i, affinity;
615 u32 fs[3], bits[3], ls, mask = 0;
616 /*
617 * Pre-scan the list of MPIDRS and filter out bits that do
618 * not contribute to affinity levels, ie they never toggle.
619 */
620 for_each_possible_cpu(i)
621 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
622 pr_debug("mask of set bits 0x%x\n", mask);
623 /*
624 * Find and stash the last and first bit set at all affinity levels to
625 * check how many bits are required to represent them.
626 */
627 for (i = 0; i < 3; i++) {
628 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
629 /*
630 * Find the MSB bit and LSB bits position
631 * to determine how many bits are required
632 * to express the affinity level.
633 */
634 ls = fls(affinity);
635 fs[i] = affinity ? ffs(affinity) - 1 : 0;
636 bits[i] = ls - fs[i];
637 }
638 /*
639 * An index can be created from the MPIDR by isolating the
640 * significant bits at each affinity level and by shifting
641 * them in order to compress the 24 bits values space to a
642 * compressed set of values. This is equivalent to hashing
643 * the MPIDR through shifting and ORing. It is a collision free
644 * hash though not minimal since some levels might contain a number
645 * of CPUs that is not an exact power of 2 and their bit
646 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
647 */
648 mpidr_hash.shift_aff[0] = fs[0];
649 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
650 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
651 (bits[1] + bits[0]);
652 mpidr_hash.mask = mask;
653 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
654 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
655 mpidr_hash.shift_aff[0],
656 mpidr_hash.shift_aff[1],
657 mpidr_hash.shift_aff[2],
658 mpidr_hash.mask,
659 mpidr_hash.bits);
660 /*
661 * 4x is an arbitrary value used to warn on a hash table much bigger
662 * than expected on most systems.
663 */
664 if (mpidr_hash_size() > 4 * num_possible_cpus())
665 pr_warn("Large number of MPIDR hash buckets detected\n");
666 sync_cache_w(&mpidr_hash);
667}
668#endif
669
Russell King65987a82018-07-19 11:59:56 +0100670/*
671 * locate processor in the list of supported processor types. The linker
672 * builds this table for us from the entries in arch/arm/mm/proc-*.S
673 */
674struct proc_info_list *lookup_processor(u32 midr)
675{
676 struct proc_info_list *list = lookup_processor_type(midr);
677
678 if (!list) {
679 pr_err("CPU%u: configuration botched (ID %08x), CPU halted\n",
680 smp_processor_id(), midr);
681 while (1)
682 /* can't use cpu_relax() here as it may require MMU setup */;
683 }
684
685 return list;
686}
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688static void __init setup_processor(void)
689{
Russell King65987a82018-07-19 11:59:56 +0100690 unsigned int midr = read_cpuid_id();
691 struct proc_info_list *list = lookup_processor(midr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693 cpu_name = list->cpu_name;
Dave Martin2ecccf92011-08-19 17:58:35 +0100694 __cpu_architecture = __get_cpu_architecture();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
696#ifdef MULTI_CPU
697 processor = *list->proc;
698#endif
699#ifdef MULTI_TLB
700 cpu_tlb = *list->tlb;
701#endif
702#ifdef MULTI_USER
703 cpu_user = *list->user;
704#endif
705#ifdef MULTI_CACHE
706 cpu_cache = *list->cache;
707#endif
708
Olof Johansson1b0f6682013-12-05 18:29:35 +0100709 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
Russell King65987a82018-07-19 11:59:56 +0100710 list->cpu_name, midr, midr & 15,
Russell King4585eaf2014-04-13 18:47:34 +0100711 proc_arch[cpu_architecture()], get_cr());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
Will Deacona34dbfb2011-11-11 11:35:58 +0100713 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
714 list->arch_name, ENDIANNESS);
715 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
716 list->elf_name, ENDIANNESS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 elf_hwcap = list->elf_hwcap;
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100718
719 cpuid_init_hwcaps();
Nicolas Pitre42f25bd2015-12-12 02:49:21 +0100720 patch_aeabi_idiv();
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100721
Catalin Marinasadeff422006-04-10 21:32:35 +0100722#ifndef CONFIG_ARM_THUMB
Stephen Boydc40e3642013-03-18 19:44:14 +0100723 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
Catalin Marinasadeff422006-04-10 21:32:35 +0100724#endif
Russell Kingca8f0b02014-05-27 20:34:28 +0100725#ifdef CONFIG_MMU
726 init_default_cache_policy(list->__cpu_mm_mmu_flags);
727#endif
Rob Herring92871b92013-10-09 17:26:44 +0100728 erratum_a15_798181_init();
729
Russell King58171bf2014-07-04 16:41:21 +0100730 elf_hwcap_fixup();
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100731
Russell Kingc0e95872008-09-25 15:35:28 +0100732 cacheid_init();
Russell Kingb69874e2011-06-21 18:57:31 +0100733 cpu_init();
Russell Kingccea7a12005-05-31 22:22:32 +0100734}
735
Grant Likely93c02ab2011-04-28 14:27:21 -0600736void __init dump_machine_table(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Russell Kingff69a4c2013-07-26 14:55:59 +0100738 const struct machine_desc *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Grant Likely62913192011-04-28 14:27:21 -0600740 early_print("Available machine support:\n\nID (hex)\tNAME\n");
741 for_each_machine_desc(p)
Nicolas Pitredce72dd2011-02-21 07:00:32 +0100742 early_print("%08x\t%s\n", p->nr, p->name);
743
744 early_print("\nPlease check your kernel config and/or bootloader.\n");
745
746 while (true)
747 /* can't use cpu_relax() here as it may require MMU setup */;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
749
Magnus Damm6a5014a2013-10-22 17:53:16 +0100750int __init arm_add_memory(u64 start, u64 size)
Russell King3a669412005-06-22 21:43:10 +0100751{
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100752 u64 aligned_start;
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400753
Russell King3a669412005-06-22 21:43:10 +0100754 /*
755 * Ensure that start/size are aligned to a page boundary.
Masahiro Yamada909ba292015-01-20 04:38:25 +0100756 * Size is rounded down, start is rounded up.
Russell King3a669412005-06-22 21:43:10 +0100757 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100758 aligned_start = PAGE_ALIGN(start);
Masahiro Yamada909ba292015-01-20 04:38:25 +0100759 if (aligned_start > start + size)
760 size = 0;
761 else
762 size -= aligned_start - start;
Will Deacone5ab8582012-04-12 17:15:08 +0100763
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100764#ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
765 if (aligned_start > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100766 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
767 (long long)start);
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100768 return -EINVAL;
769 }
770
771 if (aligned_start + size > ULONG_MAX) {
Olof Johansson1b0f6682013-12-05 18:29:35 +0100772 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
773 (long long)start);
Will Deacone5ab8582012-04-12 17:15:08 +0100774 /*
775 * To ensure bank->start + bank->size is representable in
776 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
777 * This means we lose a page after masking.
778 */
Magnus Damm6d7d5da2013-10-22 17:59:54 +0100779 size = ULONG_MAX - aligned_start;
Will Deacone5ab8582012-04-12 17:15:08 +0100780 }
781#endif
782
Russell King571b1432014-01-11 11:22:18 +0000783 if (aligned_start < PHYS_OFFSET) {
784 if (aligned_start + size <= PHYS_OFFSET) {
785 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
786 aligned_start, aligned_start + size);
787 return -EINVAL;
788 }
789
790 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
791 aligned_start, (u64)PHYS_OFFSET);
792
793 size -= PHYS_OFFSET - aligned_start;
794 aligned_start = PHYS_OFFSET;
795 }
796
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100797 start = aligned_start;
798 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400799
800 /*
801 * Check whether this memory region has non-zero size or
802 * invalid node number.
803 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100804 if (size == 0)
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400805 return -EINVAL;
806
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100807 memblock_add(start, size);
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400808 return 0;
Russell King3a669412005-06-22 21:43:10 +0100809}
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811/*
812 * Pick out the memory size. We look for mem=size@start,
813 * where start and size are "size[KkMm]"
814 */
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100815
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100816static int __init early_mem(char *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817{
818 static int usermem __initdata = 0;
Magnus Damm6a5014a2013-10-22 17:53:16 +0100819 u64 size;
820 u64 start;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100821 char *endp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 /*
824 * If the user specifies memory size, we
825 * blow away any automatically generated
826 * size.
827 */
828 if (usermem == 0) {
829 usermem = 1;
Laura Abbott1c2f87c2014-04-13 22:54:58 +0100830 memblock_remove(memblock_start_of_DRAM(),
831 memblock_end_of_DRAM() - memblock_start_of_DRAM());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 }
833
834 start = PHYS_OFFSET;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100835 size = memparse(p, &endp);
836 if (*endp == '@')
837 start = memparse(endp + 1, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
Andrew Morton1c97b732006-04-20 21:41:18 +0100839 arm_add_memory(start, size);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100840
841 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100843early_param("mem", early_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Russell Kingff69a4c2013-07-26 14:55:59 +0100845static void __init request_standard_resources(const struct machine_desc *mdesc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846{
Dima Zavin11b93692011-01-14 23:05:14 +0100847 struct memblock_region *region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Russell King37efe642008-12-01 11:53:07 +0000850 kernel_code.start = virt_to_phys(_text);
Kees Cook14c4a532016-06-23 21:28:47 +0100851 kernel_code.end = virt_to_phys(__init_begin - 1);
Russell King842eab42010-10-01 14:12:22 +0100852 kernel_data.start = virt_to_phys(_sdata);
Russell King37efe642008-12-01 11:53:07 +0000853 kernel_data.end = virt_to_phys(_end - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Dima Zavin11b93692011-01-14 23:05:14 +0100855 for_each_memblock(memory, region) {
Russell King966fab02016-08-02 14:05:51 -0700856 phys_addr_t start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
857 phys_addr_t end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
858 unsigned long boot_alias_start;
859
860 /*
861 * Some systems have a special memory alias which is only
862 * used for booting. We need to advertise this region to
863 * kexec-tools so they know where bootable RAM is located.
864 */
865 boot_alias_start = phys_to_idmap(start);
866 if (arm_has_idmap_alias() && boot_alias_start != IDMAP_INVALID_ADDR) {
867 res = memblock_virt_alloc(sizeof(*res), 0);
868 res->name = "System RAM (boot alias)";
869 res->start = boot_alias_start;
870 res->end = phys_to_idmap(end);
871 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
872 request_resource(&iomem_resource, res);
873 }
874
Santosh Shilimkarca474402014-02-06 19:50:35 +0100875 res = memblock_virt_alloc(sizeof(*res), 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 res->name = "System RAM";
Russell King966fab02016-08-02 14:05:51 -0700877 res->start = start;
878 res->end = end;
Toshi Kani35d98e92016-01-26 21:57:22 +0100879 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880
881 request_resource(&iomem_resource, res);
882
883 if (kernel_code.start >= res->start &&
884 kernel_code.end <= res->end)
885 request_resource(res, &kernel_code);
886 if (kernel_data.start >= res->start &&
887 kernel_data.end <= res->end)
888 request_resource(res, &kernel_data);
889 }
890
891 if (mdesc->video_start) {
892 video_ram.start = mdesc->video_start;
893 video_ram.end = mdesc->video_end;
894 request_resource(&iomem_resource, &video_ram);
895 }
896
897 /*
898 * Some machines don't have the possibility of ever
899 * possessing lp0, lp1 or lp2
900 */
901 if (mdesc->reserve_lp0)
902 request_resource(&ioport_resource, &lp0);
903 if (mdesc->reserve_lp1)
904 request_resource(&ioport_resource, &lp1);
905 if (mdesc->reserve_lp2)
906 request_resource(&ioport_resource, &lp2);
907}
908
Ard Biesheuvel801820b2016-04-25 21:06:53 +0100909#if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE) || \
910 defined(CONFIG_EFI)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911struct screen_info screen_info = {
912 .orig_video_lines = 30,
913 .orig_video_cols = 80,
914 .orig_video_mode = 0,
915 .orig_video_ega_bx = 0,
916 .orig_video_isVGA = 1,
917 .orig_video_points = 8
918};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919#endif
920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921static int __init customize_machine(void)
922{
Arnd Bergmann883a1062013-01-31 17:51:18 +0000923 /*
924 * customizes platform devices, or adds new ones
925 * On DT based machines, we fall back to populating the
926 * machine from the device tree, if no callback is provided,
927 * otherwise we would always need an init_machine callback.
928 */
Russell King8ff14432010-12-20 10:18:36 +0000929 if (machine_desc->init_machine)
930 machine_desc->init_machine();
Kefeng Wang850bea22016-06-01 14:52:56 +0800931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 return 0;
933}
934arch_initcall(customize_machine);
935
Shawn Guo90de4132012-04-25 22:24:44 +0800936static int __init init_machine_late(void)
937{
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100938 struct device_node *root;
939 int ret;
940
Shawn Guo90de4132012-04-25 22:24:44 +0800941 if (machine_desc->init_late)
942 machine_desc->init_late();
Paul Kocialkowski3f599872015-05-06 15:23:56 +0100943
944 root = of_find_node_by_path("/");
945 if (root) {
946 ret = of_property_read_string(root, "serial-number",
947 &system_serial);
948 if (ret)
949 system_serial = NULL;
950 }
951
952 if (!system_serial)
953 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
954 system_serial_high,
955 system_serial_low);
956
Shawn Guo90de4132012-04-25 22:24:44 +0800957 return 0;
958}
959late_initcall(init_machine_late);
960
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100961#ifdef CONFIG_KEXEC
Russell King61603012016-03-14 19:34:37 +0000962/*
963 * The crash region must be aligned to 128MB to avoid
964 * zImage relocating below the reserved region.
965 */
966#define CRASH_ALIGN (128 << 20)
Russell King61603012016-03-14 19:34:37 +0000967
Mika Westerberg3c57fb42010-05-10 09:20:22 +0100968static inline unsigned long long get_total_mem(void)
969{
970 unsigned long total;
971
972 total = max_low_pfn - min_low_pfn;
973 return total << PAGE_SHIFT;
974}
975
976/**
977 * reserve_crashkernel() - reserves memory are for crash kernel
978 *
979 * This function reserves memory area given in "crashkernel=" kernel command
980 * line parameter. The memory reserved is used by a dump capture kernel when
981 * primary kernel is crashing.
982 */
983static void __init reserve_crashkernel(void)
984{
985 unsigned long long crash_size, crash_base;
986 unsigned long long total_mem;
987 int ret;
988
989 total_mem = get_total_mem();
990 ret = parse_crashkernel(boot_command_line, total_mem,
991 &crash_size, &crash_base);
992 if (ret)
993 return;
994
Russell King61603012016-03-14 19:34:37 +0000995 if (crash_base <= 0) {
Russell Kingd0506a22016-04-01 14:47:36 +0100996 unsigned long long crash_max = idmap_to_phys((u32)~0);
Russell King67556d72017-07-19 23:01:38 +0100997 unsigned long long lowmem_max = __pa(high_memory - 1) + 1;
998 if (crash_max > lowmem_max)
999 crash_max = lowmem_max;
Russell King61603012016-03-14 19:34:37 +00001000 crash_base = memblock_find_in_range(CRASH_ALIGN, crash_max,
1001 crash_size, CRASH_ALIGN);
1002 if (!crash_base) {
1003 pr_err("crashkernel reservation failed - No suitable area found.\n");
1004 return;
1005 }
1006 } else {
1007 unsigned long long start;
1008
1009 start = memblock_find_in_range(crash_base,
1010 crash_base + crash_size,
1011 crash_size, SECTION_SIZE);
1012 if (start != crash_base) {
1013 pr_err("crashkernel reservation failed - memory is in use.\n");
1014 return;
1015 }
1016 }
1017
Santosh Shilimkar84f452b2013-06-30 00:28:46 -04001018 ret = memblock_reserve(crash_base, crash_size);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001019 if (ret < 0) {
Olof Johansson1b0f6682013-12-05 18:29:35 +01001020 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
1021 (unsigned long)crash_base);
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001022 return;
1023 }
1024
Olof Johansson1b0f6682013-12-05 18:29:35 +01001025 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
1026 (unsigned long)(crash_size >> 20),
1027 (unsigned long)(crash_base >> 20),
1028 (unsigned long)(total_mem >> 20));
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001029
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001030 /* The crashk resource must always be located in normal mem */
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001031 crashk_res.start = crash_base;
1032 crashk_res.end = crash_base + crash_size - 1;
1033 insert_resource(&iomem_resource, &crashk_res);
Russell Kingf7f0b7d2016-08-02 14:05:48 -07001034
1035 if (arm_has_idmap_alias()) {
1036 /*
1037 * If we have a special RAM alias for use at boot, we
1038 * need to advertise to kexec tools where the alias is.
1039 */
1040 static struct resource crashk_boot_res = {
1041 .name = "Crash kernel (boot alias)",
1042 .flags = IORESOURCE_BUSY | IORESOURCE_MEM,
1043 };
1044
1045 crashk_boot_res.start = phys_to_idmap(crash_base);
1046 crashk_boot_res.end = crashk_boot_res.start + crash_size - 1;
1047 insert_resource(&iomem_resource, &crashk_boot_res);
1048 }
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001049}
1050#else
1051static inline void reserve_crashkernel(void) {}
1052#endif /* CONFIG_KEXEC */
1053
Dave Martin4588c342012-02-17 16:54:28 +00001054void __init hyp_mode_check(void)
1055{
1056#ifdef CONFIG_ARM_VIRT_EXT
Mark Rutland8fbac212013-07-18 17:20:33 +01001057 sync_boot_mode();
1058
Dave Martin4588c342012-02-17 16:54:28 +00001059 if (is_hyp_mode_available()) {
1060 pr_info("CPU: All CPU(s) started in HYP mode.\n");
1061 pr_info("CPU: Virtualization extensions available.\n");
1062 } else if (is_hyp_mode_mismatched()) {
1063 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
1064 __boot_cpu_mode & MODE_MASK);
1065 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
1066 } else
1067 pr_info("CPU: All CPU(s) started in SVC mode.\n");
1068#endif
1069}
1070
Grant Likely62913192011-04-28 14:27:21 -06001071void __init setup_arch(char **cmdline_p)
1072{
Russell Kingff69a4c2013-07-26 14:55:59 +01001073 const struct machine_desc *mdesc;
Grant Likely62913192011-04-28 14:27:21 -06001074
Grant Likely62913192011-04-28 14:27:21 -06001075 setup_processor();
Grant Likely93c02ab2011-04-28 14:27:21 -06001076 mdesc = setup_machine_fdt(__atags_pointer);
1077 if (!mdesc)
Alexander Shiyanb8b499c2012-12-12 08:32:11 +01001078 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
Russell King99cf8f92017-09-21 12:06:20 +01001079 if (!mdesc) {
1080 early_print("\nError: invalid dtb and unrecognized/unsupported machine ID\n");
1081 early_print(" r1=0x%08x, r2=0x%08x\n", __machine_arch_type,
1082 __atags_pointer);
1083 if (__atags_pointer)
1084 early_print(" r2[]=%*ph\n", 16,
1085 phys_to_virt(__atags_pointer));
1086 dump_machine_table();
1087 }
1088
Grant Likely62913192011-04-28 14:27:21 -06001089 machine_desc = mdesc;
1090 machine_name = mdesc->name;
Russell King719c9d12014-10-28 12:40:26 +00001091 dump_stack_set_arch_desc("%s", mdesc->name);
Grant Likely62913192011-04-28 14:27:21 -06001092
Robin Holt16d6d5b2013-07-08 16:01:39 -07001093 if (mdesc->reboot_mode != REBOOT_HARD)
1094 reboot_mode = mdesc->reboot_mode;
Grant Likely62913192011-04-28 14:27:21 -06001095
Russell King37efe642008-12-01 11:53:07 +00001096 init_mm.start_code = (unsigned long) _text;
1097 init_mm.end_code = (unsigned long) _etext;
1098 init_mm.end_data = (unsigned long) _edata;
1099 init_mm.brk = (unsigned long) _end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Jeremy Kerr48ab7e02010-01-27 01:13:31 +01001101 /* populate cmd_line too for later use, preserving boot_command_line */
1102 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
1103 *cmdline_p = cmd_line;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001104
Ard Biesheuvel29373672015-09-01 08:59:28 +02001105 early_fixmap_init();
1106 early_ioremap_init();
Stefan Agnera5f4c562015-08-13 00:01:52 +01001107
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001108 parse_early_param();
1109
Russell King1221ed12015-04-04 17:25:20 +01001110#ifdef CONFIG_MMU
Jon Medhurstb089c312017-04-10 11:13:59 +01001111 early_mm_init(mdesc);
Russell King1221ed12015-04-04 17:25:20 +01001112#endif
Santosh Shilimkar7c927322013-12-02 20:29:59 +01001113 setup_dma_zone(mdesc);
Shannon Zhao9b08aaa2016-04-07 20:03:28 +08001114 xen_early_init();
Ard Biesheuvelda58fb62015-09-24 13:49:52 -07001115 efi_init();
Laura Abbott98562652017-01-13 22:51:45 +01001116 /*
1117 * Make sure the calculation for lowmem/highmem is set appropriately
1118 * before reserving/allocating any mmeory
1119 */
Laura Abbott374d446d2017-01-13 22:51:08 +01001120 adjust_lowmem_bounds();
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001121 arm_memblock_init(mdesc);
Laura Abbott98562652017-01-13 22:51:45 +01001122 /* Memory may have been removed so recalculate the bounds. */
1123 adjust_lowmem_bounds();
Russell King2778f622010-07-09 16:27:52 +01001124
Ard Biesheuvel29373672015-09-01 08:59:28 +02001125 early_ioremap_reset();
1126
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001127 paging_init(mdesc);
Dima Zavin11b93692011-01-14 23:05:14 +01001128 request_standard_resources(mdesc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Russell Kinga5287212011-11-04 15:05:24 +00001130 if (mdesc->restart)
1131 arm_pm_restart = mdesc->restart;
1132
Grant Likely93c02ab2011-04-28 14:27:21 -06001133 unflatten_device_tree();
1134
Lorenzo Pieralisi55871642011-12-14 16:01:24 +00001135 arm_dt_init_cpu_maps();
Mark Rutlandbe120392015-07-31 15:46:19 +01001136 psci_dt_init();
Russell King7bbb7942006-02-16 11:08:09 +00001137#ifdef CONFIG_SMP
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001138 if (is_smp()) {
Jon Medhurstb382b942013-05-21 13:40:51 +00001139 if (!mdesc->smp_init || !mdesc->smp_init()) {
1140 if (psci_smp_available())
1141 smp_set_ops(&psci_smp_ops);
1142 else if (mdesc->smp)
1143 smp_set_ops(mdesc->smp);
1144 }
Russell Kingf00ec482010-09-04 10:47:48 +01001145 smp_init_cpus();
Lorenzo Pieralisi8cf72172013-05-16 10:32:09 +01001146 smp_build_mpidr_hash();
Marc Zyngierabcee5f2011-09-08 09:06:10 +01001147 }
Russell King7bbb7942006-02-16 11:08:09 +00001148#endif
Dave Martin4588c342012-02-17 16:54:28 +00001149
1150 if (!is_smp())
1151 hyp_mode_check();
1152
Mika Westerberg3c57fb42010-05-10 09:20:22 +01001153 reserve_crashkernel();
Russell King7bbb7942006-02-16 11:08:09 +00001154
eric miao52108642010-12-13 09:42:34 +01001155#ifdef CONFIG_MULTI_IRQ_HANDLER
1156 handle_arch_irq = mdesc->handle_irq;
1157#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159#ifdef CONFIG_VT
1160#if defined(CONFIG_VGA_CONSOLE)
1161 conswitchp = &vga_con;
1162#elif defined(CONFIG_DUMMY_CONSOLE)
1163 conswitchp = &dummy_con;
1164#endif
1165#endif
Russell Kingdec12e62010-12-16 13:49:34 +00001166
1167 if (mdesc->init_early)
1168 mdesc->init_early();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169}
1170
1171
1172static int __init topology_init(void)
1173{
1174 int cpu;
1175
Russell King66fb8bd2007-03-13 09:54:21 +00001176 for_each_possible_cpu(cpu) {
1177 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
Stephen Boyd787047e2015-07-29 00:34:48 +01001178 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
Russell King66fb8bd2007-03-13 09:54:21 +00001179 register_cpu(&cpuinfo->cpu, cpu);
1180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
1182 return 0;
1183}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184subsys_initcall(topology_init);
1185
Russell Kinge119bff2010-01-10 17:23:29 +00001186#ifdef CONFIG_HAVE_PROC_CPU
1187static int __init proc_cpu_init(void)
1188{
1189 struct proc_dir_entry *res;
1190
1191 res = proc_mkdir("cpu", NULL);
1192 if (!res)
1193 return -ENOMEM;
1194 return 0;
1195}
1196fs_initcall(proc_cpu_init);
1197#endif
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199static const char *hwcap_str[] = {
1200 "swp",
1201 "half",
1202 "thumb",
1203 "26bit",
1204 "fastmult",
1205 "fpa",
1206 "vfp",
1207 "edsp",
1208 "java",
Paul Gortmaker8f7f9432006-10-27 05:13:19 +01001209 "iwmmxt",
Lennert Buytenhek99e4a6d2006-12-18 00:59:10 +01001210 "crunch",
Catalin Marinas4369ae12008-11-06 13:23:06 +00001211 "thumbee",
Catalin Marinas2bedbdf2008-11-06 13:23:07 +00001212 "neon",
Catalin Marinas7279dc32009-02-11 13:13:56 +01001213 "vfpv3",
1214 "vfpv3d16",
Will Deacon254cdf82011-06-03 14:15:22 +01001215 "tls",
1216 "vfpv4",
1217 "idiva",
1218 "idivt",
Tetsuyuki Kobayashiab8d46c02013-07-22 14:58:17 +01001219 "vfpd32",
Will Deacona469abd2013-04-08 17:13:12 +01001220 "lpae",
Sudeep KarkadaNageshae9faebc2013-08-13 14:30:32 +01001221 "evtstrm",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 NULL
1223};
1224
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001225static const char *hwcap2_str[] = {
Ard Biesheuvel8258a982014-02-19 22:29:40 +01001226 "aes",
1227 "pmull",
1228 "sha1",
1229 "sha2",
1230 "crc32",
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001231 NULL
1232};
1233
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234static int c_show(struct seq_file *m, void *v)
1235{
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001236 int i, j;
1237 u32 cpuid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 for_each_online_cpu(i) {
Russell King15559722005-11-06 21:41:08 +00001240 /*
1241 * glibc reads /proc/cpuinfo to determine the number of
1242 * online processors, looking for lines beginning with
1243 * "processor". Give glibc what it expects.
1244 */
1245 seq_printf(m, "processor\t: %d\n", i);
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001246 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1247 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1248 cpu_name, cpuid & 15, elf_platform);
1249
Pavel Machek4bf9636c2015-01-04 20:01:23 +01001250#if defined(CONFIG_SMP)
1251 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1252 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1253 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1254#else
1255 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1256 loops_per_jiffy / (500000/HZ),
1257 (loops_per_jiffy / (5000/HZ)) % 100);
1258#endif
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001259 /* dump out the processor features */
1260 seq_puts(m, "Features\t: ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001262 for (j = 0; hwcap_str[j]; j++)
1263 if (elf_hwcap & (1 << j))
1264 seq_printf(m, "%s ", hwcap_str[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265
Ard Biesheuvelb342ea42014-02-19 22:28:40 +01001266 for (j = 0; hwcap2_str[j]; j++)
1267 if (elf_hwcap2 & (1 << j))
1268 seq_printf(m, "%s ", hwcap2_str[j]);
1269
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001270 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1271 seq_printf(m, "CPU architecture: %s\n",
1272 proc_arch[cpu_architecture()]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001274 if ((cpuid & 0x0008f000) == 0x00000000) {
1275 /* pre-ARM7 */
1276 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 } else {
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001278 if ((cpuid & 0x0008f000) == 0x00007000) {
1279 /* ARM7 */
1280 seq_printf(m, "CPU variant\t: 0x%02x\n",
1281 (cpuid >> 16) & 127);
1282 } else {
1283 /* post-ARM7 */
1284 seq_printf(m, "CPU variant\t: 0x%x\n",
1285 (cpuid >> 20) & 15);
1286 }
1287 seq_printf(m, "CPU part\t: 0x%03x\n",
1288 (cpuid >> 4) & 0xfff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 }
Lorenzo Pieralisib4b8f7702012-09-10 18:55:21 +01001290 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
1293 seq_printf(m, "Hardware\t: %s\n", machine_name);
1294 seq_printf(m, "Revision\t: %04x\n", system_rev);
Paul Kocialkowski3f599872015-05-06 15:23:56 +01001295 seq_printf(m, "Serial\t\t: %s\n", system_serial);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
1297 return 0;
1298}
1299
1300static void *c_start(struct seq_file *m, loff_t *pos)
1301{
1302 return *pos < 1 ? (void *)1 : NULL;
1303}
1304
1305static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1306{
1307 ++*pos;
1308 return NULL;
1309}
1310
1311static void c_stop(struct seq_file *m, void *v)
1312{
1313}
1314
Jan Engelhardt2ffd6e12008-01-22 20:41:07 +01001315const struct seq_operations cpuinfo_op = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 .start = c_start,
1317 .next = c_next,
1318 .stop = c_stop,
1319 .show = c_show
1320};