blob: 3f93a1f7abb5d4bf36627f54607f665fca5ddb59 [file] [log] [blame]
Andrew Chewff859ba2011-03-22 16:34:55 -07001/*
2 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
3 *
4 * Copyright (c) 2010, NVIDIA Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
19 */
Thierry Reding0ae20592017-01-12 17:07:42 +010020
Thierry Reding5fa40862017-01-12 17:07:43 +010021#include <linux/clk.h>
Andrew Chewff859ba2011-03-22 16:34:55 -070022#include <linux/delay.h>
Thierry Reding0ae20592017-01-12 17:07:42 +010023#include <linux/init.h>
24#include <linux/io.h>
25#include <linux/irq.h>
26#include <linux/kernel.h>
27#include <linux/module.h>
Randy Dunlapac316722018-06-19 22:47:28 -070028#include <linux/mod_devicetable.h>
Andrew Chewff859ba2011-03-22 16:34:55 -070029#include <linux/platform_device.h>
Laxman Dewangan3443ad02013-04-29 16:19:23 -070030#include <linux/pm.h>
Thierry Reding0ae20592017-01-12 17:07:42 +010031#include <linux/rtc.h>
32#include <linux/slab.h>
Andrew Chewff859ba2011-03-22 16:34:55 -070033
34/* set to 1 = busy every eight 32kHz clocks during copy of sec+msec to AHB */
35#define TEGRA_RTC_REG_BUSY 0x004
36#define TEGRA_RTC_REG_SECONDS 0x008
37/* when msec is read, the seconds are buffered into shadow seconds. */
38#define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
39#define TEGRA_RTC_REG_MILLI_SECONDS 0x010
40#define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
41#define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
42#define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
43#define TEGRA_RTC_REG_INTR_MASK 0x028
44/* write 1 bits to clear status bits */
45#define TEGRA_RTC_REG_INTR_STATUS 0x02c
46
47/* bits in INTR_MASK */
48#define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
49#define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
50#define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
51#define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
52#define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
53
54/* bits in INTR_STATUS */
55#define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
56#define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
57#define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
58#define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
59#define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
60
61struct tegra_rtc_info {
62 struct platform_device *pdev;
63 struct rtc_device *rtc_dev;
64 void __iomem *rtc_base; /* NULL if not initialized. */
Thierry Reding5fa40862017-01-12 17:07:43 +010065 struct clk *clk;
Andrew Chewff859ba2011-03-22 16:34:55 -070066 int tegra_rtc_irq; /* alarm and periodic irq */
67 spinlock_t tegra_rtc_lock;
68};
69
70/* RTC hardware is busy when it is updating its values over AHB once
71 * every eight 32kHz clocks (~250uS).
72 * outside of these updates the CPU is free to write.
73 * CPU is always free to read.
74 */
75static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
76{
77 return readl(info->rtc_base + TEGRA_RTC_REG_BUSY) & 1;
78}
79
80/* Wait for hardware to be ready for writing.
81 * This function tries to maximize the amount of time before the next update.
82 * It does this by waiting for the RTC to become busy with its periodic update,
83 * then returning once the RTC first becomes not busy.
84 * This periodic update (where the seconds and milliseconds are copied to the
85 * AHB side) occurs every eight 32kHz clocks (~250uS).
86 * The behavior of this function allows us to make some assumptions without
87 * introducing a race, because 250uS is plenty of time to read/write a value.
88 */
89static int tegra_rtc_wait_while_busy(struct device *dev)
90{
91 struct tegra_rtc_info *info = dev_get_drvdata(dev);
92
93 int retries = 500; /* ~490 us is the worst case, ~250 us is best. */
94
95 /* first wait for the RTC to become busy. this is when it
96 * posts its updated seconds+msec registers to AHB side. */
97 while (tegra_rtc_check_busy(info)) {
98 if (!retries--)
99 goto retry_failed;
100 udelay(1);
101 }
102
103 /* now we have about 250 us to manipulate registers */
104 return 0;
105
106retry_failed:
107 dev_err(dev, "write failed:retry count exceeded.\n");
108 return -ETIMEDOUT;
109}
110
111static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
112{
113 struct tegra_rtc_info *info = dev_get_drvdata(dev);
114 unsigned long sec, msec;
115 unsigned long sl_irq_flags;
116
117 /* RTC hardware copies seconds to shadow seconds when a read
118 * of milliseconds occurs. use a lock to keep other threads out. */
119 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
120
121 msec = readl(info->rtc_base + TEGRA_RTC_REG_MILLI_SECONDS);
122 sec = readl(info->rtc_base + TEGRA_RTC_REG_SHADOW_SECONDS);
123
124 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
125
126 rtc_time_to_tm(sec, tm);
127
Andy Shevchenkod54fb482018-12-04 23:23:27 +0200128 dev_vdbg(dev, "time read as %lu. %ptR\n", sec, tm);
Andrew Chewff859ba2011-03-22 16:34:55 -0700129
130 return 0;
131}
132
133static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
134{
135 struct tegra_rtc_info *info = dev_get_drvdata(dev);
136 unsigned long sec;
137 int ret;
138
139 /* convert tm to seconds. */
Andrew Chewff859ba2011-03-22 16:34:55 -0700140 rtc_tm_to_time(tm, &sec);
141
Andy Shevchenkod54fb482018-12-04 23:23:27 +0200142 dev_vdbg(dev, "time set to %lu. %ptR\n", sec, tm);
Andrew Chewff859ba2011-03-22 16:34:55 -0700143
144 /* seconds only written if wait succeeded. */
145 ret = tegra_rtc_wait_while_busy(dev);
146 if (!ret)
147 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS);
148
149 dev_vdbg(dev, "time read back as %d\n",
150 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS));
151
152 return ret;
153}
154
155static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
156{
157 struct tegra_rtc_info *info = dev_get_drvdata(dev);
158 unsigned long sec;
159 unsigned tmp;
160
161 sec = readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
162
163 if (sec == 0) {
164 /* alarm is disabled. */
165 alarm->enabled = 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700166 } else {
167 /* alarm is enabled. */
168 alarm->enabled = 1;
169 rtc_time_to_tm(sec, &alarm->time);
170 }
171
172 tmp = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
173 alarm->pending = (tmp & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
174
175 return 0;
176}
177
178static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
179{
180 struct tegra_rtc_info *info = dev_get_drvdata(dev);
181 unsigned status;
182 unsigned long sl_irq_flags;
183
184 tegra_rtc_wait_while_busy(dev);
185 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
186
187 /* read the original value, and OR in the flag. */
188 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
189 if (enabled)
190 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
191 else
192 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
193
194 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
195
196 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
197
198 return 0;
199}
200
201static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
202{
203 struct tegra_rtc_info *info = dev_get_drvdata(dev);
204 unsigned long sec;
205
206 if (alarm->enabled)
207 rtc_tm_to_time(&alarm->time, &sec);
208 else
209 sec = 0;
210
211 tegra_rtc_wait_while_busy(dev);
212 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
213 dev_vdbg(dev, "alarm read back as %d\n",
214 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
215
216 /* if successfully written and alarm is enabled ... */
217 if (sec) {
218 tegra_rtc_alarm_irq_enable(dev, 1);
Andy Shevchenkod54fb482018-12-04 23:23:27 +0200219 dev_vdbg(dev, "alarm set as %lu. %ptR\n", sec, &alarm->time);
Andrew Chewff859ba2011-03-22 16:34:55 -0700220 } else {
221 /* disable alarm if 0 or write error. */
222 dev_vdbg(dev, "alarm disabled\n");
223 tegra_rtc_alarm_irq_enable(dev, 0);
224 }
225
226 return 0;
227}
228
229static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
230{
231 if (!dev || !dev->driver)
232 return 0;
233
Joe Perches4395eb12015-04-15 16:17:51 -0700234 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
235
236 return 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700237}
238
239static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
240{
241 struct device *dev = data;
242 struct tegra_rtc_info *info = dev_get_drvdata(dev);
243 unsigned long events = 0;
244 unsigned status;
245 unsigned long sl_irq_flags;
246
247 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
248 if (status) {
249 /* clear the interrupt masks and status on any irq. */
250 tegra_rtc_wait_while_busy(dev);
251 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
252 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
253 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
254 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
255 }
256
257 /* check if Alarm */
258 if ((status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0))
259 events |= RTC_IRQF | RTC_AF;
260
261 /* check if Periodic */
262 if ((status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM))
263 events |= RTC_IRQF | RTC_PF;
264
265 rtc_update_irq(info->rtc_dev, 1, events);
266
267 return IRQ_HANDLED;
268}
269
Julia Lawall34c7b3a2016-08-31 10:05:25 +0200270static const struct rtc_class_ops tegra_rtc_ops = {
Andrew Chewff859ba2011-03-22 16:34:55 -0700271 .read_time = tegra_rtc_read_time,
272 .set_time = tegra_rtc_set_time,
273 .read_alarm = tegra_rtc_read_alarm,
274 .set_alarm = tegra_rtc_set_alarm,
275 .proc = tegra_rtc_proc,
276 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
277};
278
Joseph Lo2d79cf82013-01-04 15:34:45 -0800279static const struct of_device_id tegra_rtc_dt_match[] = {
280 { .compatible = "nvidia,tegra20-rtc", },
281 {}
282};
283MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
284
Jingoo Han51b38c62013-04-29 16:18:27 -0700285static int __init tegra_rtc_probe(struct platform_device *pdev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700286{
287 struct tegra_rtc_info *info;
288 struct resource *res;
289 int ret;
290
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700291 info = devm_kzalloc(&pdev->dev, sizeof(struct tegra_rtc_info),
292 GFP_KERNEL);
Andrew Chewff859ba2011-03-22 16:34:55 -0700293 if (!info)
294 return -ENOMEM;
295
296 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding8cbce1e2013-01-21 11:09:17 +0100297 info->rtc_base = devm_ioremap_resource(&pdev->dev, res);
298 if (IS_ERR(info->rtc_base))
299 return PTR_ERR(info->rtc_base);
Andrew Chewff859ba2011-03-22 16:34:55 -0700300
Thierry Redingfe0b5ce2018-09-21 12:12:09 +0200301 ret = platform_get_irq(pdev, 0);
302 if (ret <= 0) {
303 dev_err(&pdev->dev, "failed to get platform IRQ: %d\n", ret);
304 return ret;
305 }
306
307 info->tegra_rtc_irq = ret;
Andrew Chewff859ba2011-03-22 16:34:55 -0700308
Alexandre Bellonie1089802019-04-07 23:16:44 +0200309 info->rtc_dev = devm_rtc_allocate_device(&pdev->dev);
310 if (IS_ERR(info->rtc_dev))
311 return PTR_ERR(info->rtc_dev);
312
313 info->rtc_dev->ops = &tegra_rtc_ops;
314 info->rtc_dev->range_max = U32_MAX;
315
Thierry Reding5fa40862017-01-12 17:07:43 +0100316 info->clk = devm_clk_get(&pdev->dev, NULL);
317 if (IS_ERR(info->clk))
318 return PTR_ERR(info->clk);
319
320 ret = clk_prepare_enable(info->clk);
321 if (ret < 0)
322 return ret;
323
Andrew Chewff859ba2011-03-22 16:34:55 -0700324 /* set context info. */
325 info->pdev = pdev;
Uwe Kleine-Könige57ee012011-07-25 17:13:34 -0700326 spin_lock_init(&info->tegra_rtc_lock);
Andrew Chewff859ba2011-03-22 16:34:55 -0700327
328 platform_set_drvdata(pdev, info);
329
330 /* clear out the hardware. */
331 writel(0, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
332 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
333 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
334
335 device_init_wakeup(&pdev->dev, 1);
336
Hannu Heikkinen621bae72012-05-29 15:07:40 -0700337 ret = devm_request_irq(&pdev->dev, info->tegra_rtc_irq,
338 tegra_rtc_irq_handler, IRQF_TRIGGER_HIGH,
Laxman Dewangan57bff982013-04-29 16:19:24 -0700339 dev_name(&pdev->dev), &pdev->dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700340 if (ret) {
341 dev_err(&pdev->dev,
342 "Unable to request interrupt for device (err=%d).\n",
343 ret);
Thierry Reding5fa40862017-01-12 17:07:43 +0100344 goto disable_clk;
Andrew Chewff859ba2011-03-22 16:34:55 -0700345 }
346
Alexandre Bellonie1089802019-04-07 23:16:44 +0200347 ret = rtc_register_device(info->rtc_dev);
348 if (ret) {
349 dev_err(&pdev->dev, "Unable to register device (err=%d).\n",
350 ret);
351 goto disable_clk;
352 }
353
Andrew Chewff859ba2011-03-22 16:34:55 -0700354 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
355
356 return 0;
Thierry Reding5fa40862017-01-12 17:07:43 +0100357
358disable_clk:
359 clk_disable_unprepare(info->clk);
360 return ret;
361}
362
363static int tegra_rtc_remove(struct platform_device *pdev)
364{
365 struct tegra_rtc_info *info = platform_get_drvdata(pdev);
366
367 clk_disable_unprepare(info->clk);
368
369 return 0;
Andrew Chewff859ba2011-03-22 16:34:55 -0700370}
371
Laxman Dewangan38a62762013-04-29 16:19:21 -0700372#ifdef CONFIG_PM_SLEEP
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700373static int tegra_rtc_suspend(struct device *dev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700374{
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700375 struct tegra_rtc_info *info = dev_get_drvdata(dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700376
377 tegra_rtc_wait_while_busy(dev);
378
379 /* only use ALARM0 as a wake source. */
380 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
381 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
382 info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
383
384 dev_vdbg(dev, "alarm sec = %d\n",
385 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
386
387 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) irq:%d\n",
388 device_may_wakeup(dev), info->tegra_rtc_irq);
389
390 /* leave the alarms on as a wake source. */
391 if (device_may_wakeup(dev))
392 enable_irq_wake(info->tegra_rtc_irq);
393
394 return 0;
395}
396
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700397static int tegra_rtc_resume(struct device *dev)
Andrew Chewff859ba2011-03-22 16:34:55 -0700398{
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700399 struct tegra_rtc_info *info = dev_get_drvdata(dev);
Andrew Chewff859ba2011-03-22 16:34:55 -0700400
401 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
402 device_may_wakeup(dev));
403 /* alarms were left on as a wake source, turn them off. */
404 if (device_may_wakeup(dev))
405 disable_irq_wake(info->tegra_rtc_irq);
406
407 return 0;
408}
409#endif
410
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700411static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
412
Andrew Chewff859ba2011-03-22 16:34:55 -0700413static void tegra_rtc_shutdown(struct platform_device *pdev)
414{
415 dev_vdbg(&pdev->dev, "disabling interrupts.\n");
416 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
417}
418
419MODULE_ALIAS("platform:tegra_rtc");
420static struct platform_driver tegra_rtc_driver = {
Thierry Reding5fa40862017-01-12 17:07:43 +0100421 .remove = tegra_rtc_remove,
Andrew Chewff859ba2011-03-22 16:34:55 -0700422 .shutdown = tegra_rtc_shutdown,
423 .driver = {
424 .name = "tegra_rtc",
Joseph Lo2d79cf82013-01-04 15:34:45 -0800425 .of_match_table = tegra_rtc_dt_match,
Laxman Dewangan3443ad02013-04-29 16:19:23 -0700426 .pm = &tegra_rtc_pm_ops,
Andrew Chewff859ba2011-03-22 16:34:55 -0700427 },
Andrew Chewff859ba2011-03-22 16:34:55 -0700428};
429
Jingoo Han0e2c4812013-04-29 16:18:53 -0700430module_platform_driver_probe(tegra_rtc_driver, tegra_rtc_probe);
Andrew Chewff859ba2011-03-22 16:34:55 -0700431
432MODULE_AUTHOR("Jon Mayo <jmayo@nvidia.com>");
433MODULE_DESCRIPTION("driver for Tegra internal RTC");
434MODULE_LICENSE("GPL");