blob: 3c20d2d2686adeb26572a341bdbc3f34241b2729 [file] [log] [blame]
Dave Jiangc0d12172007-07-19 01:49:46 -07001/*
2 * Generic EDAC defs
3 *
4 * Author: Dave Jiang <djiang@mvista.com>
5 *
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -07006 * 2006-2008 (c) MontaVista Software, Inc. This file is licensed under
Dave Jiangc0d12172007-07-19 01:49:46 -07007 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 *
11 */
12#ifndef _LINUX_EDAC_H_
13#define _LINUX_EDAC_H_
14
Arun Sharma600634972011-07-26 16:09:06 -070015#include <linux/atomic.h>
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -030016#include <linux/device.h>
Paul Gortmaker313162d2012-01-30 11:46:54 -050017#include <linux/completion.h>
18#include <linux/workqueue.h>
Mauro Carvalho Chehab452a6bf2012-03-26 09:35:11 -030019#include <linux/debugfs.h>
Paul Gortmaker313162d2012-01-30 11:46:54 -050020
Mauro Carvalho Chehab0b892c72016-10-29 09:56:00 -020021#define EDAC_DEVICE_NAME_LEN 31
22
Paul Gortmaker313162d2012-01-30 11:46:54 -050023struct device;
Dave Jiangc0d12172007-07-19 01:49:46 -070024
25#define EDAC_OPSTATE_INVAL -1
26#define EDAC_OPSTATE_POLL 0
27#define EDAC_OPSTATE_NMI 1
28#define EDAC_OPSTATE_INT 2
29
30extern int edac_op_state;
Dave Jiang66ee2f92007-07-19 01:49:54 -070031extern int edac_err_assert;
Dave Jiangc0d12172007-07-19 01:49:46 -070032extern atomic_t edac_handlers;
Dave Jiangc0d12172007-07-19 01:49:46 -070033
34extern int edac_handler_set(void);
35extern void edac_atomic_assert_error(void);
Kay Sieversfe5ff8b2011-12-14 15:21:07 -080036extern struct bus_type *edac_get_sysfs_subsys(void);
Dave Jiangc0d12172007-07-19 01:49:46 -070037
Chen, Gongc700f012013-12-06 01:17:08 -050038enum {
39 EDAC_REPORTING_ENABLED,
40 EDAC_REPORTING_DISABLED,
41 EDAC_REPORTING_FORCE
42};
43
44extern int edac_report_status;
45#ifdef CONFIG_EDAC
46static inline int get_edac_report_status(void)
47{
48 return edac_report_status;
49}
50
51static inline void set_edac_report_status(int new)
52{
53 edac_report_status = new;
54}
55#else
56static inline int get_edac_report_status(void)
57{
58 return EDAC_REPORTING_DISABLED;
59}
60
61static inline void set_edac_report_status(int new)
62{
63}
64#endif
65
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -070066static inline void opstate_init(void)
67{
68 switch (edac_op_state) {
69 case EDAC_OPSTATE_POLL:
70 case EDAC_OPSTATE_NMI:
71 break;
72 default:
73 edac_op_state = EDAC_OPSTATE_POLL;
74 }
75 return;
76}
77
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -030078/* Max length of a DIMM label*/
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -030079#define EDAC_MC_LABEL_LEN 31
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -030080
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -030081/* Maximum size of the location string */
Chen, Gong56507692013-10-18 14:30:38 -070082#define LOCATION_SIZE 256
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -030083
84/* Defines the maximum number of labels that can be reported */
85#define EDAC_MAX_LABELS 8
86
87/* String used to join two or more labels */
88#define OTHER_LABEL " or "
89
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -030090/**
91 * enum dev_type - describe the type of memory DRAM chips used at the stick
92 * @DEV_UNKNOWN: Can't be determined, or MC doesn't support detect it
93 * @DEV_X1: 1 bit for data
94 * @DEV_X2: 2 bits for data
95 * @DEV_X4: 4 bits for data
96 * @DEV_X8: 8 bits for data
97 * @DEV_X16: 16 bits for data
98 * @DEV_X32: 32 bits for data
99 * @DEV_X64: 64 bits for data
100 *
101 * Typical values are x4 and x8.
102 */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300103enum dev_type {
104 DEV_UNKNOWN = 0,
105 DEV_X1,
106 DEV_X2,
107 DEV_X4,
108 DEV_X8,
109 DEV_X16,
110 DEV_X32, /* Do these parts exist? */
111 DEV_X64 /* Do these parts exist? */
112};
113
114#define DEV_FLAG_UNKNOWN BIT(DEV_UNKNOWN)
115#define DEV_FLAG_X1 BIT(DEV_X1)
116#define DEV_FLAG_X2 BIT(DEV_X2)
117#define DEV_FLAG_X4 BIT(DEV_X4)
118#define DEV_FLAG_X8 BIT(DEV_X8)
119#define DEV_FLAG_X16 BIT(DEV_X16)
120#define DEV_FLAG_X32 BIT(DEV_X32)
121#define DEV_FLAG_X64 BIT(DEV_X64)
122
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300123/**
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300124 * enum hw_event_mc_err_type - type of the detected error
125 *
126 * @HW_EVENT_ERR_CORRECTED: Corrected Error - Indicates that an ECC
127 * corrected error was detected
128 * @HW_EVENT_ERR_UNCORRECTED: Uncorrected Error - Indicates an error that
129 * can't be corrected by ECC, but it is not
130 * fatal (maybe it is on an unused memory area,
131 * or the memory controller could recover from
132 * it for example, by re-trying the operation).
133 * @HW_EVENT_ERR_FATAL: Fatal Error - Uncorrected error that could not
134 * be recovered.
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200135 * @HW_EVENT_ERR_INFO: Informational - The CPER spec defines a forth
136 * type of error: informational logs.
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300137 */
138enum hw_event_mc_err_type {
139 HW_EVENT_ERR_CORRECTED,
140 HW_EVENT_ERR_UNCORRECTED,
Yazen Ghannamd12a9692016-11-17 17:57:32 -0500141 HW_EVENT_ERR_DEFERRED,
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300142 HW_EVENT_ERR_FATAL,
Mauro Carvalho Chehab8dd93d42013-02-19 21:26:22 -0300143 HW_EVENT_ERR_INFO,
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300144};
145
Mauro Carvalho Chehab8dd93d42013-02-19 21:26:22 -0300146static inline char *mc_event_error_type(const unsigned int err_type)
147{
148 switch (err_type) {
149 case HW_EVENT_ERR_CORRECTED:
150 return "Corrected";
151 case HW_EVENT_ERR_UNCORRECTED:
152 return "Uncorrected";
Yazen Ghannamd12a9692016-11-17 17:57:32 -0500153 case HW_EVENT_ERR_DEFERRED:
154 return "Deferred";
Mauro Carvalho Chehab8dd93d42013-02-19 21:26:22 -0300155 case HW_EVENT_ERR_FATAL:
156 return "Fatal";
157 default:
158 case HW_EVENT_ERR_INFO:
159 return "Info";
160 }
161}
162
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300163/**
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300164 * enum mem_type - memory types. For a more detailed reference, please see
165 * http://en.wikipedia.org/wiki/DRAM
166 *
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200167 * @MEM_EMPTY: Empty csrow
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300168 * @MEM_RESERVED: Reserved csrow type
169 * @MEM_UNKNOWN: Unknown csrow type
170 * @MEM_FPM: FPM - Fast Page Mode, used on systems up to 1995.
171 * @MEM_EDO: EDO - Extended data out, used on systems up to 1998.
172 * @MEM_BEDO: BEDO - Burst Extended data out, an EDO variant.
173 * @MEM_SDR: SDR - Single data rate SDRAM
174 * http://en.wikipedia.org/wiki/Synchronous_dynamic_random-access_memory
175 * They use 3 pins for chip select: Pins 0 and 2 are
176 * for rank 0; pins 1 and 3 are for rank 1, if the memory
177 * is dual-rank.
178 * @MEM_RDR: Registered SDR SDRAM
179 * @MEM_DDR: Double data rate SDRAM
180 * http://en.wikipedia.org/wiki/DDR_SDRAM
181 * @MEM_RDDR: Registered Double data rate SDRAM
182 * This is a variant of the DDR memories.
183 * A registered memory has a buffer inside it, hiding
184 * part of the memory details to the memory controller.
185 * @MEM_RMBS: Rambus DRAM, used on a few Pentium III/IV controllers.
186 * @MEM_DDR2: DDR2 RAM, as described at JEDEC JESD79-2F.
187 * Those memories are labed as "PC2-" instead of "PC" to
188 * differenciate from DDR.
189 * @MEM_FB_DDR2: Fully-Buffered DDR2, as described at JEDEC Std No. 205
190 * and JESD206.
191 * Those memories are accessed per DIMM slot, and not by
192 * a chip select signal.
193 * @MEM_RDDR2: Registered DDR2 RAM
194 * This is a variant of the DDR2 memories.
195 * @MEM_XDR: Rambus XDR
196 * It is an evolution of the original RAMBUS memories,
197 * created to compete with DDR2. Weren't used on any
198 * x86 arch, but cell_edac PPC memory controller uses it.
199 * @MEM_DDR3: DDR3 RAM
200 * @MEM_RDDR3: Registered DDR3 RAM
201 * This is a variant of the DDR3 memories.
Yazen Ghannam1e8096b2016-11-17 17:57:28 -0500202 * @MEM_LRDDR3: Load-Reduced DDR3 memory.
Aravind Gopalakrishnan348fec72014-09-18 14:56:58 -0500203 * @MEM_DDR4: Unbuffered DDR4 RAM
Aristeu Rozanski7b827832014-06-18 11:05:01 -0300204 * @MEM_RDDR4: Registered DDR4 RAM
205 * This is a variant of the DDR4 memories.
Yazen Ghannam1e8096b2016-11-17 17:57:28 -0500206 * @MEM_LRDDR4: Load-Reduced DDR4 memory.
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300207 */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300208enum mem_type {
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300209 MEM_EMPTY = 0,
210 MEM_RESERVED,
211 MEM_UNKNOWN,
212 MEM_FPM,
213 MEM_EDO,
214 MEM_BEDO,
215 MEM_SDR,
216 MEM_RDR,
217 MEM_DDR,
218 MEM_RDDR,
219 MEM_RMBS,
220 MEM_DDR2,
221 MEM_FB_DDR2,
222 MEM_RDDR2,
223 MEM_XDR,
224 MEM_DDR3,
225 MEM_RDDR3,
Aravind Gopalakrishnan348fec72014-09-18 14:56:58 -0500226 MEM_LRDDR3,
Aristeu Rozanski7b827832014-06-18 11:05:01 -0300227 MEM_DDR4,
228 MEM_RDDR4,
Yazen Ghannam1e8096b2016-11-17 17:57:28 -0500229 MEM_LRDDR4,
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300230};
231
232#define MEM_FLAG_EMPTY BIT(MEM_EMPTY)
233#define MEM_FLAG_RESERVED BIT(MEM_RESERVED)
234#define MEM_FLAG_UNKNOWN BIT(MEM_UNKNOWN)
235#define MEM_FLAG_FPM BIT(MEM_FPM)
236#define MEM_FLAG_EDO BIT(MEM_EDO)
237#define MEM_FLAG_BEDO BIT(MEM_BEDO)
238#define MEM_FLAG_SDR BIT(MEM_SDR)
239#define MEM_FLAG_RDR BIT(MEM_RDR)
240#define MEM_FLAG_DDR BIT(MEM_DDR)
241#define MEM_FLAG_RDDR BIT(MEM_RDDR)
242#define MEM_FLAG_RMBS BIT(MEM_RMBS)
243#define MEM_FLAG_DDR2 BIT(MEM_DDR2)
244#define MEM_FLAG_FB_DDR2 BIT(MEM_FB_DDR2)
245#define MEM_FLAG_RDDR2 BIT(MEM_RDDR2)
246#define MEM_FLAG_XDR BIT(MEM_XDR)
Jim Snow255379a2015-12-03 10:48:51 +0100247#define MEM_FLAG_DDR3 BIT(MEM_DDR3)
248#define MEM_FLAG_RDDR3 BIT(MEM_RDDR3)
249#define MEM_FLAG_DDR4 BIT(MEM_DDR4)
250#define MEM_FLAG_RDDR4 BIT(MEM_RDDR4)
Yazen Ghannam1e8096b2016-11-17 17:57:28 -0500251#define MEM_FLAG_LRDDR4 BIT(MEM_LRDDR4)
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300252
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300253/**
254 * enum edac-type - Error Detection and Correction capabilities and mode
255 * @EDAC_UNKNOWN: Unknown if ECC is available
256 * @EDAC_NONE: Doesn't support ECC
257 * @EDAC_RESERVED: Reserved ECC type
258 * @EDAC_PARITY: Detects parity errors
259 * @EDAC_EC: Error Checking - no correction
260 * @EDAC_SECDED: Single bit error correction, Double detection
261 * @EDAC_S2ECD2ED: Chipkill x2 devices - do these exist?
262 * @EDAC_S4ECD4ED: Chipkill x4 devices
263 * @EDAC_S8ECD8ED: Chipkill x8 devices
264 * @EDAC_S16ECD16ED: Chipkill x16 devices
265 */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300266enum edac_type {
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300267 EDAC_UNKNOWN = 0,
268 EDAC_NONE,
269 EDAC_RESERVED,
270 EDAC_PARITY,
271 EDAC_EC,
272 EDAC_SECDED,
273 EDAC_S2ECD2ED,
274 EDAC_S4ECD4ED,
275 EDAC_S8ECD8ED,
276 EDAC_S16ECD16ED,
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300277};
278
279#define EDAC_FLAG_UNKNOWN BIT(EDAC_UNKNOWN)
280#define EDAC_FLAG_NONE BIT(EDAC_NONE)
281#define EDAC_FLAG_PARITY BIT(EDAC_PARITY)
282#define EDAC_FLAG_EC BIT(EDAC_EC)
283#define EDAC_FLAG_SECDED BIT(EDAC_SECDED)
284#define EDAC_FLAG_S2ECD2ED BIT(EDAC_S2ECD2ED)
285#define EDAC_FLAG_S4ECD4ED BIT(EDAC_S4ECD4ED)
286#define EDAC_FLAG_S8ECD8ED BIT(EDAC_S8ECD8ED)
287#define EDAC_FLAG_S16ECD16ED BIT(EDAC_S16ECD16ED)
288
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300289/**
290 * enum scrub_type - scrubbing capabilities
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200291 * @SCRUB_UNKNOWN: Unknown if scrubber is available
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300292 * @SCRUB_NONE: No scrubber
293 * @SCRUB_SW_PROG: SW progressive (sequential) scrubbing
294 * @SCRUB_SW_SRC: Software scrub only errors
295 * @SCRUB_SW_PROG_SRC: Progressive software scrub from an error
296 * @SCRUB_SW_TUNABLE: Software scrub frequency is tunable
297 * @SCRUB_HW_PROG: HW progressive (sequential) scrubbing
298 * @SCRUB_HW_SRC: Hardware scrub only errors
299 * @SCRUB_HW_PROG_SRC: Progressive hardware scrub from an error
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200300 * @SCRUB_HW_TUNABLE: Hardware scrub frequency is tunable
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300301 */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300302enum scrub_type {
Mauro Carvalho Chehabb0610bb82012-03-21 16:21:07 -0300303 SCRUB_UNKNOWN = 0,
304 SCRUB_NONE,
305 SCRUB_SW_PROG,
306 SCRUB_SW_SRC,
307 SCRUB_SW_PROG_SRC,
308 SCRUB_SW_TUNABLE,
309 SCRUB_HW_PROG,
310 SCRUB_HW_SRC,
311 SCRUB_HW_PROG_SRC,
312 SCRUB_HW_TUNABLE
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300313};
314
315#define SCRUB_FLAG_SW_PROG BIT(SCRUB_SW_PROG)
316#define SCRUB_FLAG_SW_SRC BIT(SCRUB_SW_SRC)
317#define SCRUB_FLAG_SW_PROG_SRC BIT(SCRUB_SW_PROG_SRC)
318#define SCRUB_FLAG_SW_TUN BIT(SCRUB_SW_SCRUB_TUNABLE)
319#define SCRUB_FLAG_HW_PROG BIT(SCRUB_HW_PROG)
320#define SCRUB_FLAG_HW_SRC BIT(SCRUB_HW_SRC)
321#define SCRUB_FLAG_HW_PROG_SRC BIT(SCRUB_HW_PROG_SRC)
322#define SCRUB_FLAG_HW_TUN BIT(SCRUB_HW_TUNABLE)
323
324/* FIXME - should have notify capabilities: NMI, LOG, PROC, etc */
325
326/* EDAC internal operation states */
327#define OP_ALLOC 0x100
328#define OP_RUNNING_POLL 0x201
329#define OP_RUNNING_INTERRUPT 0x202
330#define OP_RUNNING_POLL_INTR 0x203
331#define OP_OFFLINE 0x300
332
333/*
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300334 * Concepts used at the EDAC subsystem
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300335 *
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300336 * There are several things to be aware of that aren't at all obvious:
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300337 *
338 * SOCKETS, SOCKET SETS, BANKS, ROWS, CHIP-SELECT ROWS, CHANNELS, etc..
339 *
340 * These are some of the many terms that are thrown about that don't always
341 * mean what people think they mean (Inconceivable!). In the interest of
342 * creating a common ground for discussion, terms and their definitions
343 * will be established.
344 *
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300345 * Memory devices: The individual DRAM chips on a memory stick. These
346 * devices commonly output 4 and 8 bits each (x4, x8).
347 * Grouping several of these in parallel provides the
348 * number of bits that the memory controller expects:
349 * typically 72 bits, in order to provide 64 bits +
350 * 8 bits of ECC data.
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300351 *
352 * Memory Stick: A printed circuit board that aggregates multiple
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300353 * memory devices in parallel. In general, this is the
354 * Field Replaceable Unit (FRU) which gets replaced, in
355 * the case of excessive errors. Most often it is also
356 * called DIMM (Dual Inline Memory Module).
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300357 *
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300358 * Memory Socket: A physical connector on the motherboard that accepts
359 * a single memory stick. Also called as "slot" on several
360 * datasheets.
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300361 *
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300362 * Channel: A memory controller channel, responsible to communicate
363 * with a group of DIMMs. Each channel has its own
364 * independent control (command) and data bus, and can
365 * be used independently or grouped with other channels.
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300366 *
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300367 * Branch: It is typically the highest hierarchy on a
368 * Fully-Buffered DIMM memory controller.
369 * Typically, it contains two channels.
370 * Two channels at the same branch can be used in single
371 * mode or in lockstep mode.
372 * When lockstep is enabled, the cacheline is doubled,
373 * but it generally brings some performance penalty.
374 * Also, it is generally not possible to point to just one
375 * memory stick when an error occurs, as the error
376 * correction code is calculated using two DIMMs instead
377 * of one. Due to that, it is capable of correcting more
378 * errors than on single mode.
379 *
380 * Single-channel: The data accessed by the memory controller is contained
381 * into one dimm only. E. g. if the data is 64 bits-wide,
382 * the data flows to the CPU using one 64 bits parallel
383 * access.
384 * Typically used with SDR, DDR, DDR2 and DDR3 memories.
385 * FB-DIMM and RAMBUS use a different concept for channel,
386 * so this concept doesn't apply there.
387 *
388 * Double-channel: The data size accessed by the memory controller is
389 * interlaced into two dimms, accessed at the same time.
390 * E. g. if the DIMM is 64 bits-wide (72 bits with ECC),
391 * the data flows to the CPU using a 128 bits parallel
392 * access.
393 *
394 * Chip-select row: This is the name of the DRAM signal used to select the
395 * DRAM ranks to be accessed. Common chip-select rows for
396 * single channel are 64 bits, for dual channel 128 bits.
397 * It may not be visible by the memory controller, as some
398 * DIMM types have a memory buffer that can hide direct
399 * access to it from the Memory Controller.
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300400 *
401 * Single-Ranked stick: A Single-ranked stick has 1 chip-select row of memory.
402 * Motherboards commonly drive two chip-select pins to
403 * a memory stick. A single-ranked stick, will occupy
404 * only one of those rows. The other will be unused.
405 *
406 * Double-Ranked stick: A double-ranked stick has two chip-select rows which
407 * access different sets of memory devices. The two
408 * rows cannot be accessed concurrently.
409 *
410 * Double-sided stick: DEPRECATED TERM, see Double-Ranked stick.
411 * A double-sided stick has two chip-select rows which
Mauro Carvalho Chehab01a6e282012-02-03 13:17:48 -0300412 * access different sets of memory devices. The two
413 * rows cannot be accessed concurrently. "Double-sided"
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300414 * is irrespective of the memory devices being mounted
415 * on both sides of the memory stick.
416 *
417 * Socket set: All of the memory sticks that are required for
418 * a single memory access or all of the memory sticks
419 * spanned by a chip-select row. A single socket set
420 * has two chip-select rows and if double-sided sticks
421 * are used these will occupy those chip-select rows.
422 *
423 * Bank: This term is avoided because it is unclear when
424 * needing to distinguish between chip-select rows and
425 * socket sets.
426 *
427 * Controller pages:
428 *
429 * Physical pages:
430 *
431 * Virtual pages:
432 *
433 *
434 * STRUCTURE ORGANIZATION AND CHOICES
435 *
436 *
437 *
438 * PS - I enjoyed writing all that about as much as you enjoyed reading it.
439 */
440
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300441/**
442 * enum edac_mc_layer - memory controller hierarchy layer
443 *
444 * @EDAC_MC_LAYER_BRANCH: memory layer is named "branch"
445 * @EDAC_MC_LAYER_CHANNEL: memory layer is named "channel"
446 * @EDAC_MC_LAYER_SLOT: memory layer is named "slot"
447 * @EDAC_MC_LAYER_CHIP_SELECT: memory layer is named "chip select"
Mauro Carvalho Chehabc66b5a72013-02-15 07:21:08 -0300448 * @EDAC_MC_LAYER_ALL_MEM: memory layout is unknown. All memory is mapped
449 * as a single memory area. This is used when
450 * retrieving errors from a firmware driven driver.
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300451 *
452 * This enum is used by the drivers to tell edac_mc_sysfs what name should
453 * be used when describing a memory stick location.
454 */
455enum edac_mc_layer_type {
456 EDAC_MC_LAYER_BRANCH,
457 EDAC_MC_LAYER_CHANNEL,
458 EDAC_MC_LAYER_SLOT,
459 EDAC_MC_LAYER_CHIP_SELECT,
Mauro Carvalho Chehabc66b5a72013-02-15 07:21:08 -0300460 EDAC_MC_LAYER_ALL_MEM,
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300461};
462
463/**
464 * struct edac_mc_layer - describes the memory controller hierarchy
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200465 * @type: layer type
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300466 * @size: number of components per layer. For example,
467 * if the channel layer has two channels, size = 2
468 * @is_virt_csrow: This layer is part of the "csrow" when old API
469 * compatibility mode is enabled. Otherwise, it is
470 * a channel
471 */
472struct edac_mc_layer {
473 enum edac_mc_layer_type type;
474 unsigned size;
475 bool is_virt_csrow;
476};
477
478/*
479 * Maximum number of layers used by the memory controller to uniquely
480 * identify a single memory stick.
481 * NOTE: Changing this constant requires not only to change the constant
482 * below, but also to change the existing code at the core, as there are
483 * some code there that are optimized for 3 layers.
484 */
485#define EDAC_MAX_LAYERS 3
486
487/**
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200488 * EDAC_DIMM_OFF - Macro responsible to get a pointer offset inside a pointer
489 * array for the element given by [layer0,layer1,layer2]
490 * position
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300491 *
492 * @layers: a struct edac_mc_layer array, describing how many elements
493 * were allocated for each layer
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200494 * @nlayers: Number of layers at the @layers array
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300495 * @layer0: layer0 position
496 * @layer1: layer1 position. Unused if n_layers < 2
497 * @layer2: layer2 position. Unused if n_layers < 3
498 *
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200499 * For 1 layer, this macro returns "var[layer0] - var";
500 *
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300501 * For 2 layers, this macro is similar to allocate a bi-dimensional array
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200502 * and to return "var[layer0][layer1] - var";
503 *
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300504 * For 3 layers, this macro is similar to allocate a tri-dimensional array
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200505 * and to return "var[layer0][layer1][layer2] - var".
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300506 *
507 * A loop could be used here to make it more generic, but, as we only have
508 * 3 layers, this is a little faster.
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200509 *
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300510 * By design, layers can never be 0 or more than 3. If that ever happens,
511 * a NULL is returned, causing an OOPS during the memory allocation routine,
512 * with would point to the developer that he's doing something wrong.
513 */
514#define EDAC_DIMM_OFF(layers, nlayers, layer0, layer1, layer2) ({ \
515 int __i; \
516 if ((nlayers) == 1) \
517 __i = layer0; \
518 else if ((nlayers) == 2) \
519 __i = (layer1) + ((layers[1]).size * (layer0)); \
520 else if ((nlayers) == 3) \
521 __i = (layer2) + ((layers[2]).size * ((layer1) + \
522 ((layers[1]).size * (layer0)))); \
523 else \
524 __i = -EINVAL; \
525 __i; \
526})
527
528/**
529 * EDAC_DIMM_PTR - Macro responsible to get a pointer inside a pointer array
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300530 * for the element given by [layer0,layer1,layer2] position
531 *
532 * @layers: a struct edac_mc_layer array, describing how many elements
533 * were allocated for each layer
534 * @var: name of the var where we want to get the pointer
535 * (like mci->dimms)
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200536 * @nlayers: Number of layers at the @layers array
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300537 * @layer0: layer0 position
538 * @layer1: layer1 position. Unused if n_layers < 2
539 * @layer2: layer2 position. Unused if n_layers < 3
540 *
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200541 * For 1 layer, this macro returns "var[layer0]";
542 *
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300543 * For 2 layers, this macro is similar to allocate a bi-dimensional array
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200544 * and to return "var[layer0][layer1]";
545 *
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300546 * For 3 layers, this macro is similar to allocate a tri-dimensional array
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200547 * and to return "var[layer0][layer1][layer2]";
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300548 */
549#define EDAC_DIMM_PTR(layers, var, nlayers, layer0, layer1, layer2) ({ \
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300550 typeof(*var) __p; \
551 int ___i = EDAC_DIMM_OFF(layers, nlayers, layer0, layer1, layer2); \
552 if (___i < 0) \
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300553 __p = NULL; \
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300554 else \
555 __p = (var)[___i]; \
Mauro Carvalho Chehab982216a2012-04-16 13:04:46 -0300556 __p; \
557})
558
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300559struct dimm_info {
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300560 struct device dev;
561
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300562 char label[EDAC_MC_LABEL_LEN + 1]; /* DIMM label on motherboard */
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300563
564 /* Memory location data */
565 unsigned location[EDAC_MAX_LAYERS];
566
567 struct mem_ctl_info *mci; /* the parent */
Mauro Carvalho Chehab084a4fcc2012-01-27 18:38:08 -0300568
569 u32 grain; /* granularity of reported error in bytes */
570 enum dev_type dtype; /* memory device type */
571 enum mem_type mtype; /* memory dimm type */
572 enum edac_type edac_mode; /* EDAC mode for this dimm */
573
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300574 u32 nr_pages; /* number of pages on this dimm */
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300575
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300576 unsigned csrow, cschannel; /* Points to the old API data */
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300577};
578
Mauro Carvalho Chehaba4b4be32012-01-27 10:26:13 -0300579/**
580 * struct rank_info - contains the information for one DIMM rank
581 *
582 * @chan_idx: channel number where the rank is (typically, 0 or 1)
583 * @ce_count: number of correctable errors for this rank
Mauro Carvalho Chehaba4b4be32012-01-27 10:26:13 -0300584 * @csrow: A pointer to the chip select row structure (the parent
585 * structure). The location of the rank is given by
586 * the (csrow->csrow_idx, chan_idx) vector.
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300587 * @dimm: A pointer to the DIMM structure, where the DIMM label
588 * information is stored.
589 *
590 * FIXME: Currently, the EDAC core model will assume one DIMM per rank.
591 * This is a bad assumption, but it makes this patch easier. Later
592 * patches in this series will fix this issue.
Mauro Carvalho Chehaba4b4be32012-01-27 10:26:13 -0300593 */
594struct rank_info {
595 int chan_idx;
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300596 struct csrow_info *csrow;
597 struct dimm_info *dimm;
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300598
599 u32 ce_count; /* Correctable Errors for this csrow */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300600};
601
602struct csrow_info {
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300603 struct device dev;
604
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300605 /* Used only by edac_mc_find_csrow_by_page() */
Mauro Carvalho Chehab084a4fcc2012-01-27 18:38:08 -0300606 unsigned long first_page; /* first page number in csrow */
607 unsigned long last_page; /* last page number in csrow */
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300608 unsigned long page_mask; /* used for interleaving -
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300609 * 0UL for non intlv */
610
Mauro Carvalho Chehab084a4fcc2012-01-27 18:38:08 -0300611 int csrow_idx; /* the chip-select row */
612
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300613 u32 ue_count; /* Uncorrectable Errors for this csrow */
614 u32 ce_count; /* Correctable Errors for this csrow */
Mauro Carvalho Chehab084a4fcc2012-01-27 18:38:08 -0300615
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300616 struct mem_ctl_info *mci; /* the parent */
617
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300618 /* channel information for this csrow */
619 u32 nr_channels;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300620 struct rank_info **channels;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300621};
622
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300623/*
624 * struct errcount_attribute - used to store the several error counts
625 */
626struct errcount_attribute_data {
627 int n_layers;
628 int pos[EDAC_MAX_LAYERS];
629 int layer0, layer1, layer2;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300630};
631
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -0300632/**
Mauro Carvalho Chehabe0020752016-10-28 15:04:52 -0200633 * struct edac_raw_error_desc - Raw error report structure
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -0300634 * @grain: minimum granularity for an error report, in bytes
635 * @error_count: number of errors of the same type
636 * @top_layer: top layer of the error (layer[0])
637 * @mid_layer: middle layer of the error (layer[1])
638 * @low_layer: low layer of the error (layer[2])
639 * @page_frame_number: page where the error happened
640 * @offset_in_page: page offset
641 * @syndrome: syndrome of the error (or 0 if unknown or if
642 * the syndrome is not applicable)
643 * @msg: error message
644 * @location: location of the error
645 * @label: label of the affected DIMM(s)
646 * @other_detail: other driver-specific detail about the error
647 * @enable_per_layer_report: if false, the error affects all layers
648 * (typically, a memory controller error)
649 */
650struct edac_raw_error_desc {
651 /*
652 * NOTE: everything before grain won't be cleaned by
653 * edac_raw_error_desc_clean()
654 */
655 char location[LOCATION_SIZE];
656 char label[(EDAC_MC_LABEL_LEN + 1 + sizeof(OTHER_LABEL)) * EDAC_MAX_LABELS];
657 long grain;
658
659 /* the vars below and grain will be cleaned on every new error report */
660 u16 error_count;
661 int top_layer;
662 int mid_layer;
663 int low_layer;
664 unsigned long page_frame_number;
665 unsigned long offset_in_page;
666 unsigned long syndrome;
667 const char *msg;
668 const char *other_detail;
669 bool enable_per_layer_report;
670};
671
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300672/* MEMORY controller information structure
673 */
674struct mem_ctl_info {
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300675 struct device dev;
Borislav Petkov88d84ac2013-07-19 12:28:25 +0200676 struct bus_type *bus;
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300677
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300678 struct list_head link; /* for global list of mem_ctl_info structs */
679
680 struct module *owner; /* Module owner of this control struct */
681
682 unsigned long mtype_cap; /* memory types supported by mc */
683 unsigned long edac_ctl_cap; /* Mem controller EDAC capabilities */
684 unsigned long edac_cap; /* configuration capabilities - this is
685 * closely related to edac_ctl_cap. The
686 * difference is that the controller may be
687 * capable of s4ecd4ed which would be listed
688 * in edac_ctl_cap, but if channels aren't
689 * capable of s4ecd4ed then the edac_cap would
690 * not have that capability.
691 */
692 unsigned long scrub_cap; /* chipset scrub capabilities */
693 enum scrub_type scrub_mode; /* current scrub mode */
694
695 /* Translates sdram memory scrub rate given in bytes/sec to the
696 internal representation and configures whatever else needs
697 to be configured.
698 */
699 int (*set_sdram_scrub_rate) (struct mem_ctl_info * mci, u32 bw);
700
701 /* Get the current sdram memory scrub rate from the internal
702 representation and converts it to the closest matching
703 bandwidth in bytes/sec.
704 */
705 int (*get_sdram_scrub_rate) (struct mem_ctl_info * mci);
706
707
708 /* pointer to edac checking routine */
709 void (*edac_check) (struct mem_ctl_info * mci);
710
711 /*
712 * Remaps memory pages: controller pages to physical pages.
713 * For most MC's, this will be NULL.
714 */
715 /* FIXME - why not send the phys page to begin with? */
716 unsigned long (*ctl_page_to_phys) (struct mem_ctl_info * mci,
717 unsigned long page);
718 int mc_idx;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300719 struct csrow_info **csrows;
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300720 unsigned nr_csrows, num_cschannel;
721
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300722 /*
723 * Memory Controller hierarchy
724 *
725 * There are basically two types of memory controller: the ones that
726 * sees memory sticks ("dimms"), and the ones that sees memory ranks.
727 * All old memory controllers enumerate memories per rank, but most
728 * of the recent drivers enumerate memories per DIMM, instead.
Mauro Carvalho Chehab9713fae2013-03-11 09:28:48 -0300729 * When the memory controller is per rank, csbased is true.
Mauro Carvalho Chehab7a623c02012-04-16 16:41:11 -0300730 */
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300731 unsigned n_layers;
732 struct edac_mc_layer *layers;
Mauro Carvalho Chehab9713fae2013-03-11 09:28:48 -0300733 bool csbased;
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300734
735 /*
736 * DIMM info. Will eventually remove the entire csrows_info some day
737 */
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300738 unsigned tot_dimms;
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300739 struct dimm_info **dimms;
Mauro Carvalho Chehaba7d7d2e2012-01-27 14:12:32 -0300740
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300741 /*
742 * FIXME - what about controllers on other busses? - IDs must be
743 * unique. dev pointer should be sufficiently unique, but
744 * BUS:SLOT.FUNC numbers may not be unique.
745 */
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -0300746 struct device *pdev;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300747 const char *mod_name;
748 const char *mod_ver;
749 const char *ctl_name;
750 const char *dev_name;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300751 void *pvt_info;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300752 unsigned long start_time; /* mci load start time (in jiffies) */
753
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300754 /*
755 * drivers shouldn't access those fields directly, as the core
756 * already handles that.
757 */
758 u32 ce_noinfo_count, ue_noinfo_count;
Mauro Carvalho Chehab5926ff52012-02-09 11:05:20 -0300759 u32 ue_mc, ce_mc;
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300760 u32 *ce_per_layer[EDAC_MAX_LAYERS], *ue_per_layer[EDAC_MAX_LAYERS];
761
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300762 struct completion complete;
763
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300764 /* Additional top controller level attributes, but specified
765 * by the low level driver.
766 *
767 * Set by the low level driver to provide attributes at the
Mauro Carvalho Chehab4275be62012-04-18 15:20:50 -0300768 * controller level.
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300769 * An array of structures, NULL terminated
770 *
771 * If attributes are desired, then set to array of attributes
772 * If no attributes are desired, leave NULL
773 */
774 const struct mcidev_sysfs_attribute *mc_driver_sysfs_attributes;
775
776 /* work struct for this MC */
777 struct delayed_work work;
778
Mauro Carvalho Chehabc7ef7642013-02-21 13:36:45 -0300779 /*
780 * Used to report an error - by being at the global struct
781 * makes the memory allocated by the EDAC core
782 */
783 struct edac_raw_error_desc error_desc;
784
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300785 /* the internal state of this controller instance */
786 int op_state;
Mauro Carvalho Chehab452a6bf2012-03-26 09:35:11 -0300787
Mauro Carvalho Chehab452a6bf2012-03-26 09:35:11 -0300788 struct dentry *debugfs;
789 u8 fake_inject_layer[EDAC_MAX_LAYERS];
Viresh Kumar621a5f72015-09-26 15:04:07 -0700790 bool fake_inject_ue;
Mauro Carvalho Chehab38ced282012-06-12 10:55:57 -0300791 u16 fake_inject_count;
Mauro Carvalho Chehabddeb3542011-03-04 15:11:29 -0300792};
793
Borislav Petkov88d84ac2013-07-19 12:28:25 +0200794/*
795 * Maximum number of memory controllers in the coherent fabric.
796 */
797#define EDAC_MAX_MCS 16
798
Dave Jiangc0d12172007-07-19 01:49:46 -0700799#endif