blob: 1f5fdee1dfc31a1be2335bebe79de934c0e2d065 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/sched.h>
27#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/spinlock.h>
29#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000030#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020031#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010032#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050033#include <linux/kgdb.h>
34#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070035#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000036#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050037#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010038#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080039#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Paul Burtona13c9962015-09-22 10:15:22 -070041#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/bootinfo.h>
43#include <asm/branch.h>
44#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000045#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020047#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000048#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000050#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020051#include <asm/idle.h>
Paul Burtondabdc182016-10-05 18:18:17 +010052#include <asm/mips-cm.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000053#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000054#include <asm/mipsregs.h>
55#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000057#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/pgtable.h>
59#include <asm/ptrace.h>
60#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000061#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/tlbdebug.h>
63#include <asm/traps.h>
64#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070065#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090068#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010069#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090071extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090072extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010073extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010074extern u32 handle_tlbl[];
75extern u32 handle_tlbs[];
76extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077extern asmlinkage void handle_adel(void);
78extern asmlinkage void handle_ades(void);
79extern asmlinkage void handle_ibe(void);
80extern asmlinkage void handle_dbe(void);
81extern asmlinkage void handle_sys(void);
82extern asmlinkage void handle_bp(void);
83extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090084extern asmlinkage void handle_ri_rdhwr_vivt(void);
85extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_cpu(void);
87extern asmlinkage void handle_ov(void);
88extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000089extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000091extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000092extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mdmx(void);
94extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000095extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000096extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097extern asmlinkage void handle_mcheck(void);
98extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010099extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101void (*board_be_init)(void);
102int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000103void (*board_nmi_handler_setup)(void);
104void (*board_ejtag_handler_setup)(void);
105void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000106void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000107void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200109static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900110{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 unsigned long addr;
113
114 printk("Call Trace:");
115#ifdef CONFIG_KALLSYMS
116 printk("\n");
117#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200118 while (!kstack_end(sp)) {
119 unsigned long __user *p =
120 (unsigned long __user *)(unsigned long)sp++;
121 if (__get_user(addr, p)) {
122 printk(" (Bad stack address)");
123 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100124 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200125 if (__kernel_text_address(addr))
126 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900127 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200128 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900129}
130
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900132int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133static int __init set_raw_show_trace(char *str)
134{
135 raw_show_trace = 1;
136 return 1;
137}
138__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900139#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140
Ralf Baechleeae23f22007-10-14 23:27:21 +0100141static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200143 unsigned long sp = regs->regs[29];
144 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900145 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146
Vincent Wene909be82012-07-19 09:11:16 +0200147 if (!task)
148 task = current;
149
James Hogan81a76d72015-12-04 22:25:02 +0000150 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200151 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900152 return;
153 }
154 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200155 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200156 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900157 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200158 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900159 printk("\n");
160}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/*
163 * This routine abuses get_user()/put_user() to reference pointers
164 * with at least a bit of error checking ...
165 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100166static void show_stacktrace(struct task_struct *task,
167 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
169 const int field = 2 * sizeof(unsigned long);
170 long stackdata;
171 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900172 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 printk("Stack :");
175 i = 0;
176 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
177 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100178 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 if (i > 39) {
180 printk(" ...");
181 break;
182 }
183
184 if (__get_user(stackdata, sp++)) {
185 printk(" (Bad stack address)");
186 break;
187 }
188
189 printk(" %0*lx", field, stackdata);
190 i++;
191 }
192 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200193 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900194}
195
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900196void show_stack(struct task_struct *task, unsigned long *sp)
197{
198 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100199 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900200 if (sp) {
201 regs.regs[29] = (unsigned long)sp;
202 regs.regs[31] = 0;
203 regs.cp0_epc = 0;
204 } else {
205 if (task && task != current) {
206 regs.regs[29] = task->thread.reg29;
207 regs.regs[31] = 0;
208 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500209#ifdef CONFIG_KGDB_KDB
210 } else if (atomic_read(&kgdb_active) != -1 &&
211 kdb_current_regs) {
212 memcpy(&regs, kdb_current_regs, sizeof(regs));
213#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900214 } else {
215 prepare_frametrace(&regs);
216 }
217 }
James Hogan1e778632015-07-27 13:50:22 +0100218 /*
219 * show_stack() deals exclusively with kernel mode, so be sure to access
220 * the stack in the kernel (not user) address space.
221 */
222 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900223 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100224 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900227static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
229 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100230 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 printk("\nCode:");
233
Ralf Baechle39b8d522008-04-28 17:14:26 +0100234 if ((unsigned long)pc & 1)
235 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 for(i = -3 ; i < 6 ; i++) {
237 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100238 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 printk(" (Bad address in epc)\n");
240 break;
241 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100242 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 }
244}
245
Ralf Baechleeae23f22007-10-14 23:27:21 +0100246static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 const int field = 2 * sizeof(unsigned long);
249 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700250 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 int i;
252
Tejun Heoa43cb952013-04-30 15:27:17 -0700253 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255 /*
256 * Saved main processor registers
257 */
258 for (i = 0; i < 32; ) {
259 if ((i % 4) == 0)
260 printk("$%2d :", i);
261 if (i == 0)
262 printk(" %0*lx", field, 0UL);
263 else if (i == 26 || i == 27)
264 printk(" %*s", field, "");
265 else
266 printk(" %0*lx", field, regs->regs[i]);
267
268 i++;
269 if ((i % 4) == 0)
270 printk("\n");
271 }
272
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100273#ifdef CONFIG_CPU_HAS_SMARTMIPS
274 printk("Acx : %0*lx\n", field, regs->acx);
275#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 printk("Hi : %0*lx\n", field, regs->hi);
277 printk("Lo : %0*lx\n", field, regs->lo);
278
279 /*
280 * Saved cp0 registers
281 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100282 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
283 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100284 printk("ra : %0*lx %pS\n", field, regs->regs[31],
285 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Ralf Baechle70342282013-01-22 12:59:30 +0100287 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Ralf Baechle1990e542013-06-26 17:06:34 +0200289 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000290 if (regs->cp0_status & ST0_KUO)
291 printk("KUo ");
292 if (regs->cp0_status & ST0_IEO)
293 printk("IEo ");
294 if (regs->cp0_status & ST0_KUP)
295 printk("KUp ");
296 if (regs->cp0_status & ST0_IEP)
297 printk("IEp ");
298 if (regs->cp0_status & ST0_KUC)
299 printk("KUc ");
300 if (regs->cp0_status & ST0_IEC)
301 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200302 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000303 if (regs->cp0_status & ST0_KX)
304 printk("KX ");
305 if (regs->cp0_status & ST0_SX)
306 printk("SX ");
307 if (regs->cp0_status & ST0_UX)
308 printk("UX ");
309 switch (regs->cp0_status & ST0_KSU) {
310 case KSU_USER:
311 printk("USER ");
312 break;
313 case KSU_SUPERVISOR:
314 printk("SUPERVISOR ");
315 break;
316 case KSU_KERNEL:
317 printk("KERNEL ");
318 break;
319 default:
320 printk("BAD_MODE ");
321 break;
322 }
323 if (regs->cp0_status & ST0_ERL)
324 printk("ERL ");
325 if (regs->cp0_status & ST0_EXL)
326 printk("EXL ");
327 if (regs->cp0_status & ST0_IE)
328 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 printk("\n");
331
Petri Gynther37dd3812015-05-08 15:10:10 -0700332 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
333 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Petri Gynther37dd3812015-05-08 15:10:10 -0700335 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
337
Ralf Baechle9966db252007-10-11 23:46:17 +0100338 printk("PrId : %08x (%s)\n", read_c0_prid(),
339 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340}
341
Ralf Baechleeae23f22007-10-14 23:27:21 +0100342/*
343 * FIXME: really the generic show_regs should take a const pointer argument.
344 */
345void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100347 __show_regs((struct pt_regs *)regs);
348}
349
David Daneyc1bf2072010-08-03 11:22:20 -0700350void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100351{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100352 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100353 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100354
Ralf Baechleeae23f22007-10-14 23:27:21 +0100355 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100357 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
358 current->comm, current->pid, current_thread_info(), current,
359 field, current_thread_info()->tp_value);
360 if (cpu_has_userlocal) {
361 unsigned long tls;
362
363 tls = read_c0_userlocal();
364 if (tls != current_thread_info()->tp_value)
365 printk("*HwTLS: %0*lx\n", field, tls);
366 }
367
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100368 if (!user_mode(regs))
369 /* Necessary for getting the correct stack content */
370 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900371 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900372 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100374 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375}
376
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000377static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
David Daney70dc6f02010-08-03 15:44:43 -0700379void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
381 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400382 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Nathan Lynch8742cd22011-09-30 13:49:35 -0500384 oops_enter();
385
Ralf Baechlee3b28832015-07-28 20:37:43 +0200386 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200387 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100388 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000391 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100392 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400393
Ralf Baechle178086c2005-10-13 17:07:54 +0100394 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030396 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000397 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200398
Nathan Lynch8742cd22011-09-30 13:49:35 -0500399 oops_exit();
400
Maxime Bizond4fd1982006-07-20 18:52:02 +0200401 if (in_interrupt())
402 panic("Fatal exception in interrupt");
403
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200404 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200405 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200406
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200407 if (regs && kexec_should_crash(current))
408 crash_kexec(regs);
409
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400410 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
412
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200413extern struct exception_table_entry __start___dbe_table[];
414extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000416__asm__(
417" .section __dbe_table, \"a\"\n"
418" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420/* Given an address, look for it in the exception tables. */
421static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
422{
423 const struct exception_table_entry *e;
424
425 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
426 if (!e)
427 e = search_module_dbetables(addr);
428 return e;
429}
430
431asmlinkage void do_be(struct pt_regs *regs)
432{
433 const int field = 2 * sizeof(unsigned long);
434 const struct exception_table_entry *fixup = NULL;
435 int data = regs->cp0_cause & 4;
436 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200437 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200439 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100440 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 if (data && !user_mode(regs))
442 fixup = search_dbe_tables(exception_epc(regs));
443
444 if (fixup)
445 action = MIPS_BE_FIXUP;
446
447 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900448 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100449 else
450 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 switch (action) {
453 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200454 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 case MIPS_BE_FIXUP:
456 if (fixup) {
457 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200458 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 }
460 break;
461 default:
462 break;
463 }
464
465 /*
466 * Assume it would be too dangerous to continue ...
467 */
468 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
469 data ? "Data" : "Instruction",
470 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200471 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200472 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200473 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 die_if_kernel("Oops", regs);
476 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200477
478out:
479 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480}
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100483 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 */
485
486#define OPCODE 0xfc000000
487#define BASE 0x03e00000
488#define RT 0x001f0000
489#define OFFSET 0x0000ffff
490#define LL 0xc0000000
491#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100492#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000493#define SPEC3 0x7c000000
494#define RD 0x0000f800
495#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100496#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000497#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500499/* microMIPS definitions */
500#define MM_POOL32A_FUNC 0xfc00ffff
501#define MM_RDHWR 0x00006b3c
502#define MM_RS 0x001f0000
503#define MM_RT 0x03e00000
504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505/*
506 * The ll_bit is cleared by r*_switch.S
507 */
508
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200509unsigned int ll_bit;
510struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100512static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000514 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517 /*
518 * analyse the ll instruction that just caused a ri exception
519 * and put the referenced address to addr.
520 */
521
522 /* sign extend offset */
523 offset = opcode & OFFSET;
524 offset <<= 16;
525 offset >>= 16;
526
Ralf Baechlefe00f942005-03-01 19:22:29 +0000527 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000528 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100530 if ((unsigned long)vaddr & 3)
531 return SIGBUS;
532 if (get_user(value, vaddr))
533 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535 preempt_disable();
536
537 if (ll_task == NULL || ll_task == current) {
538 ll_bit = 1;
539 } else {
540 ll_bit = 0;
541 }
542 ll_task = current;
543
544 preempt_enable();
545
546 regs->regs[(opcode & RT) >> 16] = value;
547
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100548 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549}
550
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100551static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000553 unsigned long __user *vaddr;
554 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
557 /*
558 * analyse the sc instruction that just caused a ri exception
559 * and put the referenced address to addr.
560 */
561
562 /* sign extend offset */
563 offset = opcode & OFFSET;
564 offset <<= 16;
565 offset >>= 16;
566
Ralf Baechlefe00f942005-03-01 19:22:29 +0000567 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000568 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 reg = (opcode & RT) >> 16;
570
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100571 if ((unsigned long)vaddr & 3)
572 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 preempt_disable();
575
576 if (ll_bit == 0 || ll_task != current) {
577 regs->regs[reg] = 0;
578 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581
582 preempt_enable();
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 if (put_user(regs->regs[reg], vaddr))
585 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 regs->regs[reg] = 1;
588
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100589 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590}
591
592/*
593 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
594 * opcodes are supposed to result in coprocessor unusable exceptions if
595 * executed on ll/sc-less processors. That's the theory. In practice a
596 * few processors such as NEC's VR4100 throw reserved instruction exceptions
597 * instead, so we're doing the emulation thing in both exception handlers.
598 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800601 if ((opcode & OPCODE) == LL) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
606 if ((opcode & OPCODE) == SC) {
607 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200608 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100609 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100612 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613}
614
Ralf Baechle3c370262005-04-13 17:43:59 +0000615/*
616 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100617 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000618 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500619static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000620{
Al Virodc8f6022006-01-12 01:06:07 -0800621 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000622
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500623 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
624 1, regs, 0);
625 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100626 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500627 regs->regs[rt] = smp_processor_id();
628 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100629 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500630 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
631 current_cpu_data.icache.linesz);
632 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100633 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500634 regs->regs[rt] = read_c0_count();
635 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100636 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200637 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500638 case CPU_20KC:
639 case CPU_25KF:
640 regs->regs[rt] = 1;
641 break;
642 default:
643 regs->regs[rt] = 2;
644 }
645 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100646 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500647 regs->regs[rt] = ti->tp_value;
648 return 0;
649 default:
650 return -1;
651 }
652}
653
654static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
655{
Ralf Baechle3c370262005-04-13 17:43:59 +0000656 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
657 int rd = (opcode & RD) >> 11;
658 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500659
660 simulate_rdhwr(regs, rd, rt);
661 return 0;
662 }
663
664 /* Not ours. */
665 return -1;
666}
667
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000668static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500669{
670 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
671 int rd = (opcode & MM_RS) >> 16;
672 int rt = (opcode & MM_RT) >> 21;
673 simulate_rdhwr(regs, rd, rt);
674 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000675 }
676
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500677 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100678 return -1;
679}
Ralf Baechlee5679882006-11-30 01:14:47 +0000680
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
682{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800683 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
684 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200685 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100686 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800687 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100688
689 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000690}
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692asmlinkage void do_ov(struct pt_regs *regs)
693{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200694 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000695 siginfo_t info = {
696 .si_signo = SIGFPE,
697 .si_code = FPE_INTOVF,
698 .si_addr = (void __user *)regs->cp0_epc,
699 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200701 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000702 die_if_kernel("Integer overflow", regs);
703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200705 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100708int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700709{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100710 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200711 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000712
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100713 switch (sig) {
714 case 0:
715 return 0;
716
717 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700718 si.si_addr = fault_addr;
719 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100720 /*
721 * Inexact can happen together with Overflow or Underflow.
722 * Respect the mask to deliver the correct exception.
723 */
724 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
725 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
726 if (fcr31 & FPU_CSR_INV_X)
727 si.si_code = FPE_FLTINV;
728 else if (fcr31 & FPU_CSR_DIV_X)
729 si.si_code = FPE_FLTDIV;
730 else if (fcr31 & FPU_CSR_OVF_X)
731 si.si_code = FPE_FLTOVF;
732 else if (fcr31 & FPU_CSR_UDF_X)
733 si.si_code = FPE_FLTUND;
734 else if (fcr31 & FPU_CSR_INE_X)
735 si.si_code = FPE_FLTRES;
736 else
737 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700738 force_sig_info(sig, &si, current);
739 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100740
741 case SIGBUS:
742 si.si_addr = fault_addr;
743 si.si_signo = sig;
744 si.si_code = BUS_ADRERR;
745 force_sig_info(sig, &si, current);
746 return 1;
747
748 case SIGSEGV:
749 si.si_addr = fault_addr;
750 si.si_signo = sig;
751 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200752 vma = find_vma(current->mm, (unsigned long)fault_addr);
753 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100754 si.si_code = SEGV_ACCERR;
755 else
756 si.si_code = SEGV_MAPERR;
757 up_read(&current->mm->mmap_sem);
758 force_sig_info(sig, &si, current);
759 return 1;
760
761 default:
David Daney515b0292010-10-21 16:32:26 -0700762 force_sig(sig, current);
763 return 1;
David Daney515b0292010-10-21 16:32:26 -0700764 }
765}
766
Paul Burton4227a2d2014-09-11 08:30:20 +0100767static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
768 unsigned long old_epc, unsigned long old_ra)
769{
770 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100771 void __user *fault_addr;
772 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100773 int sig;
774
775 /* If it's obviously not an FP instruction, skip it */
776 switch (inst.i_format.opcode) {
777 case cop1_op:
778 case cop1x_op:
779 case lwc1_op:
780 case ldc1_op:
781 case swc1_op:
782 case sdc1_op:
783 break;
784
785 default:
786 return -1;
787 }
788
789 /*
790 * do_ri skipped over the instruction via compute_return_epc, undo
791 * that for the FPU emulator.
792 */
793 regs->cp0_epc = old_epc;
794 regs->regs[31] = old_ra;
795
796 /* Save the FP context to struct thread_struct */
797 lose_fpu(1);
798
799 /* Run the emulator */
800 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
801 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100802 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100803
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100804 /*
805 * We can't allow the emulated instruction to leave any of
806 * the cause bits set in $fcr31.
807 */
808 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100809
810 /* Restore the hardware register state */
811 own_fpu(1);
812
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100813 /* Send a signal if required. */
814 process_fpemu_return(sig, fault_addr, fcr31);
815
Paul Burton4227a2d2014-09-11 08:30:20 +0100816 return 0;
817}
818
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819/*
820 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
821 */
822asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
823{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200824 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100825 void __user *fault_addr;
826 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100827
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200828 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200829 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200830 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200831 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000832
833 /* Clear FCSR.Cause before enabling interrupts */
834 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
835 local_irq_enable();
836
Chris Dearman57725f92006-06-30 23:35:28 +0100837 die_if_kernel("FP exception in kernel code", regs);
838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000841 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 * software emulator on-board, let's use it...
843 *
844 * Force FPU to dump state into task/thread context. We're
845 * moving a lot of data here for what is probably a single
846 * instruction, but the alternative is to pre-decode the FP
847 * register operands before invoking the emulator, which seems
848 * a bit extreme for what should be an infrequent event.
849 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000850 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900851 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700854 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
855 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100856 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858 /*
859 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100860 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900862 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
864 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100865 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100866 } else {
867 sig = SIGFPE;
868 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100871 /* Send a signal if required. */
872 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200873
874out:
875 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876}
877
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000878void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100879 const char *str)
880{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000881 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100882 char b[40];
883
Jason Wessel5dd11d52010-05-20 21:04:26 -0500884#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200885 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
886 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500887 return;
888#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
889
Ralf Baechlee3b28832015-07-28 20:37:43 +0200890 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200891 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500892 return;
893
Ralf Baechledf270052008-04-20 16:28:54 +0100894 /*
895 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
896 * insns, even for trap and break codes that indicate arithmetic
897 * failures. Weird ...
898 * But should we continue the brokenness??? --macro
899 */
900 switch (code) {
901 case BRK_OVERFLOW:
902 case BRK_DIVZERO:
903 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
904 die_if_kernel(b, regs);
905 if (code == BRK_DIVZERO)
906 info.si_code = FPE_INTDIV;
907 else
908 info.si_code = FPE_INTOVF;
909 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100910 info.si_addr = (void __user *) regs->cp0_epc;
911 force_sig_info(SIGFPE, &info, current);
912 break;
913 case BRK_BUG:
914 die_if_kernel("Kernel bug detected", regs);
915 force_sig(SIGTRAP, current);
916 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000917 case BRK_MEMU:
918 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100919 * This breakpoint code is used by the FPU emulator to retake
920 * control of the CPU after executing the instruction from the
921 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000922 *
923 * Terminate if exception was recognized as a delay slot return
924 * otherwise handle as normal.
925 */
926 if (do_dsemulret(regs))
927 return;
928
929 die_if_kernel("Math emu break/trap", regs);
930 force_sig(SIGTRAP, current);
931 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100932 default:
933 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
934 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000935 if (si_code) {
936 info.si_signo = SIGTRAP;
937 info.si_code = si_code;
938 force_sig_info(SIGTRAP, &info, current);
939 } else {
940 force_sig(SIGTRAP, current);
941 }
Ralf Baechledf270052008-04-20 16:28:54 +0100942 }
943}
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945asmlinkage void do_bp(struct pt_regs *regs)
946{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100947 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200949 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000950 mm_segment_t seg;
951
952 seg = get_fs();
953 if (!user_mode(regs))
954 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200956 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200957 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500958 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100959 u16 instr[2];
960
961 if (__get_user(instr[0], (u16 __user *)epc))
962 goto out_sigsegv;
963
964 if (!cpu_has_mmips) {
965 /* MIPS16e mode */
966 bcode = (instr[0] >> 5) & 0x3f;
967 } else if (mm_insn_16bit(instr[0])) {
968 /* 16-bit microMIPS BREAK */
969 bcode = instr[0] & 0xf;
970 } else {
971 /* 32-bit microMIPS BREAK */
972 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500973 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000974 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100975 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500976 }
977 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100978 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500979 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100980 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500981 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
983 /*
984 * There is the ancient bug in the MIPS assemblers that the break
985 * code starts left to bit 16 instead to bit 6 in the opcode.
986 * Gas is bug-compatible, but not always, grrr...
987 * We handle both cases with a simple heuristics. --macro
988 */
Ralf Baechledf270052008-04-20 16:28:54 +0100989 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100990 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
David Daneyc1bf2072010-08-03 11:22:20 -0700992 /*
993 * notify the kprobe handlers, if instruction is likely to
994 * pertain to them.
995 */
996 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200997 case BRK_UPROBE:
998 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
999 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1000 goto out;
1001 else
1002 break;
1003 case BRK_UPROBE_XOL:
1004 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1005 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1006 goto out;
1007 else
1008 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001009 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001010 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001011 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001012 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001013 else
1014 break;
1015 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001016 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001017 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001018 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001019 else
1020 break;
1021 default:
1022 break;
1023 }
1024
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001025 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001026
1027out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001028 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001029 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001030 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001031
1032out_sigsegv:
1033 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001034 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035}
1036
1037asmlinkage void do_tr(struct pt_regs *regs)
1038{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001039 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001040 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001041 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001042 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001043 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001045 seg = get_fs();
1046 if (!user_mode(regs))
1047 set_fs(get_ds());
1048
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001049 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001050 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001051 if (get_isa16_mode(regs->cp0_epc)) {
1052 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1053 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001054 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001055 opcode = (instr[0] << 16) | instr[1];
1056 /* Immediate versions don't provide a code. */
1057 if (!(opcode & OPCODE))
1058 tcode = (opcode >> 12) & ((1 << 4) - 1);
1059 } else {
1060 if (__get_user(opcode, (u32 __user *)epc))
1061 goto out_sigsegv;
1062 /* Immediate versions don't provide a code. */
1063 if (!(opcode & OPCODE))
1064 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001065 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001067 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001068
1069out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001070 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001071 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001072 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001073
1074out_sigsegv:
1075 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001076 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
1079asmlinkage void do_ri(struct pt_regs *regs)
1080{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001081 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1082 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001083 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001084 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001085 unsigned int opcode = 0;
1086 int status = -1;
1087
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001088 /*
1089 * Avoid any kernel code. Just emulate the R2 instruction
1090 * as quickly as possible.
1091 */
1092 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001093 likely(user_mode(regs)) &&
1094 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001095 unsigned long fcr31 = 0;
1096
1097 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001098 switch (status) {
1099 case 0:
1100 case SIGEMT:
1101 task_thread_info(current)->r2_emul_return = 1;
1102 return;
1103 case SIGILL:
1104 goto no_r2_instr;
1105 default:
1106 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001107 &current->thread.cp0_baduaddr,
1108 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001109 task_thread_info(current)->r2_emul_return = 1;
1110 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001111 }
1112 }
1113
1114no_r2_instr:
1115
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001116 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001117 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001118
Ralf Baechlee3b28832015-07-28 20:37:43 +02001119 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001120 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001121 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 die_if_kernel("Reserved instruction in kernel code", regs);
1124
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001125 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001126 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001127
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001128 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001129 if (unlikely(get_user(opcode, epc) < 0))
1130 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001131
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001132 if (!cpu_has_llsc && status < 0)
1133 status = simulate_llsc(regs, opcode);
1134
1135 if (status < 0)
1136 status = simulate_rdhwr_normal(regs, opcode);
1137
1138 if (status < 0)
1139 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001140
1141 if (status < 0)
1142 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001143 } else if (cpu_has_mmips) {
1144 unsigned short mmop[2] = { 0 };
1145
1146 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1147 status = SIGSEGV;
1148 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1149 status = SIGSEGV;
1150 opcode = mmop[0];
1151 opcode = (opcode << 16) | mmop[1];
1152
1153 if (status < 0)
1154 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001155 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001156
1157 if (status < 0)
1158 status = SIGILL;
1159
1160 if (unlikely(status > 0)) {
1161 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001162 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001163 force_sig(status, current);
1164 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001165
1166out:
1167 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168}
1169
Ralf Baechled223a862007-07-10 17:33:02 +01001170/*
1171 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1172 * emulated more than some threshold number of instructions, force migration to
1173 * a "CPU" that has FP support.
1174 */
1175static void mt_ase_fp_affinity(void)
1176{
1177#ifdef CONFIG_MIPS_MT_FPAFF
1178 if (mt_fpemul_threshold > 0 &&
1179 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1180 /*
1181 * If there's no FPU present, or if the application has already
1182 * restricted the allowed set to exclude any CPUs with FPUs,
1183 * we'll skip the procedure.
1184 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301185 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001186 cpumask_t tmask;
1187
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001188 current->thread.user_cpus_allowed
1189 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301190 cpumask_and(&tmask, &current->cpus_allowed,
1191 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001192 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001193 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001194 }
1195 }
1196#endif /* CONFIG_MIPS_MT_FPAFF */
1197}
1198
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001199/*
1200 * No lock; only written during early bootup by CPU 0.
1201 */
1202static RAW_NOTIFIER_HEAD(cu2_chain);
1203
1204int __ref register_cu2_notifier(struct notifier_block *nb)
1205{
1206 return raw_notifier_chain_register(&cu2_chain, nb);
1207}
1208
1209int cu2_notifier_call_chain(unsigned long val, void *v)
1210{
1211 return raw_notifier_call_chain(&cu2_chain, val, v);
1212}
1213
1214static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001215 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001216{
1217 struct pt_regs *regs = data;
1218
Jayachandran C83bee792013-06-10 06:30:01 +00001219 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001220 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001221 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001222
1223 return NOTIFY_OK;
1224}
1225
Paul Burton97915542015-01-08 12:17:37 +00001226static int wait_on_fp_mode_switch(atomic_t *p)
1227{
1228 /*
1229 * The FP mode for this task is currently being switched. That may
1230 * involve modifications to the format of this tasks FP context which
1231 * make it unsafe to proceed with execution for the moment. Instead,
1232 * schedule some other task.
1233 */
1234 schedule();
1235 return 0;
1236}
1237
Paul Burton1db1af82014-01-27 15:23:11 +00001238static int enable_restore_fp_context(int msa)
1239{
Paul Burtonc9017752014-07-30 08:53:20 +01001240 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001241
Paul Burton97915542015-01-08 12:17:37 +00001242 /*
1243 * If an FP mode switch is currently underway, wait for it to
1244 * complete before proceeding.
1245 */
1246 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1247 wait_on_fp_mode_switch, TASK_KILLABLE);
1248
Paul Burton1db1af82014-01-27 15:23:11 +00001249 if (!used_math()) {
1250 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001251 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001252 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001253 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001254 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001255 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001256 set_thread_flag(TIF_USEDMSA);
1257 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001258 }
Paul Burton762a1f42014-07-11 16:44:35 +01001259 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001260 if (!err)
1261 set_used_math();
1262 return err;
1263 }
1264
1265 /*
1266 * This task has formerly used the FP context.
1267 *
1268 * If this thread has no live MSA vector context then we can simply
1269 * restore the scalar FP context. If it has live MSA vector context
1270 * (that is, it has or may have used MSA since last performing a
1271 * function call) then we'll need to restore the vector context. This
1272 * applies even if we're currently only executing a scalar FP
1273 * instruction. This is because if we were to later execute an MSA
1274 * instruction then we'd either have to:
1275 *
1276 * - Restore the vector context & clobber any registers modified by
1277 * scalar FP instructions between now & then.
1278 *
1279 * or
1280 *
1281 * - Not restore the vector context & lose the most significant bits
1282 * of all vector registers.
1283 *
1284 * Neither of those options is acceptable. We cannot restore the least
1285 * significant bits of the registers now & only restore the most
1286 * significant bits later because the most significant bits of any
1287 * vector registers whose aliased FP register is modified now will have
1288 * been zeroed. We'd have no way to know that when restoring the vector
1289 * context & thus may load an outdated value for the most significant
1290 * bits of a vector register.
1291 */
1292 if (!msa && !thread_msa_context_live())
1293 return own_fpu(1);
1294
1295 /*
1296 * This task is using or has previously used MSA. Thus we require
1297 * that Status.FR == 1.
1298 */
Paul Burton762a1f42014-07-11 16:44:35 +01001299 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001300 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001301 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001302 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001303 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001304
1305 enable_msa();
1306 write_msa_csr(current->thread.fpu.msacsr);
1307 set_thread_flag(TIF_USEDMSA);
1308
1309 /*
1310 * If this is the first time that the task is using MSA and it has
1311 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001312 * FP context which we shouldn't clobber. We do however need to clear
1313 * the upper 64b of each vector register so that this task has no
1314 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001315 */
Paul Burtonc9017752014-07-30 08:53:20 +01001316 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1317 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001318 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001319
1320 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001321 }
Paul Burton1db1af82014-01-27 15:23:11 +00001322
Paul Burtonc9017752014-07-30 08:53:20 +01001323 if (!prior_msa) {
1324 /*
1325 * Restore the least significant 64b of each vector register
1326 * from the existing scalar FP context.
1327 */
1328 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001329
Paul Burtonc9017752014-07-30 08:53:20 +01001330 /*
1331 * The task has not formerly used MSA, so clear the upper 64b
1332 * of each vector register such that it cannot see data left
1333 * behind by another task.
1334 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001335 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001336 } else {
1337 /* We need to restore the vector context. */
1338 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001339
Paul Burtonc9017752014-07-30 08:53:20 +01001340 /* Restore the scalar FP control & status register */
1341 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001342 write_32bit_cp1_register(CP1_STATUS,
1343 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001344 }
Paul Burton762a1f42014-07-11 16:44:35 +01001345
1346out:
1347 preempt_enable();
1348
Paul Burton1db1af82014-01-27 15:23:11 +00001349 return 0;
1350}
1351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352asmlinkage void do_cpu(struct pt_regs *regs)
1353{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001354 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001355 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001356 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001357 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001358 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001359 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001361 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001362 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001364 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1366
Jayachandran C83bee792013-06-10 06:30:01 +00001367 if (cpid != 2)
1368 die_if_kernel("do_cpu invoked from kernel context!", regs);
1369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 switch (cpid) {
1371 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001372 epc = (unsigned int __user *)exception_epc(regs);
1373 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001374 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001375 opcode = 0;
1376 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001378 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001379 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001380
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001381 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001382 if (unlikely(get_user(opcode, epc) < 0))
1383 status = SIGSEGV;
1384
1385 if (!cpu_has_llsc && status < 0)
1386 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001387 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001388
1389 if (status < 0)
1390 status = SIGILL;
1391
1392 if (unlikely(status > 0)) {
1393 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001394 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001395 force_sig(status, current);
1396 }
1397
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001398 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001400 case 3:
1401 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001402 * The COP3 opcode space and consequently the CP0.Status.CU3
1403 * bit and the CP0.Cause.CE=3 encoding have been removed as
1404 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1405 * up the space has been reused for COP1X instructions, that
1406 * are enabled by the CP0.Status.CU1 bit and consequently
1407 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1408 * exceptions. Some FPU-less processors that implement one
1409 * of these ISAs however use this code erroneously for COP1X
1410 * instructions. Therefore we redirect this trap to the FP
1411 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001412 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001413 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001414 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001415 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001416 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001417 /* Fall through. */
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001420 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001422 if (raw_cpu_has_fpu && !err)
1423 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001425 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1426 &fault_addr);
1427 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001428
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001429 /*
1430 * We can't allow the emulated instruction to leave
1431 * any of the cause bits set in $fcr31.
1432 */
1433 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1434
1435 /* Send a signal if required. */
1436 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1437 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001439 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
1441 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001442 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001443 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 }
1445
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001446 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447}
1448
James Hogan64bedff2014-12-02 13:44:13 +00001449asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001450{
1451 enum ctx_state prev_state;
1452
1453 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001454 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001455 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001456 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001457 goto out;
1458
1459 /* Clear MSACSR.Cause before enabling interrupts */
1460 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1461 local_irq_enable();
1462
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001463 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1464 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001465out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001466 exception_exit(prev_state);
1467}
1468
Paul Burton1db1af82014-01-27 15:23:11 +00001469asmlinkage void do_msa(struct pt_regs *regs)
1470{
1471 enum ctx_state prev_state;
1472 int err;
1473
1474 prev_state = exception_enter();
1475
1476 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1477 force_sig(SIGILL, current);
1478 goto out;
1479 }
1480
1481 die_if_kernel("do_msa invoked from kernel context!", regs);
1482
1483 err = enable_restore_fp_context(1);
1484 if (err)
1485 force_sig(SIGILL, current);
1486out:
1487 exception_exit(prev_state);
1488}
1489
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490asmlinkage void do_mdmx(struct pt_regs *regs)
1491{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001492 enum ctx_state prev_state;
1493
1494 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001496 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497}
1498
David Daney8bc6d052009-01-05 15:29:58 -08001499/*
1500 * Called with interrupts disabled.
1501 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502asmlinkage void do_watch(struct pt_regs *regs)
1503{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001504 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001505 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001506
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001507 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001509 * Clear WP (bit 22) bit of cause register so we don't loop
1510 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 */
James Hogane233c732016-03-01 22:19:38 +00001512 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001513
1514 /*
1515 * If the current thread has the watch registers loaded, save
1516 * their values and send SIGTRAP. Otherwise another thread
1517 * left the registers set, clear them and continue.
1518 */
1519 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1520 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001521 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001522 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001523 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001524 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001525 local_irq_enable();
1526 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001527 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528}
1529
1530asmlinkage void do_mcheck(struct pt_regs *regs)
1531{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001532 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001533 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001534 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001535
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001536 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001538
1539 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001540 dump_tlb_regs();
1541 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001542 dump_tlb_all();
1543 }
1544
James Hogan55c723e2015-07-27 13:50:21 +01001545 if (!user_mode(regs))
1546 set_fs(KERNEL_DS);
1547
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001548 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001549
James Hogan55c723e2015-07-27 13:50:21 +01001550 set_fs(old_fs);
1551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 /*
1553 * Some chips may have other causes of machine check (e.g. SB1
1554 * graduation timer)
1555 */
1556 panic("Caught Machine Check exception - %scaused by multiple "
1557 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001558 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559}
1560
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001561asmlinkage void do_mt(struct pt_regs *regs)
1562{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001563 int subcode;
1564
Ralf Baechle41c594a2006-04-05 09:45:45 +01001565 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1566 >> VPECONTROL_EXCPT_SHIFT;
1567 switch (subcode) {
1568 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001569 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001570 break;
1571 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001572 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001573 break;
1574 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001575 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001576 break;
1577 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001578 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001579 break;
1580 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001581 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001582 break;
1583 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001584 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001585 break;
1586 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001587 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001588 subcode);
1589 break;
1590 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001591 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1592
1593 force_sig(SIGILL, current);
1594}
1595
1596
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001597asmlinkage void do_dsp(struct pt_regs *regs)
1598{
1599 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001600 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001601
1602 force_sig(SIGILL, current);
1603}
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605asmlinkage void do_reserved(struct pt_regs *regs)
1606{
1607 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001608 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 * caused by a new unknown cpu type or after another deadly
1610 * hard/software error.
1611 */
1612 show_regs(regs);
1613 panic("Caught reserved exception %ld - should not happen.",
1614 (regs->cp0_cause & 0x7f) >> 2);
1615}
1616
Ralf Baechle39b8d522008-04-28 17:14:26 +01001617static int __initdata l1parity = 1;
1618static int __init nol1parity(char *s)
1619{
1620 l1parity = 0;
1621 return 1;
1622}
1623__setup("nol1par", nol1parity);
1624static int __initdata l2parity = 1;
1625static int __init nol2parity(char *s)
1626{
1627 l2parity = 0;
1628 return 1;
1629}
1630__setup("nol2par", nol2parity);
1631
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632/*
1633 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1634 * it different ways.
1635 */
1636static inline void parity_protection_init(void)
1637{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001638 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001640 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001641 case CPU_74K:
1642 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001643 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001644 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001645 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001646 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001647 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001648 case CPU_I6400:
Paul Burton1091bfa2016-02-03 03:26:38 +00001649 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001650 {
1651#define ERRCTL_PE 0x80000000
1652#define ERRCTL_L2P 0x00800000
1653 unsigned long errctl;
1654 unsigned int l1parity_present, l2parity_present;
1655
1656 errctl = read_c0_ecc();
1657 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1658
1659 /* probe L1 parity support */
1660 write_c0_ecc(errctl | ERRCTL_PE);
1661 back_to_back_c0_hazard();
1662 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1663
1664 /* probe L2 parity support */
1665 write_c0_ecc(errctl|ERRCTL_L2P);
1666 back_to_back_c0_hazard();
1667 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1668
1669 if (l1parity_present && l2parity_present) {
1670 if (l1parity)
1671 errctl |= ERRCTL_PE;
1672 if (l1parity ^ l2parity)
1673 errctl |= ERRCTL_L2P;
1674 } else if (l1parity_present) {
1675 if (l1parity)
1676 errctl |= ERRCTL_PE;
1677 } else if (l2parity_present) {
1678 if (l2parity)
1679 errctl |= ERRCTL_L2P;
1680 } else {
1681 /* No parity available */
1682 }
1683
1684 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1685
1686 write_c0_ecc(errctl);
1687 back_to_back_c0_hazard();
1688 errctl = read_c0_ecc();
1689 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1690
1691 if (l1parity_present)
1692 printk(KERN_INFO "Cache parity protection %sabled\n",
1693 (errctl & ERRCTL_PE) ? "en" : "dis");
1694
1695 if (l2parity_present) {
1696 if (l1parity_present && l1parity)
1697 errctl ^= ERRCTL_L2P;
1698 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1699 (errctl & ERRCTL_L2P) ? "en" : "dis");
1700 }
1701 }
1702 break;
1703
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001705 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001706 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001707 write_c0_ecc(0x80000000);
1708 back_to_back_c0_hazard();
1709 /* Set the PE bit (bit 31) in the c0_errctl register. */
1710 printk(KERN_INFO "Cache parity protection %sabled\n",
1711 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 break;
1713 case CPU_20KC:
1714 case CPU_25KF:
1715 /* Clear the DE bit (bit 16) in the c0_status register. */
1716 printk(KERN_INFO "Enable cache parity protection for "
1717 "MIPS 20KC/25KF CPUs.\n");
1718 clear_c0_status(ST0_DE);
1719 break;
1720 default:
1721 break;
1722 }
1723}
1724
1725asmlinkage void cache_parity_error(void)
1726{
1727 const int field = 2 * sizeof(unsigned long);
1728 unsigned int reg_val;
1729
1730 /* For the moment, report the problem and hang. */
1731 printk("Cache error exception:\n");
1732 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1733 reg_val = read_c0_cacheerr();
1734 printk("c0_cacheerr == %08x\n", reg_val);
1735
1736 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1737 reg_val & (1<<30) ? "secondary" : "primary",
1738 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001739 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001740 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001741 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1742 reg_val & (1<<29) ? "ED " : "",
1743 reg_val & (1<<28) ? "ET " : "",
1744 reg_val & (1<<27) ? "ES " : "",
1745 reg_val & (1<<26) ? "EE " : "",
1746 reg_val & (1<<25) ? "EB " : "",
1747 reg_val & (1<<24) ? "EI " : "",
1748 reg_val & (1<<23) ? "E1 " : "",
1749 reg_val & (1<<22) ? "E0 " : "");
1750 } else {
1751 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1752 reg_val & (1<<29) ? "ED " : "",
1753 reg_val & (1<<28) ? "ET " : "",
1754 reg_val & (1<<26) ? "EE " : "",
1755 reg_val & (1<<25) ? "EB " : "",
1756 reg_val & (1<<24) ? "EI " : "",
1757 reg_val & (1<<23) ? "E1 " : "",
1758 reg_val & (1<<22) ? "E0 " : "");
1759 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1761
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001762#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 if (reg_val & (1<<22))
1764 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1765
1766 if (reg_val & (1<<23))
1767 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1768#endif
1769
1770 panic("Can't handle the cache error!");
1771}
1772
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001773asmlinkage void do_ftlb(void)
1774{
1775 const int field = 2 * sizeof(unsigned long);
1776 unsigned int reg_val;
1777
1778 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001779 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001780 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1781 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001782 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1783 read_c0_ecc());
1784 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1785 reg_val = read_c0_cacheerr();
1786 pr_err("c0_cacheerr == %08x\n", reg_val);
1787
1788 if ((reg_val & 0xc0000000) == 0xc0000000) {
1789 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1790 } else {
1791 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1792 reg_val & (1<<30) ? "secondary" : "primary",
1793 reg_val & (1<<31) ? "data" : "insn");
1794 }
1795 } else {
1796 pr_err("FTLB error exception\n");
1797 }
1798 /* Just print the cacheerr bits for now */
1799 cache_parity_error();
1800}
1801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802/*
1803 * SDBBP EJTAG debug exception handler.
1804 * We skip the instruction and return to the next instruction.
1805 */
1806void ejtag_exception_handler(struct pt_regs *regs)
1807{
1808 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001809 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 unsigned int debug;
1811
Chris Dearman70ae6122006-06-30 12:32:37 +01001812 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 depc = read_c0_depc();
1814 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001815 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 if (debug & 0x80000000) {
1817 /*
1818 * In branch delay slot.
1819 * We cheat a little bit here and use EPC to calculate the
1820 * debug return address (DEPC). EPC is restored after the
1821 * calculation.
1822 */
1823 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001824 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001826 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 depc = regs->cp0_epc;
1828 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001829 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 } else
1831 depc += 4;
1832 write_c0_depc(depc);
1833
1834#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001835 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 write_c0_debug(debug | 0x100);
1837#endif
1838}
1839
1840/*
1841 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001842 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001844static RAW_NOTIFIER_HEAD(nmi_chain);
1845
1846int register_nmi_notifier(struct notifier_block *nb)
1847{
1848 return raw_notifier_chain_register(&nmi_chain, nb);
1849}
1850
Joe Perchesff2d8b12012-01-12 17:17:21 -08001851void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001853 char str[100];
1854
Petri Gynther7963b3f2015-10-19 11:49:52 -07001855 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001856 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001857 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001858 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1859 smp_processor_id(), regs->cp0_epc);
1860 regs->cp0_epc = read_c0_errorepc();
1861 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001862 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863}
1864
Ralf Baechlee01402b2005-07-14 15:57:16 +00001865#define VECTORSPACING 0x100 /* for EI/VI mode */
1866
1867unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001868EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001870unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001872void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
1874 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001875 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001877#ifdef CONFIG_CPU_MICROMIPS
1878 /*
1879 * Only the TLB handlers are cache aligned with an even
1880 * address. All other handlers are on an odd address and
1881 * require no modification. Otherwise, MIPS32 mode will
1882 * be entered when handling any TLB exceptions. That
1883 * would be bad...since we must stay in microMIPS mode.
1884 */
1885 if (!(handler & 0x1))
1886 handler |= 1;
1887#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001888 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001891#ifdef CONFIG_CPU_MICROMIPS
1892 unsigned long jump_mask = ~((1 << 27) - 1);
1893#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001894 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001895#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001896 u32 *buf = (u32 *)(ebase + 0x200);
1897 unsigned int k0 = 26;
1898 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1899 uasm_i_j(&buf, handler & ~jump_mask);
1900 uasm_i_nop(&buf);
1901 } else {
1902 UASM_i_LA(&buf, k0, handler);
1903 uasm_i_jr(&buf, k0);
1904 uasm_i_nop(&buf);
1905 }
1906 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 }
1908 return (void *)old_handler;
1909}
1910
Ralf Baechle86a17082013-02-08 01:21:34 +01001911static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001912{
1913 show_regs(get_irq_regs());
1914 panic("Caught unexpected vectored interrupt.");
1915}
1916
Ralf Baechleef300e42007-05-06 18:31:18 +01001917static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001918{
1919 unsigned long handler;
1920 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001921 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001922 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001923 unsigned char *b;
1924
Ralf Baechleb72b7092009-03-30 14:49:44 +02001925 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001926
1927 if (addr == NULL) {
1928 handler = (unsigned long) do_default_vi;
1929 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001930 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001931 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001932 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001933
1934 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1935
Ralf Baechlef6771db2007-11-08 18:02:29 +00001936 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001937 panic("Shadow register set %d not supported", srs);
1938
1939 if (cpu_has_veic) {
1940 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001941 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001942 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001943 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001944 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001945 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001946 }
1947
1948 if (srs == 0) {
1949 /*
1950 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001951 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001952 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001953 extern char except_vec_vi, except_vec_vi_lui;
1954 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001955 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001956 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001957 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001958#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1959 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1960 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1961#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001962 const int lui_offset = &except_vec_vi_lui - vec_start;
1963 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001964#endif
1965 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001966
1967 if (handler_len > VECTORSPACING) {
1968 /*
1969 * Sigh... panicing won't help as the console
1970 * is probably not configured :(
1971 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001972 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001973 }
1974
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001975 set_handler(((unsigned long)b - ebase), vec_start,
1976#ifdef CONFIG_CPU_MICROMIPS
1977 (handler_len - 1));
1978#else
1979 handler_len);
1980#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001981 h = (u16 *)(b + lui_offset);
1982 *h = (handler >> 16) & 0xffff;
1983 h = (u16 *)(b + ori_offset);
1984 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001985 local_flush_icache_range((unsigned long)b,
1986 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001987 }
1988 else {
1989 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001990 * In other cases jump directly to the interrupt handler. It
1991 * is the handler's responsibility to save registers if required
1992 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001993 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001994 u32 insn;
1995
1996 h = (u16 *)b;
1997 /* j handler */
1998#ifdef CONFIG_CPU_MICROMIPS
1999 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2000#else
2001 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2002#endif
2003 h[0] = (insn >> 16) & 0xffff;
2004 h[1] = insn & 0xffff;
2005 h[2] = 0;
2006 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002007 local_flush_icache_range((unsigned long)b,
2008 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002009 }
2010
2011 return (void *)old_handler;
2012}
2013
Ralf Baechleef300e42007-05-06 18:31:18 +01002014void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002015{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002016 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002017}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002018
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019extern void tlb_init(void);
2020
Ralf Baechle42f77542007-10-18 17:48:11 +01002021/*
2022 * Timer interrupt
2023 */
2024int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002025EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002026int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002027
2028/*
2029 * Performance counter IRQ or -1 if shared with timer
2030 */
2031int cp0_perfcount_irq;
2032EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2033
James Hogan8f7ff022015-01-29 11:14:07 +00002034/*
2035 * Fast debug channel IRQ or -1 if not present
2036 */
2037int cp0_fdc_irq;
2038EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2039
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002040static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002041
2042static int __init ulri_disable(char *s)
2043{
2044 pr_info("Disabling ulri\n");
2045 noulri = 1;
2046
2047 return 1;
2048}
2049__setup("noulri", ulri_disable);
2050
James Hoganae4ce452014-03-04 10:20:43 +00002051/* configure STATUS register */
2052static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 /*
2055 * Disable coprocessors and select 32-bit or 64-bit addressing
2056 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2057 * flag that some firmware may have left set and the TS bit (for
2058 * IP27). Set XX for ISA IV code to work.
2059 */
James Hoganae4ce452014-03-04 10:20:43 +00002060 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002061#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2063#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002064 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002066 if (cpu_has_dsp)
2067 status_set |= ST0_MX;
2068
Ralf Baechleb38c7392006-02-07 01:20:43 +00002069 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002071}
2072
James Hoganb937ff62016-06-15 19:29:53 +01002073unsigned int hwrena;
2074EXPORT_SYMBOL_GPL(hwrena);
2075
James Hoganae4ce452014-03-04 10:20:43 +00002076/* configure HWRENA register */
2077static void configure_hwrena(void)
2078{
James Hoganb937ff62016-06-15 19:29:53 +01002079 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002081 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002082 hwrena |= MIPS_HWRENA_CPUNUM |
2083 MIPS_HWRENA_SYNCISTEP |
2084 MIPS_HWRENA_CC |
2085 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002086
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002087 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002088 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002089
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002090 if (hwrena)
2091 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002092}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002093
James Hoganae4ce452014-03-04 10:20:43 +00002094static void configure_exception_vector(void)
2095{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002096 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002097 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002098 /* If available, use WG to set top bits of EBASE */
2099 if (cpu_has_ebase_wg) {
2100#ifdef CONFIG_64BIT
2101 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2102#else
2103 write_c0_ebase(ebase | MIPS_EBASE_WG);
2104#endif
2105 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002106 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002107 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002108 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002109 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002110 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002111 if (cpu_has_divec) {
2112 if (cpu_has_mipsmt) {
2113 unsigned int vpflags = dvpe();
2114 set_c0_cause(CAUSEF_IV);
2115 evpe(vpflags);
2116 } else
2117 set_c0_cause(CAUSEF_IV);
2118 }
James Hoganae4ce452014-03-04 10:20:43 +00002119}
2120
2121void per_cpu_trap_init(bool is_boot_cpu)
2122{
2123 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002124
2125 configure_status();
2126 configure_hwrena();
2127
James Hoganae4ce452014-03-04 10:20:43 +00002128 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002129
2130 /*
2131 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2132 *
2133 * o read IntCtl.IPTI to determine the timer interrupt
2134 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002135 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002136 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002137 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002138 /*
2139 * We shouldn't trust a secondary core has a sane EBASE register
2140 * so use the one calculated by the boot CPU.
2141 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002142 if (!is_boot_cpu) {
2143 /* If available, use WG to set top bits of EBASE */
2144 if (cpu_has_ebase_wg) {
2145#ifdef CONFIG_64BIT
2146 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2147#else
2148 write_c0_ebase(ebase | MIPS_EBASE_WG);
2149#endif
2150 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002151 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002152 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002153
David VomLehn010c1082009-12-21 17:49:22 -08002154 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2155 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2156 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002157 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2158 if (!cp0_fdc_irq)
2159 cp0_fdc_irq = -1;
2160
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002161 } else {
2162 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002163 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002164 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002165 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002166 }
2167
David Daney48c4ac92013-05-13 13:56:44 -07002168 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002169 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
2171 atomic_inc(&init_mm.mm_count);
2172 current->active_mm = &init_mm;
2173 BUG_ON(current->mm);
2174 enter_lazy_tlb(&init_mm, current);
2175
Markos Chandras761b4492015-06-24 09:29:20 +01002176 /* Boot CPU's cache setup in setup_arch(). */
2177 if (!is_boot_cpu)
2178 cpu_cache_init();
2179 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002180 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181}
2182
Ralf Baechlee01402b2005-07-14 15:57:16 +00002183/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002184void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002185{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002186#ifdef CONFIG_CPU_MICROMIPS
2187 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2188#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002189 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002190#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002191 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002192}
2193
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002194static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002195 "Trying to set NULL cache error exception handler";
2196
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002197/*
2198 * Install uncached CPU exception handler.
2199 * This is suitable only for the cache error exception which is the only
2200 * exception handler that is being run uncached.
2201 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002202void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002203 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002204{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002205 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002206
Ralf Baechle641e97f2007-10-11 23:46:05 +01002207 if (!addr)
2208 panic(panic_null_cerr);
2209
Ralf Baechlee01402b2005-07-14 15:57:16 +00002210 memcpy((void *)(uncached_ebase + offset), addr, size);
2211}
2212
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002213static int __initdata rdhwr_noopt;
2214static int __init set_rdhwr_noopt(char *str)
2215{
2216 rdhwr_noopt = 1;
2217 return 1;
2218}
2219
2220__setup("rdhwr_noopt", set_rdhwr_noopt);
2221
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222void __init trap_init(void)
2223{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002224 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002226 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002228
2229 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002231 if (cpu_has_veic || cpu_has_vint) {
2232 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002233 phys_addr_t ebase_pa;
2234
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002235 ebase = (unsigned long)
2236 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002237
2238 /*
2239 * Try to ensure ebase resides in KSeg0 if possible.
2240 *
2241 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2242 * hitting a poorly defined exception base for Cache Errors.
2243 * The allocation is likely to be in the low 512MB of physical,
2244 * in which case we should be able to convert to KSeg0.
2245 *
2246 * EVA is special though as it allows segments to be rearranged
2247 * and to become uncached during cache error handling.
2248 */
2249 ebase_pa = __pa(ebase);
2250 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2251 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002252 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002253 ebase = CAC_BASE;
2254
James Hogan18022892016-09-01 17:30:07 +01002255 if (cpu_has_mips_r2_r6) {
2256 if (cpu_has_ebase_wg) {
2257#ifdef CONFIG_64BIT
2258 ebase = (read_c0_ebase_64() & ~0xfff);
2259#else
2260 ebase = (read_c0_ebase() & ~0xfff);
2261#endif
2262 } else {
2263 ebase += (read_c0_ebase() & 0x3ffff000);
2264 }
2265 }
David Daney566f74f2008-10-23 17:56:35 -07002266 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002267
Steven J. Hillc6213c62013-06-05 21:25:17 +00002268 if (cpu_has_mmips) {
2269 unsigned int config3 = read_c0_config3();
2270
2271 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2272 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2273 else
2274 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2275 }
2276
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002277 if (board_ebase_setup)
2278 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002279 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280
2281 /*
2282 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002283 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 * configuration.
2285 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002286 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
2288 /*
2289 * Setup default vectors
2290 */
2291 for (i = 0; i <= 31; i++)
2292 set_except_vector(i, handle_reserved);
2293
2294 /*
2295 * Copy the EJTAG debug exception vector handler code to it's final
2296 * destination.
2297 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002298 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002299 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
2301 /*
2302 * Only some CPUs have the watch exceptions.
2303 */
2304 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002305 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306
2307 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002308 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002310 if (cpu_has_veic || cpu_has_vint) {
2311 int nvec = cpu_has_veic ? 64 : 8;
2312 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002313 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002314 }
2315 else if (cpu_has_divec)
2316 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
2318 /*
2319 * Some CPUs can enable/disable for cache parity detection, but does
2320 * it different ways.
2321 */
2322 parity_protection_init();
2323
2324 /*
2325 * The Data Bus Errors / Instruction Bus Errors are signaled
2326 * by external hardware. Therefore these two exceptions
2327 * may have board specific handlers.
2328 */
2329 if (board_be_init)
2330 board_be_init();
2331
James Hogan1b505de2015-12-16 23:49:35 +00002332 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2333 rollback_handle_int : handle_int);
2334 set_except_vector(EXCCODE_MOD, handle_tlbm);
2335 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2336 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337
James Hogan1b505de2015-12-16 23:49:35 +00002338 set_except_vector(EXCCODE_ADEL, handle_adel);
2339 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340
James Hogan1b505de2015-12-16 23:49:35 +00002341 set_except_vector(EXCCODE_IBE, handle_ibe);
2342 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
James Hogan1b505de2015-12-16 23:49:35 +00002344 set_except_vector(EXCCODE_SYS, handle_sys);
2345 set_except_vector(EXCCODE_BP, handle_bp);
2346 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002347 (cpu_has_vtag_icache ?
2348 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002349 set_except_vector(EXCCODE_CPU, handle_cpu);
2350 set_except_vector(EXCCODE_OV, handle_ov);
2351 set_except_vector(EXCCODE_TR, handle_tr);
2352 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353
Ralf Baechle10cc3522007-10-11 23:46:15 +01002354 if (current_cpu_type() == CPU_R6000 ||
2355 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 /*
2357 * The R6000 is the only R-series CPU that features a machine
2358 * check exception (similar to the R4000 cache error) and
2359 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002360 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 * current list of targets for Linux/MIPS.
2362 * (Duh, crap, there is someone with a triple R6k machine)
2363 */
2364 //set_except_vector(14, handle_mc);
2365 //set_except_vector(15, handle_ndc);
2366 }
2367
Ralf Baechlee01402b2005-07-14 15:57:16 +00002368
2369 if (board_nmi_handler_setup)
2370 board_nmi_handler_setup();
2371
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002372 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002373 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002374
James Hogan1b505de2015-12-16 23:49:35 +00002375 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002376
2377 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002378 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2379 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002380 }
2381
James Hogan1b505de2015-12-16 23:49:35 +00002382 set_except_vector(EXCCODE_MSADIS, handle_msa);
2383 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002384
2385 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002386 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002387
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002388 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002389 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002390
James Hogan1b505de2015-12-16 23:49:35 +00002391 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002392
David Daneyfcbf1df2012-05-15 00:04:46 -07002393 if (board_cache_error_setup)
2394 board_cache_error_setup();
2395
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002396 if (cpu_has_vce)
2397 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002398 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002399 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002400 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002401 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002402 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002403
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002404 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002405
2406 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002407
Ralf Baechle4483b152010-08-05 13:25:59 +01002408 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409}
James Hoganae4ce452014-03-04 10:20:43 +00002410
2411static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2412 void *v)
2413{
2414 switch (cmd) {
2415 case CPU_PM_ENTER_FAILED:
2416 case CPU_PM_EXIT:
2417 configure_status();
2418 configure_hwrena();
2419 configure_exception_vector();
2420
2421 /* Restore register with CPU number for TLB handlers */
2422 TLBMISS_HANDLER_RESTORE();
2423
2424 break;
2425 }
2426
2427 return NOTIFY_OK;
2428}
2429
2430static struct notifier_block trap_pm_notifier_block = {
2431 .notifier_call = trap_pm_notifier,
2432};
2433
2434static int __init trap_pm_init(void)
2435{
2436 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2437}
2438arch_initcall(trap_pm_init);