blob: a4dc15afbdafdbd2d842a15a6b1e4390c2b88d23 [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070016
17#ifdef CONFIG_COMMON_CLK
18
Mike Turquetteb24764902012-03-15 23:11:19 -070019/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
Geert Uytterhoevena6059ab2018-01-03 12:06:16 +010023 *
24 * Please update clk_flags[] in drivers/clk/clk.c when making changes here!
Mike Turquetteb24764902012-03-15 23:11:19 -070025 */
26#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
27#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
28#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
29#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070030 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053031#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020032#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010033#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010034#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020035#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010036#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080037#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080038/* parents need enable during gate/ungate, set rate and re-parent */
39#define CLK_OPS_PARENT_ENABLE BIT(12)
Mike Turquetteb24764902012-03-15 23:11:19 -070040
Stephen Boyd61ae7652015-06-22 17:13:49 -070041struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070042struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010043struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050044struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070045
Mike Turquetteb24764902012-03-15 23:11:19 -070046/**
Boris Brezillon0817b622015-07-07 20:48:08 +020047 * struct clk_rate_request - Structure encoding the clk constraints that
48 * a clock user might require.
49 *
50 * @rate: Requested clock rate. This field will be adjusted by
51 * clock drivers according to hardware capabilities.
52 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090053 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020054 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
55 * requested constraints.
56 * @best_parent_hw: The most appropriate parent clock that fulfills the
57 * requested constraints.
58 *
59 */
60struct clk_rate_request {
61 unsigned long rate;
62 unsigned long min_rate;
63 unsigned long max_rate;
64 unsigned long best_parent_rate;
65 struct clk_hw *best_parent_hw;
66};
67
68/**
Mike Turquetteb24764902012-03-15 23:11:19 -070069 * struct clk_ops - Callback operations for hardware clocks; these are to
70 * be provided by the clock implementation, and will be called by drivers
71 * through the clk_* api.
72 *
73 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020074 * the clock is fully prepared, and it's safe to call clk_enable.
75 * This callback is intended to allow clock implementations to
76 * do any initialisation that may sleep. Called with
77 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070078 *
79 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020080 * undo any work done in the @prepare callback. Called with
81 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070082 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010083 * @is_prepared: Queries the hardware to determine if the clock is prepared.
84 * This function is allowed to sleep. Optional, if this op is not
85 * set then the prepare count will be used.
86 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010087 * @unprepare_unused: Unprepare the clock atomically. Only called from
88 * clk_disable_unused for prepare clocks with special needs.
89 * Called with prepare mutex held. This function may sleep.
90 *
Mike Turquetteb24764902012-03-15 23:11:19 -070091 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020092 * clock is generating a valid clock signal, usable by consumer
93 * devices. Called with enable_lock held. This function must not
94 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070095 *
96 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020097 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070098 *
Stephen Boyd119c7122012-10-03 23:38:53 -070099 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200100 * This function must not sleep. Optional, if this op is not
101 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700102 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800103 * @disable_unused: Disable the clock atomically. Only called from
104 * clk_disable_unused for gate clocks with special needs.
105 * Called with enable_lock held. This function must not
106 * sleep.
107 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700108 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200109 * parent rate is an input parameter. It is up to the caller to
110 * ensure that the prepare_mutex is held across this call.
111 * Returns the calculated rate. Optional, but recommended - if
112 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700113 *
114 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200115 * supported by the clock. The parent rate is an input/output
116 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700117 *
James Hogan71472c02013-07-29 12:25:00 +0100118 * @determine_rate: Given a target rate as input, returns the closest rate
119 * actually supported by the clock, and optionally the parent clock
120 * that should be used to provide the clock rate.
121 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700122 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200123 * possible parents specify a new parent by passing in the index
124 * as a u8 corresponding to the parent in either the .parent_names
125 * or .parents arrays. This function in affect translates an
126 * array index into the value programmed into the hardware.
127 * Returns 0 on success, -EERROR otherwise.
128 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700129 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200130 * return value is a u8 which specifies the index corresponding to
131 * the parent clock. This index can be applied to either the
132 * .parent_names or .parents arrays. In short, this function
133 * translates the parent value read from hardware into an array
134 * index. Currently only called when the clock is initialized by
135 * __clk_init. This callback is mandatory for clocks with
136 * multiple parents. It is optional (and unnecessary) for clocks
137 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700138 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800139 * @set_rate: Change the rate of this clock. The requested rate is specified
140 * by the second argument, which should typically be the return
141 * of .round_rate call. The third argument gives the parent rate
142 * which is likely helpful for most .set_rate implementation.
143 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700144 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800145 * @set_rate_and_parent: Change the rate and the parent of this clock. The
146 * requested rate is specified by the second argument, which
147 * should typically be the return of .round_rate call. The
148 * third argument gives the parent rate which is likely helpful
149 * for most .set_rate_and_parent implementation. The fourth
150 * argument gives the parent index. This callback is optional (and
151 * unnecessary) for clocks with 0 or 1 parents as well as
152 * for clocks that can tolerate switching the rate and the parent
153 * separately via calls to .set_parent and .set_rate.
154 * Returns 0 on success, -EERROR otherwise.
155 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200156 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
157 * is expressed in ppb (parts per billion). The parent accuracy is
158 * an input parameter.
159 * Returns the calculated accuracy. Optional - if this op is not
160 * set then clock accuracy will be initialized to parent accuracy
161 * or 0 (perfect clock) if clock has no parent.
162 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200163 * @get_phase: Queries the hardware to get the current phase of a clock.
164 * Returned values are 0-359 degrees on success, negative
165 * error codes on failure.
166 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800167 * @set_phase: Shift the phase this clock signal in degrees specified
168 * by the second argument. Valid values for degrees are
169 * 0-359. Return 0 on success, otherwise -EERROR.
170 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200171 * @init: Perform platform-specific initialization magic.
172 * This is not not used by any of the basic clock types.
173 * Please consider other ways of solving initialization problems
174 * before using this callback, as its use is discouraged.
175 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500176 * @debug_init: Set up type-specific debugfs entries for this clock. This
177 * is called once, after the debugfs directory entry for this
178 * clock has been created. The dentry pointer representing that
179 * directory is provided as an argument. Called with
180 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
181 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800182 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700183 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
184 * implementations to split any work between atomic (enable) and sleepable
185 * (prepare) contexts. If enabling a clock requires code that might sleep,
186 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700187 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700188 *
189 * Typically, drivers will call clk_prepare when a clock may be needed later
190 * (eg. when a device is opened), and clk_enable when the clock is actually
191 * required (eg. from an interrupt). Note that clk_prepare MUST have been
192 * called before clk_enable.
193 */
194struct clk_ops {
195 int (*prepare)(struct clk_hw *hw);
196 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100197 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100198 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700199 int (*enable)(struct clk_hw *hw);
200 void (*disable)(struct clk_hw *hw);
201 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800202 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700203 unsigned long (*recalc_rate)(struct clk_hw *hw,
204 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200205 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
206 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200207 int (*determine_rate)(struct clk_hw *hw,
208 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700209 int (*set_parent)(struct clk_hw *hw, u8 index);
210 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200211 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
212 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800213 int (*set_rate_and_parent)(struct clk_hw *hw,
214 unsigned long rate,
215 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100216 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
217 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200218 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800219 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700220 void (*init)(struct clk_hw *hw);
Stephen Boydd75d50c2018-06-01 21:42:07 -0700221 void (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700222};
223
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700224/**
225 * struct clk_init_data - holds init data that's common to all clocks and is
226 * shared between the clock provider and the common clock framework.
227 *
228 * @name: clock name
229 * @ops: operations this clock supports
230 * @parent_names: array of string names for all possible parents
231 * @num_parents: number of possible parents
232 * @flags: framework-level hints and quirks
233 */
234struct clk_init_data {
235 const char *name;
236 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200237 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700238 u8 num_parents;
239 unsigned long flags;
240};
241
242/**
243 * struct clk_hw - handle for traversing from a struct clk to its corresponding
244 * hardware-specific structure. struct clk_hw should be declared within struct
245 * clk_foo and then referenced by the struct clk instance that uses struct
246 * clk_foo's clk_ops
247 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100248 * @core: pointer to the struct clk_core instance that points back to this
249 * struct clk_hw instance
250 *
251 * @clk: pointer to the per-user struct clk instance that can be used to call
252 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700253 *
254 * @init: pointer to struct clk_init_data that contains the init data shared
255 * with the common clock framework.
256 */
257struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100258 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700259 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100260 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700261};
262
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700263/*
264 * DOC: Basic clock implementations common to many platforms
265 *
266 * Each basic clock hardware type is comprised of a structure describing the
267 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
268 * unique flags for that hardware type, a registration function and an
269 * alternative macro for static initialization
270 */
271
272/**
273 * struct clk_fixed_rate - fixed-rate clock
274 * @hw: handle between common and hardware-specific interfaces
275 * @fixed_rate: constant frequency of clock
276 */
277struct clk_fixed_rate {
278 struct clk_hw hw;
279 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100280 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700281 u8 flags;
282};
283
Geliang Tang5fd9c052016-01-08 23:51:46 +0800284#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
285
Shawn Guobffad662012-03-27 15:23:23 +0800286extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700287struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
288 const char *parent_name, unsigned long flags,
289 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800290struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
291 const char *parent_name, unsigned long flags,
292 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100293struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
294 const char *name, const char *parent_name, unsigned long flags,
295 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900296void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800297struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
298 const char *name, const char *parent_name, unsigned long flags,
299 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900300void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800301
Grant Likely015ba402012-04-07 21:39:39 -0500302void of_fixed_clk_setup(struct device_node *np);
303
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700304/**
305 * struct clk_gate - gating clock
306 *
307 * @hw: handle between common and hardware-specific interfaces
308 * @reg: register controlling gate
309 * @bit_idx: single bit controlling gate
310 * @flags: hardware-specific flags
311 * @lock: register lock
312 *
313 * Clock which can gate its output. Implements .enable & .disable
314 *
315 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530316 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200317 * enable the clock. Setting this flag does the opposite: setting the bit
318 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800319 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200320 * of this register, and mask of gate bits are in higher 16-bit of this
321 * register. While setting the gate bits, higher 16-bit should also be
322 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700323 */
324struct clk_gate {
325 struct clk_hw hw;
326 void __iomem *reg;
327 u8 bit_idx;
328 u8 flags;
329 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700330};
331
Geliang Tang5fd9c052016-01-08 23:51:46 +0800332#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
333
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700334#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800335#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700336
Shawn Guobffad662012-03-27 15:23:23 +0800337extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700338struct clk *clk_register_gate(struct device *dev, const char *name,
339 const char *parent_name, unsigned long flags,
340 void __iomem *reg, u8 bit_idx,
341 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800342struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
343 const char *parent_name, unsigned long flags,
344 void __iomem *reg, u8 bit_idx,
345 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100346void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800347void clk_hw_unregister_gate(struct clk_hw *hw);
Gabriel Fernandez0a9c8692017-08-21 13:59:01 +0200348int clk_gate_is_enabled(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700349
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530350struct clk_div_table {
351 unsigned int val;
352 unsigned int div;
353};
354
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700355/**
356 * struct clk_divider - adjustable divider clock
357 *
358 * @hw: handle between common and hardware-specific interfaces
359 * @reg: register containing the divider
360 * @shift: shift to the divider bit field
361 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530362 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700363 * @lock: register lock
364 *
365 * Clock with an adjustable divider affecting its output frequency. Implements
366 * .recalc_rate, .set_rate and .round_rate
367 *
368 * Flags:
369 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200370 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
371 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700372 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700373 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200374 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700375 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
376 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
377 * Some hardware implementations gracefully handle this case and allow a
378 * zero divisor by not modifying their input clock
379 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800380 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200381 * of this register, and mask of divider bits are in higher 16-bit of this
382 * register. While setting the divider bits, higher 16-bit should also be
383 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100384 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
385 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530386 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
387 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400388 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
389 * except when the value read from the register is zero, the divisor is
390 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700391 */
392struct clk_divider {
393 struct clk_hw hw;
394 void __iomem *reg;
395 u8 shift;
396 u8 width;
397 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530398 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700399 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700400};
401
Jerome Brunete6d3cc72018-02-14 14:43:33 +0100402#define clk_div_mask(width) ((1 << (width)) - 1)
Geliang Tang5fd9c052016-01-08 23:51:46 +0800403#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
404
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700405#define CLK_DIVIDER_ONE_BASED BIT(0)
406#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700407#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800408#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100409#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530410#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400411#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700412
Shawn Guobffad662012-03-27 15:23:23 +0800413extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100414extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800415
416unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
417 unsigned int val, const struct clk_div_table *table,
Jerome Brunet12a26c22017-12-21 17:30:54 +0100418 unsigned long flags, unsigned long width);
Maxime Ripard22833a92017-05-17 09:40:30 +0200419long divider_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
420 unsigned long rate, unsigned long *prate,
421 const struct clk_div_table *table,
422 u8 width, unsigned long flags);
Jerome Brunetb15ee492018-02-14 14:43:39 +0100423long divider_ro_round_rate_parent(struct clk_hw *hw, struct clk_hw *parent,
424 unsigned long rate, unsigned long *prate,
425 const struct clk_div_table *table, u8 width,
426 unsigned long flags, unsigned int val);
Stephen Boydbca96902015-01-19 18:05:29 -0800427int divider_get_val(unsigned long rate, unsigned long parent_rate,
428 const struct clk_div_table *table, u8 width,
429 unsigned long flags);
430
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700431struct clk *clk_register_divider(struct device *dev, const char *name,
432 const char *parent_name, unsigned long flags,
433 void __iomem *reg, u8 shift, u8 width,
434 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800435struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
436 const char *parent_name, unsigned long flags,
437 void __iomem *reg, u8 shift, u8 width,
438 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530439struct clk *clk_register_divider_table(struct device *dev, const char *name,
440 const char *parent_name, unsigned long flags,
441 void __iomem *reg, u8 shift, u8 width,
442 u8 clk_divider_flags, const struct clk_div_table *table,
443 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800444struct clk_hw *clk_hw_register_divider_table(struct device *dev,
445 const char *name, const char *parent_name, unsigned long flags,
446 void __iomem *reg, u8 shift, u8 width,
447 u8 clk_divider_flags, const struct clk_div_table *table,
448 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100449void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800450void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700451
452/**
453 * struct clk_mux - multiplexer clock
454 *
455 * @hw: handle between common and hardware-specific interfaces
456 * @reg: register controlling multiplexer
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100457 * @table: array of register values corresponding to the parent index
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700458 * @shift: shift to multiplexer bit field
Jerome Brunetfe3f3382018-02-14 14:43:38 +0100459 * @mask: mask of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000460 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700461 * @lock: register lock
462 *
463 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
464 * and .recalc_rate
465 *
466 * Flags:
467 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530468 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800469 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200470 * register, and mask of mux bits are in higher 16-bit of this register.
471 * While setting the mux bits, higher 16-bit should also be updated to
472 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800473 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
474 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700475 */
476struct clk_mux {
477 struct clk_hw hw;
478 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200479 u32 *table;
480 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700481 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700482 u8 flags;
483 spinlock_t *lock;
484};
485
Geliang Tang5fd9c052016-01-08 23:51:46 +0800486#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
487
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700488#define CLK_MUX_INDEX_ONE BIT(0)
489#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800490#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800491#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
492#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700493
Shawn Guobffad662012-03-27 15:23:23 +0800494extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200495extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200496
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700497struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200498 const char * const *parent_names, u8 num_parents,
499 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700500 void __iomem *reg, u8 shift, u8 width,
501 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800502struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
503 const char * const *parent_names, u8 num_parents,
504 unsigned long flags,
505 void __iomem *reg, u8 shift, u8 width,
506 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700507
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200508struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200509 const char * const *parent_names, u8 num_parents,
510 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200511 void __iomem *reg, u8 shift, u32 mask,
512 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800513struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
514 const char * const *parent_names, u8 num_parents,
515 unsigned long flags,
516 void __iomem *reg, u8 shift, u32 mask,
517 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200518
Jerome Brunet77deb662018-02-14 14:43:34 +0100519int clk_mux_val_to_index(struct clk_hw *hw, u32 *table, unsigned int flags,
520 unsigned int val);
521unsigned int clk_mux_index_to_val(u32 *table, unsigned int flags, u8 index);
522
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100523void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800524void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100525
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200526void of_fixed_factor_clk_setup(struct device_node *node);
527
Mike Turquetteb24764902012-03-15 23:11:19 -0700528/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530529 * struct clk_fixed_factor - fixed multiplier and divider clock
530 *
531 * @hw: handle between common and hardware-specific interfaces
532 * @mult: multiplier
533 * @div: divider
534 *
535 * Clock with a fixed multiplier and divider. The output frequency is the
536 * parent clock rate divided by div and multiplied by mult.
537 * Implements .recalc_rate, .set_rate and .round_rate
538 */
539
540struct clk_fixed_factor {
541 struct clk_hw hw;
542 unsigned int mult;
543 unsigned int div;
544};
545
Geliang Tang5fd9c052016-01-08 23:51:46 +0800546#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
547
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100548extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530549struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
550 const char *parent_name, unsigned long flags,
551 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900552void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800553struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
554 const char *name, const char *parent_name, unsigned long flags,
555 unsigned int mult, unsigned int div);
556void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530557
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300558/**
559 * struct clk_fractional_divider - adjustable fractional divider clock
560 *
561 * @hw: handle between common and hardware-specific interfaces
562 * @reg: register containing the divider
563 * @mshift: shift to the numerator bit field
564 * @mwidth: width of the numerator bit field
565 * @nshift: shift to the denominator bit field
566 * @nwidth: width of the denominator bit field
567 * @lock: register lock
568 *
569 * Clock with adjustable fractional divider affecting its output frequency.
570 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300571struct clk_fractional_divider {
572 struct clk_hw hw;
573 void __iomem *reg;
574 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300575 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300576 u32 mmask;
577 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300578 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300579 u32 nmask;
580 u8 flags;
Elaine Zhangec52e462017-08-01 18:21:22 +0200581 void (*approximation)(struct clk_hw *hw,
582 unsigned long rate, unsigned long *parent_rate,
583 unsigned long *m, unsigned long *n);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300584 spinlock_t *lock;
585};
586
Geliang Tang5fd9c052016-01-08 23:51:46 +0800587#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
588
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300589extern const struct clk_ops clk_fractional_divider_ops;
590struct clk *clk_register_fractional_divider(struct device *dev,
591 const char *name, const char *parent_name, unsigned long flags,
592 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
593 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800594struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
595 const char *name, const char *parent_name, unsigned long flags,
596 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
597 u8 clk_divider_flags, spinlock_t *lock);
598void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300599
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200600/**
601 * struct clk_multiplier - adjustable multiplier clock
602 *
603 * @hw: handle between common and hardware-specific interfaces
604 * @reg: register containing the multiplier
605 * @shift: shift to the multiplier bit field
606 * @width: width of the multiplier bit field
607 * @lock: register lock
608 *
609 * Clock with an adjustable multiplier affecting its output frequency.
610 * Implements .recalc_rate, .set_rate and .round_rate
611 *
612 * Flags:
613 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
614 * from the register, with 0 being a valid value effectively
615 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
616 * set, then a null multiplier will be considered as a bypass,
617 * leaving the parent rate unmodified.
618 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
619 * rounded to the closest integer instead of the down one.
620 */
621struct clk_multiplier {
622 struct clk_hw hw;
623 void __iomem *reg;
624 u8 shift;
625 u8 width;
626 u8 flags;
627 spinlock_t *lock;
628};
629
Geliang Tang5fd9c052016-01-08 23:51:46 +0800630#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
631
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200632#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
633#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
634
635extern const struct clk_ops clk_multiplier_ops;
636
Prashant Gaikwadece70092013-03-20 17:30:34 +0530637/***
638 * struct clk_composite - aggregate clock of mux, divider and gate clocks
639 *
640 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700641 * @mux_hw: handle between composite and hardware-specific mux clock
642 * @rate_hw: handle between composite and hardware-specific rate clock
643 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530644 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700645 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530646 * @gate_ops: clock ops for gate
647 */
648struct clk_composite {
649 struct clk_hw hw;
650 struct clk_ops ops;
651
652 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700653 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530654 struct clk_hw *gate_hw;
655
656 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700657 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530658 const struct clk_ops *gate_ops;
659};
660
Geliang Tang5fd9c052016-01-08 23:51:46 +0800661#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
662
Prashant Gaikwadece70092013-03-20 17:30:34 +0530663struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200664 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530665 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700666 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530667 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
668 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100669void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800670struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
671 const char * const *parent_names, int num_parents,
672 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
673 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
674 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
675 unsigned long flags);
676void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530677
Jyri Sarhac873d142014-09-05 15:21:34 +0300678/***
679 * struct clk_gpio_gate - gpio gated clock
680 *
681 * @hw: handle between common and hardware-specific interfaces
682 * @gpiod: gpio descriptor
683 *
684 * Clock with a gpio control for enabling and disabling the parent clock.
685 * Implements .enable, .disable and .is_enabled
686 */
687
688struct clk_gpio {
689 struct clk_hw hw;
690 struct gpio_desc *gpiod;
691};
692
Geliang Tang5fd9c052016-01-08 23:51:46 +0800693#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
694
Jyri Sarhac873d142014-09-05 15:21:34 +0300695extern const struct clk_ops clk_gpio_gate_ops;
696struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200697 const char *parent_name, struct gpio_desc *gpiod,
Jyri Sarhac873d142014-09-05 15:21:34 +0300698 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800699struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200700 const char *parent_name, struct gpio_desc *gpiod,
Stephen Boydb1207432016-02-07 00:27:55 -0800701 unsigned long flags);
702void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300703
Sascha Hauerf0948f52012-05-03 15:36:14 +0530704/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200705 * struct clk_gpio_mux - gpio controlled clock multiplexer
706 *
707 * @hw: see struct clk_gpio
708 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
709 *
710 * Clock with a gpio control for selecting the parent clock.
711 * Implements .get_parent, .set_parent and .determine_rate
712 */
713
714extern const struct clk_ops clk_gpio_mux_ops;
715struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200716 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
717 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800718struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
Linus Walleij908a5432017-09-24 18:19:18 +0200719 const char * const *parent_names, u8 num_parents, struct gpio_desc *gpiod,
720 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800721void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200722
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200723/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700724 * clk_register - allocate a new clock, register it and return an opaque cookie
725 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700726 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700727 *
728 * clk_register is the primary interface for populating the clock tree with new
729 * clock nodes. It returns a pointer to the newly allocated struct clk which
730 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700731 * rest of the clock API. In the event of an error clk_register will return an
732 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700733 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700734struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700735struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700736
Stephen Boyd41438042016-02-05 17:02:52 -0800737int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
738int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
739
Mark Brown1df5c932012-04-18 09:07:12 +0100740void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700741void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100742
Stephen Boyd41438042016-02-05 17:02:52 -0800743void clk_hw_unregister(struct clk_hw *hw);
744void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
745
Mike Turquetteb24764902012-03-15 23:11:19 -0700746/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200747const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700748const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700749struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700750unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
751struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
752struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700753 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800754unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700755unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700756unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700757unsigned long clk_hw_get_flags(const struct clk_hw *hw);
758bool clk_hw_is_prepared(const struct clk_hw *hw);
Jerome Brunete55a8392017-12-01 22:51:56 +0100759bool clk_hw_rate_is_protected(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200760bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700761bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700762struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200763int __clk_mux_determine_rate(struct clk_hw *hw,
764 struct clk_rate_request *req);
765int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
766int __clk_mux_determine_rate_closest(struct clk_hw *hw,
767 struct clk_rate_request *req);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100768void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700769void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
770 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700771
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100772static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
773{
774 dst->clk = src->clk;
775 dst->core = src->core;
776}
777
Maxime Ripard22833a92017-05-17 09:40:30 +0200778static inline long divider_round_rate(struct clk_hw *hw, unsigned long rate,
779 unsigned long *prate,
780 const struct clk_div_table *table,
781 u8 width, unsigned long flags)
782{
783 return divider_round_rate_parent(hw, clk_hw_get_parent(hw),
784 rate, prate, table, width, flags);
785}
786
Jerome Brunetb15ee492018-02-14 14:43:39 +0100787static inline long divider_ro_round_rate(struct clk_hw *hw, unsigned long rate,
788 unsigned long *prate,
789 const struct clk_div_table *table,
790 u8 width, unsigned long flags,
791 unsigned int val)
792{
793 return divider_ro_round_rate_parent(hw, clk_hw_get_parent(hw),
794 rate, prate, table, width, flags,
795 val);
796}
797
Mike Turquetteb24764902012-03-15 23:11:19 -0700798/*
799 * FIXME clock api without lock protection
800 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700801unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700802
Grant Likely766e6a42012-04-09 14:50:06 -0500803struct of_device_id;
804
805typedef void (*of_clk_init_cb_t)(struct device_node *);
806
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200807struct clk_onecell_data {
808 struct clk **clks;
809 unsigned int clk_num;
810};
811
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800812struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900813 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800814 struct clk_hw *hws[];
815};
816
Tero Kristo819b4862013-10-22 11:39:36 +0300817extern struct of_device_id __clk_of_table;
818
Rob Herring54196cc2014-05-08 16:09:24 -0500819#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200820
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200821/*
822 * Use this macro when you have a driver that requires two initialization
823 * routines, one at of_clk_init(), and one at platform device probe
824 */
825#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800826 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200827 { \
828 of_node_clear_flag(np, OF_POPULATED); \
829 fn(np); \
830 } \
831 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
832
Chunyan Zhang1ded8792017-12-07 20:57:04 +0800833#define CLK_HW_INIT(_name, _parent, _ops, _flags) \
834 (&(struct clk_init_data) { \
835 .flags = _flags, \
836 .name = _name, \
837 .parent_names = (const char *[]) { _parent }, \
838 .num_parents = 1, \
839 .ops = _ops, \
840 })
841
842#define CLK_HW_INIT_PARENTS(_name, _parents, _ops, _flags) \
843 (&(struct clk_init_data) { \
844 .flags = _flags, \
845 .name = _name, \
846 .parent_names = _parents, \
847 .num_parents = ARRAY_SIZE(_parents), \
848 .ops = _ops, \
849 })
850
851#define CLK_HW_INIT_NO_PARENT(_name, _ops, _flags) \
852 (&(struct clk_init_data) { \
853 .flags = _flags, \
854 .name = _name, \
855 .parent_names = NULL, \
856 .num_parents = 0, \
857 .ops = _ops, \
858 })
859
860#define CLK_FIXED_FACTOR(_struct, _name, _parent, \
861 _div, _mult, _flags) \
862 struct clk_fixed_factor _struct = { \
863 .div = _div, \
864 .mult = _mult, \
865 .hw.init = CLK_HW_INIT(_name, \
866 _parent, \
867 &clk_fixed_factor_ops, \
868 _flags), \
869 }
870
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200871#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500872int of_clk_add_provider(struct device_node *np,
873 struct clk *(*clk_src_get)(struct of_phandle_args *args,
874 void *data),
875 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800876int of_clk_add_hw_provider(struct device_node *np,
877 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
878 void *data),
879 void *data);
Stephen Boydaa795c42017-09-01 16:16:40 -0700880int devm_of_clk_add_hw_provider(struct device *dev,
881 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
882 void *data),
883 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500884void of_clk_del_provider(struct device_node *np);
Stephen Boydaa795c42017-09-01 16:16:40 -0700885void devm_of_clk_del_provider(struct device *dev);
Grant Likely766e6a42012-04-09 14:50:06 -0500886struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
887 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800888struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
889 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800890struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800891struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
892 void *data);
Stephen Boyd929e7f32016-02-19 15:52:32 -0800893unsigned int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500894int of_clk_parent_fill(struct device_node *np, const char **parents,
895 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500896const char *of_clk_get_parent_name(struct device_node *np, int index);
Lee Jonesd56f8992016-02-11 13:19:11 -0800897int of_clk_detect_critical(struct device_node *np, int index,
898 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500899void of_clk_init(const struct of_device_id *matches);
900
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200901#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530902
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200903static inline int of_clk_add_provider(struct device_node *np,
904 struct clk *(*clk_src_get)(struct of_phandle_args *args,
905 void *data),
906 void *data)
907{
908 return 0;
909}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800910static inline int of_clk_add_hw_provider(struct device_node *np,
911 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
912 void *data),
913 void *data)
914{
915 return 0;
916}
Stephen Boydaa795c42017-09-01 16:16:40 -0700917static inline int devm_of_clk_add_hw_provider(struct device *dev,
918 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
919 void *data),
920 void *data)
921{
922 return 0;
923}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100924static inline void of_clk_del_provider(struct device_node *np) {}
Stephen Boydaa795c42017-09-01 16:16:40 -0700925static inline void devm_of_clk_del_provider(struct device *dev) {}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200926static inline struct clk *of_clk_src_simple_get(
927 struct of_phandle_args *clkspec, void *data)
928{
929 return ERR_PTR(-ENOENT);
930}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800931static inline struct clk_hw *
932of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
933{
934 return ERR_PTR(-ENOENT);
935}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200936static inline struct clk *of_clk_src_onecell_get(
937 struct of_phandle_args *clkspec, void *data)
938{
939 return ERR_PTR(-ENOENT);
940}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800941static inline struct clk_hw *
942of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
943{
944 return ERR_PTR(-ENOENT);
945}
Rafał Miłeckid42c0472016-08-26 14:58:07 +0200946static inline unsigned int of_clk_get_parent_count(struct device_node *np)
Stephen Boyd679c51c2015-10-26 11:55:34 -0700947{
948 return 0;
949}
950static inline int of_clk_parent_fill(struct device_node *np,
951 const char **parents, unsigned int size)
952{
953 return 0;
954}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200955static inline const char *of_clk_get_parent_name(struct device_node *np,
956 int index)
957{
958 return NULL;
959}
Lee Jonesd56f8992016-02-11 13:19:11 -0800960static inline int of_clk_detect_critical(struct device_node *np, int index,
961 unsigned long *flags)
962{
963 return 0;
964}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100965static inline void of_clk_init(const struct of_device_id *matches) {}
Sebastian Hesselbarth0b151deb2013-05-01 02:58:28 +0200966#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200967
968/*
969 * wrap access to peripherals in accessor routines
970 * for improved portability across platforms
971 */
972
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100973#if IS_ENABLED(CONFIG_PPC)
974
975static inline u32 clk_readl(u32 __iomem *reg)
976{
977 return ioread32be(reg);
978}
979
980static inline void clk_writel(u32 val, u32 __iomem *reg)
981{
982 iowrite32be(val, reg);
983}
984
985#else /* platform dependent I/O accessors */
986
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200987static inline u32 clk_readl(u32 __iomem *reg)
988{
989 return readl(reg);
990}
991
992static inline void clk_writel(u32 val, u32 __iomem *reg)
993{
994 writel(val, reg);
995}
996
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100997#endif /* platform dependent I/O accessors */
998
Mike Turquetteb24764902012-03-15 23:11:19 -0700999#endif /* CONFIG_COMMON_CLK */
1000#endif /* CLK_PROVIDER_H */