blob: a1d273c96016ad2764d04467b007c2667f763749 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07002#ifndef __LINUX_GPIO_DRIVER_H
3#define __LINUX_GPIO_DRIVER_H
4
Linus Walleijff2b1352015-10-20 11:10:38 +02005#include <linux/device.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -07006#include <linux/types.h>
Linus Walleij14250522014-03-25 10:40:18 +01007#include <linux/irq.h>
8#include <linux/irqchip/chained_irq.h>
9#include <linux/irqdomain.h>
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +030010#include <linux/lockdep.h>
Linus Walleij964cb342015-03-18 01:56:17 +010011#include <linux/pinctrl/pinctrl.h>
Mika Westerberg2956b5d2017-01-23 15:34:34 +030012#include <linux/pinctrl/pinconf-generic.h>
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070013
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070014struct gpio_desc;
Alexandre Courbotc9a99722013-11-25 18:34:24 +090015struct of_phandle_args;
16struct device_node;
Stephen Rothwellf3ed0b62013-10-29 01:06:23 +110017struct seq_file;
Linus Walleijff2b1352015-10-20 11:10:38 +020018struct gpio_device;
Paul Gortmakerd47529b2016-09-12 18:16:31 -040019struct module;
Linus Walleij21abf102018-09-04 13:31:45 +020020enum gpiod_flags;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -070021
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +090022#ifdef CONFIG_GPIOLIB
23
Thierry Redingc44eafd2017-11-07 19:15:45 +010024#ifdef CONFIG_GPIOLIB_IRQCHIP
25/**
26 * struct gpio_irq_chip - GPIO interrupt controller
27 */
28struct gpio_irq_chip {
29 /**
Thierry Redingda80ff82017-11-07 19:15:46 +010030 * @chip:
31 *
32 * GPIO IRQ chip implementation, provided by GPIO driver.
33 */
34 struct irq_chip *chip;
35
36 /**
Thierry Redingf0fbe7b2017-11-07 19:15:47 +010037 * @domain:
38 *
39 * Interrupt translation domain; responsible for mapping between GPIO
40 * hwirq number and Linux IRQ number.
41 */
42 struct irq_domain *domain;
43
44 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010045 * @domain_ops:
46 *
47 * Table of interrupt domain operations for this IRQ chip.
48 */
49 const struct irq_domain_ops *domain_ops;
50
51 /**
Thierry Redingc7a0aa52017-11-07 19:15:48 +010052 * @handler:
53 *
54 * The IRQ handler to use (often a predefined IRQ core function) for
55 * GPIO IRQs, provided by GPIO driver.
56 */
57 irq_flow_handler_t handler;
58
59 /**
Thierry Reding3634eeb2017-11-07 19:15:49 +010060 * @default_type:
61 *
62 * Default IRQ triggering type applied during GPIO driver
63 * initialization, provided by GPIO driver.
64 */
65 unsigned int default_type;
66
67 /**
Thierry Redingca9df052017-11-07 19:15:53 +010068 * @lock_key:
69 *
Randy Dunlap02ad0432018-09-03 12:55:30 -070070 * Per GPIO IRQ chip lockdep class for IRQ lock.
Thierry Redingca9df052017-11-07 19:15:53 +010071 */
72 struct lock_class_key *lock_key;
Randy Dunlap02ad0432018-09-03 12:55:30 -070073
74 /**
75 * @request_key:
76 *
77 * Per GPIO IRQ chip lockdep class for IRQ request.
78 */
Andrew Lunn39c3fd52017-12-02 18:11:04 +010079 struct lock_class_key *request_key;
Thierry Redingca9df052017-11-07 19:15:53 +010080
81 /**
Thierry Redingc44eafd2017-11-07 19:15:45 +010082 * @parent_handler:
83 *
84 * The interrupt handler for the GPIO chip's parent interrupts, may be
85 * NULL if the parent interrupts are nested rather than cascaded.
86 */
87 irq_flow_handler_t parent_handler;
88
89 /**
90 * @parent_handler_data:
91 *
92 * Data associated, and passed to, the handler for the parent
93 * interrupt.
94 */
95 void *parent_handler_data;
Thierry Reding39e5f092017-11-07 19:15:50 +010096
97 /**
98 * @num_parents:
99 *
100 * The number of interrupt parents of a GPIO chip.
101 */
102 unsigned int num_parents;
103
104 /**
Stephen Boyd3e779a22018-10-08 09:32:13 -0700105 * @parent_irq:
106 *
107 * For use by gpiochip_set_cascaded_irqchip()
108 */
109 unsigned int parent_irq;
110
111 /**
Thierry Reding39e5f092017-11-07 19:15:50 +0100112 * @parents:
113 *
114 * A list of interrupt parents of a GPIO chip. This is owned by the
115 * driver, so the core will only reference this list, not modify it.
116 */
117 unsigned int *parents;
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100118
119 /**
Thierry Redinge0d89722017-11-07 19:15:54 +0100120 * @map:
121 *
122 * A list of interrupt parents for each line of a GPIO chip.
123 */
124 unsigned int *map;
125
126 /**
Thierry Reding60ed54c2017-11-07 19:15:57 +0100127 * @threaded:
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100128 *
Thierry Reding60ed54c2017-11-07 19:15:57 +0100129 * True if set the interrupt handling uses nested threads.
Thierry Redingdc6bafe2017-11-07 19:15:51 +0100130 */
Thierry Reding60ed54c2017-11-07 19:15:57 +0100131 bool threaded;
Thierry Redingdc7b0382017-11-07 19:15:52 +0100132
133 /**
134 * @need_valid_mask:
135 *
136 * If set core allocates @valid_mask with all bits set to one.
137 */
138 bool need_valid_mask;
139
140 /**
141 * @valid_mask:
142 *
143 * If not %NULL holds bitmask of GPIOs which are valid to be included
144 * in IRQ domain of the chip.
145 */
146 unsigned long *valid_mask;
Thierry Reding8302cf52017-11-07 19:15:58 +0100147
148 /**
149 * @first:
150 *
151 * Required for static IRQ allocation. If set, irq_domain_add_simple()
152 * will allocate and map all IRQs during initialization.
153 */
154 unsigned int first;
Hans Verkuil461c1a72018-09-08 11:23:17 +0200155
156 /**
157 * @irq_enable:
158 *
159 * Store old irq_chip irq_enable callback
160 */
161 void (*irq_enable)(struct irq_data *data);
162
163 /**
164 * @irq_disable:
165 *
166 * Store old irq_chip irq_disable callback
167 */
168 void (*irq_disable)(struct irq_data *data);
Thierry Redingc44eafd2017-11-07 19:15:45 +0100169};
170#endif
171
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700172/**
173 * struct gpio_chip - abstract a GPIO controller
Linus Walleijdf4878e2016-02-12 14:48:23 +0100174 * @label: a functional name for the GPIO device, such as a part
175 * number or the name of the SoC IP-block implementing it.
Linus Walleijff2b1352015-10-20 11:10:38 +0200176 * @gpiodev: the internal state holder, opaque struct
Linus Walleij58383c782015-11-04 09:56:26 +0100177 * @parent: optional parent device providing the GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700178 * @owner: helps prevent removal of modules exporting active GPIOs
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700179 * @request: optional hook for chip-specific activation, such as
180 * enabling module power and clock; may sleep
181 * @free: optional hook for chip-specific deactivation, such as
182 * disabling module power and clock; may sleep
183 * @get_direction: returns direction for signal "offset", 0=out, 1=in,
Linus Walleije48d1942018-09-25 09:54:14 +0200184 * (same as GPIOF_DIR_XXX), or negative error.
185 * It is recommended to always implement this function, even on
186 * input-only or output-only gpio chips.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700187 * @direction_input: configures signal "offset" as input, or returns error
Linus Walleije48d1942018-09-25 09:54:14 +0200188 * This can be omitted on input-only or output-only gpio chips.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700189 * @direction_output: configures signal "offset" as output, or returns error
Linus Walleije48d1942018-09-25 09:54:14 +0200190 * This can be omitted on input-only or output-only gpio chips.
Vladimir Zapolskiy60befd22015-12-22 16:37:28 +0200191 * @get: returns value for signal "offset", 0=low, 1=high, or negative error
Lukas Wunnereec1d562017-10-12 12:40:10 +0200192 * @get_multiple: reads values for multiple signals defined by "mask" and
193 * stores them in "bits", returns 0 on success or negative error
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700194 * @set: assigns output value for signal "offset"
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100195 * @set_multiple: assigns output values for multiple signals defined by "mask"
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300196 * @set_config: optional hook for all kinds of settings. Uses the same
197 * packed config format as generic pinconf.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700198 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
199 * implementation may not sleep
200 * @dbg_show: optional routine to show contents in debugfs; default code
201 * will be used when this is omitted, but custom code can show extra
202 * state (such as pullup/pulldown configuration).
Linus Walleijaf6c2352015-05-13 13:03:21 +0200203 * @base: identifies the first GPIO number handled by this chip;
204 * or, if negative during registration, requests dynamic ID allocation.
205 * DEPRECATION: providing anything non-negative and nailing the base
Geert Uytterhoeven30bb6fb2015-06-15 13:31:33 +0200206 * offset of GPIO chips is deprecated. Please pass -1 as base to
Linus Walleijaf6c2352015-05-13 13:03:21 +0200207 * let gpiolib select the chip base in all possible cases. We want to
208 * get rid of the static GPIO number space in the long run.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700209 * @ngpio: the number of GPIOs handled by this controller; the last GPIO
210 * handled is (base + ngpio - 1).
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700211 * @names: if set, must be an array of strings to use as alternative
212 * names for the GPIOs in this chip. Any entry in the array
213 * may be NULL if there is no alias for the GPIO, however the
214 * array must be @ngpio entries long. A name can include a single printk
215 * format specifier for an unsigned int. It is substituted by the actual
216 * number of the gpio.
Linus Walleij9fb1f392013-12-04 14:42:46 +0100217 * @can_sleep: flag must be set iff get()/set() methods sleep, as they
Linus Walleij1c8732b2014-04-09 13:34:39 +0200218 * must while accessing GPIO expander chips over I2C or SPI. This
219 * implies that if the chip supports IRQs, these IRQs need to be threaded
220 * as the chip access may sleep when e.g. reading out the IRQ status
221 * registers.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100222 * @read_reg: reader function for generic GPIO
223 * @write_reg: writer function for generic GPIO
Linus Walleij24efd942017-10-20 16:31:27 +0200224 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
225 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
226 * generic GPIO core. It is for internal housekeeping only.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100227 * @reg_dat: data (in) register for generic GPIO
228 * @reg_set: output set register (out=high) for generic GPIO
Anthony Best08bcd3e2016-10-04 14:15:42 -0600229 * @reg_clr: output clear register (out=low) for generic GPIO
Linus Walleijf69e00b2019-02-22 11:14:44 +0100230 * @reg_dir_out: direction out setting register for generic GPIO
231 * @reg_dir_in: direction in setting register for generic GPIO
Linus Walleijf69e00b2019-02-22 11:14:44 +0100232 * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
233 * be read and we need to rely on out internal state tracking.
Linus Walleij0f4630f2015-12-04 14:02:58 +0100234 * @bgpio_bits: number of register bits used for a generic GPIO i.e.
235 * <register width> * 8
236 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
237 * shadowed and real data registers writes together.
238 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits
239 * safely.
240 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
Linus Walleijf69e00b2019-02-22 11:14:44 +0100241 * direction safely. A "1" in this word means the line is set as
242 * output.
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700243 *
244 * A gpio_chip can help platforms abstract various sources of GPIOs so
245 * they can all be accessed through a common programing interface.
246 * Example sources would be SOC controllers, FPGAs, multifunction
247 * chips, dedicated GPIO expanders, and so on.
248 *
249 * Each chip controls a number of signals, identified in method calls
250 * by "offset" values in the range 0..(@ngpio - 1). When those signals
251 * are referenced through calls like gpio_get_value(gpio), the offset
252 * is calculated by subtracting @base from the gpio number.
253 */
254struct gpio_chip {
255 const char *label;
Linus Walleijff2b1352015-10-20 11:10:38 +0200256 struct gpio_device *gpiodev;
Linus Walleij58383c782015-11-04 09:56:26 +0100257 struct device *parent;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700258 struct module *owner;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700259
260 int (*request)(struct gpio_chip *chip,
261 unsigned offset);
262 void (*free)(struct gpio_chip *chip,
263 unsigned offset);
264 int (*get_direction)(struct gpio_chip *chip,
265 unsigned offset);
266 int (*direction_input)(struct gpio_chip *chip,
267 unsigned offset);
268 int (*direction_output)(struct gpio_chip *chip,
269 unsigned offset, int value);
270 int (*get)(struct gpio_chip *chip,
271 unsigned offset);
Lukas Wunnereec1d562017-10-12 12:40:10 +0200272 int (*get_multiple)(struct gpio_chip *chip,
273 unsigned long *mask,
274 unsigned long *bits);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700275 void (*set)(struct gpio_chip *chip,
276 unsigned offset, int value);
Rojhalat Ibrahim5f424242014-11-04 17:12:06 +0100277 void (*set_multiple)(struct gpio_chip *chip,
278 unsigned long *mask,
279 unsigned long *bits);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300280 int (*set_config)(struct gpio_chip *chip,
281 unsigned offset,
282 unsigned long config);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700283 int (*to_irq)(struct gpio_chip *chip,
284 unsigned offset);
285
286 void (*dbg_show)(struct seq_file *s,
287 struct gpio_chip *chip);
Ricardo Ribalda Delgadof8ec92a2018-10-05 08:52:58 +0200288
289 int (*init_valid_mask)(struct gpio_chip *chip);
290
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700291 int base;
292 u16 ngpio;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700293 const char *const *names;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100294 bool can_sleep;
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700295
Linus Walleij0f4630f2015-12-04 14:02:58 +0100296#if IS_ENABLED(CONFIG_GPIO_GENERIC)
297 unsigned long (*read_reg)(void __iomem *reg);
298 void (*write_reg)(void __iomem *reg, unsigned long data);
Linus Walleij24efd942017-10-20 16:31:27 +0200299 bool be_bits;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100300 void __iomem *reg_dat;
301 void __iomem *reg_set;
302 void __iomem *reg_clr;
Linus Walleijf69e00b2019-02-22 11:14:44 +0100303 void __iomem *reg_dir_out;
304 void __iomem *reg_dir_in;
Linus Walleijf69e00b2019-02-22 11:14:44 +0100305 bool bgpio_dir_unreadable;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100306 int bgpio_bits;
307 spinlock_t bgpio_lock;
308 unsigned long bgpio_data;
309 unsigned long bgpio_dir;
310#endif
311
Linus Walleij14250522014-03-25 10:40:18 +0100312#ifdef CONFIG_GPIOLIB_IRQCHIP
313 /*
Paul Bolle7d75a872014-09-05 13:09:25 +0200314 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
Linus Walleij14250522014-03-25 10:40:18 +0100315 * to handle IRQs for most practical cases.
316 */
Thierry Redingc44eafd2017-11-07 19:15:45 +0100317
318 /**
319 * @irq:
320 *
321 * Integrates interrupt chip functionality with the GPIO chip. Can be
322 * used to handle IRQs for most practical cases.
323 */
324 struct gpio_irq_chip irq;
Linus Walleij14250522014-03-25 10:40:18 +0100325#endif
326
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700327 /**
328 * @need_valid_mask:
329 *
Ricardo Ribalda Delgadof8ec92a2018-10-05 08:52:58 +0200330 * If set core allocates @valid_mask with all its values initialized
331 * with init_valid_mask() or set to one if init_valid_mask() is not
332 * defined
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700333 */
334 bool need_valid_mask;
335
336 /**
337 * @valid_mask:
338 *
339 * If not %NULL holds bitmask of GPIOs which are valid to be used
340 * from the chip.
341 */
342 unsigned long *valid_mask;
343
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700344#if defined(CONFIG_OF_GPIO)
345 /*
346 * If CONFIG_OF is enabled, then all GPIO controllers described in the
347 * device tree automatically may have an OF translation
348 */
Thierry Reding67049c52017-07-24 16:57:23 +0200349
350 /**
351 * @of_node:
352 *
353 * Pointer to a device tree node representing this GPIO controller.
354 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700355 struct device_node *of_node;
Thierry Reding67049c52017-07-24 16:57:23 +0200356
357 /**
358 * @of_gpio_n_cells:
359 *
360 * Number of cells used to form the GPIO specifier.
361 */
Thierry Redinge3b445d2017-07-24 16:57:28 +0200362 unsigned int of_gpio_n_cells;
Thierry Reding67049c52017-07-24 16:57:23 +0200363
364 /**
365 * @of_xlate:
366 *
367 * Callback to translate a device tree GPIO specifier into a chip-
368 * relative GPIO number and flags.
369 */
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700370 int (*of_xlate)(struct gpio_chip *gc,
371 const struct of_phandle_args *gpiospec, u32 *flags);
372#endif
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700373};
374
375extern const char *gpiochip_is_requested(struct gpio_chip *chip,
376 unsigned offset);
377
378/* add/remove chips */
Thierry Reding959bc7b2017-11-07 19:15:59 +0100379extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100380 struct lock_class_key *lock_key,
381 struct lock_class_key *request_key);
Thierry Reding959bc7b2017-11-07 19:15:59 +0100382
383/**
384 * gpiochip_add_data() - register a gpio_chip
385 * @chip: the chip to register, with chip->base initialized
386 * @data: driver-private data associated with this chip
387 *
388 * Context: potentially before irqs will work
389 *
390 * When gpiochip_add_data() is called very early during boot, so that GPIOs
391 * can be freely used, the chip->parent device must be registered before
392 * the gpio framework's arch_initcall(). Otherwise sysfs initialization
393 * for GPIOs will fail rudely.
394 *
395 * gpiochip_add_data() must only be called after gpiolib initialization,
396 * ie after core_initcall().
397 *
398 * If chip->base is negative, this requests dynamic assignment of
399 * a range of valid GPIOs.
400 *
401 * Returns:
402 * A negative errno if the chip can't be registered, such as because the
403 * chip->base is invalid or already associated with a different chip.
404 * Otherwise it returns zero as a success code.
405 */
406#ifdef CONFIG_LOCKDEP
407#define gpiochip_add_data(chip, data) ({ \
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100408 static struct lock_class_key lock_key; \
409 static struct lock_class_key request_key; \
410 gpiochip_add_data_with_key(chip, data, &lock_key, \
411 &request_key); \
Thierry Reding959bc7b2017-11-07 19:15:59 +0100412 })
413#else
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100414#define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
Thierry Reding959bc7b2017-11-07 19:15:59 +0100415#endif
416
Linus Walleijb08ea352015-12-03 15:14:13 +0100417static inline int gpiochip_add(struct gpio_chip *chip)
418{
419 return gpiochip_add_data(chip, NULL);
420}
abdoulaye berthee1db1702014-07-05 18:28:50 +0200421extern void gpiochip_remove(struct gpio_chip *chip);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530422extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
423 void *data);
Laxman Dewangan0cf32922016-02-15 16:32:09 +0530424
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700425extern struct gpio_chip *gpiochip_find(void *data,
426 int (*match)(struct gpio_chip *chip, void *data));
427
428/* lock/unlock as IRQ */
Alexandre Courbote3a2e872014-10-23 17:27:07 +0900429int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
430void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
Linus Walleij6cee3822016-02-11 20:16:45 +0100431bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e6b8232018-09-08 11:23:14 +0200432int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
433void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
Hans Verkuil4e9439d2018-09-08 11:23:16 +0200434void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
435void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700436
Linus Walleij143b65d2016-02-16 15:41:42 +0100437/* Line status inquiry for drivers */
438bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
439bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
440
Charles Keepax05f479b2017-05-23 15:47:29 +0100441/* Sleep persistence inquiry for drivers */
442bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
Stephen Boyd726cb3b2018-03-23 09:34:52 -0700443bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
Charles Keepax05f479b2017-05-23 15:47:29 +0100444
Linus Walleijb08ea352015-12-03 15:14:13 +0100445/* get driver data */
Linus Walleij43c54ec2016-02-11 11:37:48 +0100446void *gpiochip_get_data(struct gpio_chip *chip);
Linus Walleijb08ea352015-12-03 15:14:13 +0100447
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900448struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
449
Linus Walleij0f4630f2015-12-04 14:02:58 +0100450struct bgpio_pdata {
451 const char *label;
452 int base;
453 int ngpio;
454};
455
Arnd Bergmannc474e342016-01-09 22:16:42 +0100456#if IS_ENABLED(CONFIG_GPIO_GENERIC)
457
Linus Walleij0f4630f2015-12-04 14:02:58 +0100458int bgpio_init(struct gpio_chip *gc, struct device *dev,
459 unsigned long sz, void __iomem *dat, void __iomem *set,
460 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
461 unsigned long flags);
462
463#define BGPIOF_BIG_ENDIAN BIT(0)
464#define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */
465#define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */
466#define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3)
467#define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */
468#define BGPIOF_NO_OUTPUT BIT(5) /* only input */
469
470#endif
471
Linus Walleij14250522014-03-25 10:40:18 +0100472#ifdef CONFIG_GPIOLIB_IRQCHIP
473
Thierry Reding1b95b4e2017-11-07 19:15:55 +0100474int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
475 irq_hw_number_t hwirq);
476void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
477
Brian Masneyef74f702019-01-19 15:42:42 -0500478int gpiochip_irq_domain_activate(struct irq_domain *domain,
479 struct irq_data *data, bool reserve);
480void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
481 struct irq_data *data);
482
Linus Walleij14250522014-03-25 10:40:18 +0100483void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
484 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200485 unsigned int parent_irq,
Linus Walleij14250522014-03-25 10:40:18 +0100486 irq_flow_handler_t parent_handler);
487
Linus Walleijd245b3f2016-11-24 10:57:25 +0100488void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
489 struct irq_chip *irqchip,
Thierry Reding6f793092017-04-03 18:05:21 +0200490 unsigned int parent_irq);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100491
Linus Walleij739e6f52017-01-11 13:37:07 +0100492int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
493 struct irq_chip *irqchip,
494 unsigned int first_irq,
495 irq_flow_handler_t handler,
496 unsigned int type,
Thierry Reding60ed54c2017-11-07 19:15:57 +0100497 bool threaded,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100498 struct lock_class_key *lock_key,
499 struct lock_class_key *request_key);
Grygorii Strashkoa0a8bcf2015-08-17 15:35:23 +0300500
Stephen Boyd64ff2c82018-01-09 17:58:46 -0800501bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
502 unsigned int offset);
503
Linus Walleij739e6f52017-01-11 13:37:07 +0100504#ifdef CONFIG_LOCKDEP
505
506/*
507 * Lockdep requires that each irqchip instance be created with a
508 * unique key so as to avoid unnecessary warnings. This upfront
509 * boilerplate static inlines provides such a key for each
510 * unique instance.
511 */
512static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
513 struct irq_chip *irqchip,
514 unsigned int first_irq,
515 irq_flow_handler_t handler,
516 unsigned int type)
517{
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100518 static struct lock_class_key lock_key;
519 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100520
521 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100522 handler, type, false,
523 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100524}
525
Linus Walleijd245b3f2016-11-24 10:57:25 +0100526static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
527 struct irq_chip *irqchip,
528 unsigned int first_irq,
529 irq_flow_handler_t handler,
530 unsigned int type)
531{
Linus Walleij739e6f52017-01-11 13:37:07 +0100532
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100533 static struct lock_class_key lock_key;
534 static struct lock_class_key request_key;
Linus Walleij739e6f52017-01-11 13:37:07 +0100535
536 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100537 handler, type, true,
538 &lock_key, &request_key);
Linus Walleij739e6f52017-01-11 13:37:07 +0100539}
540#else
541static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
542 struct irq_chip *irqchip,
543 unsigned int first_irq,
544 irq_flow_handler_t handler,
545 unsigned int type)
546{
547 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100548 handler, type, false, NULL, NULL);
Linus Walleijd245b3f2016-11-24 10:57:25 +0100549}
550
Linus Walleij739e6f52017-01-11 13:37:07 +0100551static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
552 struct irq_chip *irqchip,
553 unsigned int first_irq,
554 irq_flow_handler_t handler,
555 unsigned int type)
556{
557 return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
Andrew Lunn39c3fd52017-12-02 18:11:04 +0100558 handler, type, true, NULL, NULL);
Linus Walleij739e6f52017-01-11 13:37:07 +0100559}
560#endif /* CONFIG_LOCKDEP */
Linus Walleij14250522014-03-25 10:40:18 +0100561
Paul Bolle7d75a872014-09-05 13:09:25 +0200562#endif /* CONFIG_GPIOLIB_IRQCHIP */
Linus Walleij14250522014-03-25 10:40:18 +0100563
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200564int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
565void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300566int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
567 unsigned long config);
Jonas Gorskic771c2f2015-10-11 17:34:15 +0200568
Linus Walleij964cb342015-03-18 01:56:17 +0100569#ifdef CONFIG_PINCTRL
570
571/**
572 * struct gpio_pin_range - pin range controlled by a gpio chip
Thierry Reding950d55f52017-07-24 16:57:22 +0200573 * @node: list for maintaining set of pin ranges, used internally
Linus Walleij964cb342015-03-18 01:56:17 +0100574 * @pctldev: pinctrl device which handles corresponding pins
575 * @range: actual range of pins controlled by a gpio controller
576 */
Linus Walleij964cb342015-03-18 01:56:17 +0100577struct gpio_pin_range {
578 struct list_head node;
579 struct pinctrl_dev *pctldev;
580 struct pinctrl_gpio_range range;
581};
582
583int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
584 unsigned int gpio_offset, unsigned int pin_offset,
585 unsigned int npins);
586int gpiochip_add_pingroup_range(struct gpio_chip *chip,
587 struct pinctrl_dev *pctldev,
588 unsigned int gpio_offset, const char *pin_group);
589void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
590
591#else
592
593static inline int
594gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
595 unsigned int gpio_offset, unsigned int pin_offset,
596 unsigned int npins)
597{
598 return 0;
599}
600static inline int
601gpiochip_add_pingroup_range(struct gpio_chip *chip,
602 struct pinctrl_dev *pctldev,
603 unsigned int gpio_offset, const char *pin_group)
604{
605 return 0;
606}
607
608static inline void
609gpiochip_remove_pin_ranges(struct gpio_chip *chip)
610{
611}
612
613#endif /* CONFIG_PINCTRL */
614
Alexandre Courbotabdc08a2014-08-19 10:06:09 -0700615struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
Linus Walleij21abf102018-09-04 13:31:45 +0200616 const char *label,
617 enum gpiod_flags flags);
Guenter Roeckf7d4ad92014-07-22 08:01:01 -0700618void gpiochip_free_own_desc(struct gpio_desc *desc);
619
Jan Kundrát64ebde52019-03-07 14:30:13 +0100620void devprop_gpiochip_set_names(struct gpio_chip *chip,
621 const struct fwnode_handle *fwnode);
622
Alexandre Courbotbb1e88c2014-02-09 17:43:54 +0900623#else /* CONFIG_GPIOLIB */
624
625static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
626{
627 /* GPIO can never have been requested */
628 WARN_ON(1);
629 return ERR_PTR(-ENODEV);
630}
631
632#endif /* CONFIG_GPIOLIB */
633
Alexandre Courbot79a9bec2013-10-17 10:21:36 -0700634#endif