blob: e697e96612bb409d26b2bb37e3b19f7c76baf101 [file] [log] [blame]
Fabio Estevam75d01b72018-05-21 23:45:59 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright 2004-2008 Freescale Semiconductor, Inc. All Rights Reserved.
Daniel Mackd00ed3c2009-09-22 16:46:23 -07004
5#include <linux/io.h>
6#include <linux/rtc.h>
7#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09008#include <linux/slab.h>
Daniel Mackd00ed3c2009-09-22 16:46:23 -07009#include <linux/interrupt.h>
10#include <linux/platform_device.h>
Anson Huangbc0e7312019-04-11 02:06:04 +000011#include <linux/pm_wakeirq.h>
Daniel Mackd00ed3c2009-09-22 16:46:23 -070012#include <linux/clk.h>
Philippe Reynescec13c22015-07-26 23:37:52 +020013#include <linux/of.h>
14#include <linux/of_device.h>
Daniel Mackd00ed3c2009-09-22 16:46:23 -070015
Daniel Mackd00ed3c2009-09-22 16:46:23 -070016#define RTC_INPUT_CLK_32768HZ (0x00 << 5)
17#define RTC_INPUT_CLK_32000HZ (0x01 << 5)
18#define RTC_INPUT_CLK_38400HZ (0x02 << 5)
19
20#define RTC_SW_BIT (1 << 0)
21#define RTC_ALM_BIT (1 << 2)
22#define RTC_1HZ_BIT (1 << 4)
23#define RTC_2HZ_BIT (1 << 7)
24#define RTC_SAM0_BIT (1 << 8)
25#define RTC_SAM1_BIT (1 << 9)
26#define RTC_SAM2_BIT (1 << 10)
27#define RTC_SAM3_BIT (1 << 11)
28#define RTC_SAM4_BIT (1 << 12)
29#define RTC_SAM5_BIT (1 << 13)
30#define RTC_SAM6_BIT (1 << 14)
31#define RTC_SAM7_BIT (1 << 15)
32#define PIT_ALL_ON (RTC_2HZ_BIT | RTC_SAM0_BIT | RTC_SAM1_BIT | \
33 RTC_SAM2_BIT | RTC_SAM3_BIT | RTC_SAM4_BIT | \
34 RTC_SAM5_BIT | RTC_SAM6_BIT | RTC_SAM7_BIT)
35
36#define RTC_ENABLE_BIT (1 << 7)
37
38#define MAX_PIE_NUM 9
39#define MAX_PIE_FREQ 512
Daniel Mackd00ed3c2009-09-22 16:46:23 -070040
Daniel Mackd00ed3c2009-09-22 16:46:23 -070041#define MXC_RTC_TIME 0
42#define MXC_RTC_ALARM 1
43
44#define RTC_HOURMIN 0x00 /* 32bit rtc hour/min counter reg */
45#define RTC_SECOND 0x04 /* 32bit rtc seconds counter reg */
46#define RTC_ALRM_HM 0x08 /* 32bit rtc alarm hour/min reg */
47#define RTC_ALRM_SEC 0x0C /* 32bit rtc alarm seconds reg */
48#define RTC_RTCCTL 0x10 /* 32bit rtc control reg */
49#define RTC_RTCISR 0x14 /* 32bit rtc interrupt status reg */
50#define RTC_RTCIENR 0x18 /* 32bit rtc interrupt enable reg */
51#define RTC_STPWCH 0x1C /* 32bit rtc stopwatch min reg */
52#define RTC_DAYR 0x20 /* 32bit rtc days counter reg */
53#define RTC_DAYALARM 0x24 /* 32bit rtc day alarm reg */
54#define RTC_TEST1 0x28 /* 32bit rtc test reg 1 */
55#define RTC_TEST2 0x2C /* 32bit rtc test reg 2 */
56#define RTC_TEST3 0x30 /* 32bit rtc test reg 3 */
57
Shawn Guobb1d34a2012-09-15 14:26:14 +080058enum imx_rtc_type {
59 IMX1_RTC,
60 IMX21_RTC,
61};
62
Daniel Mackd00ed3c2009-09-22 16:46:23 -070063struct rtc_plat_data {
64 struct rtc_device *rtc;
65 void __iomem *ioaddr;
66 int irq;
Philippe Reynes8f5fe772015-07-26 23:37:50 +020067 struct clk *clk_ref;
68 struct clk *clk_ipg;
Daniel Mackd00ed3c2009-09-22 16:46:23 -070069 struct rtc_time g_rtc_alarm;
Shawn Guobb1d34a2012-09-15 14:26:14 +080070 enum imx_rtc_type devtype;
Daniel Mackd00ed3c2009-09-22 16:46:23 -070071};
72
Krzysztof Kozlowskicd6ba002015-05-02 00:44:37 +090073static const struct platform_device_id imx_rtc_devtype[] = {
Shawn Guobb1d34a2012-09-15 14:26:14 +080074 {
75 .name = "imx1-rtc",
76 .driver_data = IMX1_RTC,
77 }, {
78 .name = "imx21-rtc",
79 .driver_data = IMX21_RTC,
80 }, {
81 /* sentinel */
82 }
83};
84MODULE_DEVICE_TABLE(platform, imx_rtc_devtype);
85
Philippe Reynescec13c22015-07-26 23:37:52 +020086#ifdef CONFIG_OF
87static const struct of_device_id imx_rtc_dt_ids[] = {
88 { .compatible = "fsl,imx1-rtc", .data = (const void *)IMX1_RTC },
89 { .compatible = "fsl,imx21-rtc", .data = (const void *)IMX21_RTC },
90 {}
91};
92MODULE_DEVICE_TABLE(of, imx_rtc_dt_ids);
93#endif
94
Shawn Guobb1d34a2012-09-15 14:26:14 +080095static inline int is_imx1_rtc(struct rtc_plat_data *data)
96{
97 return data->devtype == IMX1_RTC;
98}
99
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700100/*
101 * This function is used to obtain the RTC time or the alarm value in
102 * second.
103 */
Xunlei Panga015b8a2015-04-01 20:34:32 -0700104static time64_t get_alarm_or_time(struct device *dev, int time_alarm)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700105{
Wolfram Sang85368bb2018-04-19 16:06:14 +0200106 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700107 void __iomem *ioaddr = pdata->ioaddr;
108 u32 day = 0, hr = 0, min = 0, sec = 0, hr_min = 0;
109
110 switch (time_alarm) {
111 case MXC_RTC_TIME:
112 day = readw(ioaddr + RTC_DAYR);
113 hr_min = readw(ioaddr + RTC_HOURMIN);
114 sec = readw(ioaddr + RTC_SECOND);
115 break;
116 case MXC_RTC_ALARM:
117 day = readw(ioaddr + RTC_DAYALARM);
118 hr_min = readw(ioaddr + RTC_ALRM_HM) & 0xffff;
119 sec = readw(ioaddr + RTC_ALRM_SEC);
120 break;
121 }
122
123 hr = hr_min >> 8;
124 min = hr_min & 0xff;
125
Xunlei Panga015b8a2015-04-01 20:34:32 -0700126 return ((((time64_t)day * 24 + hr) * 60) + min) * 60 + sec;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700127}
128
129/*
130 * This function sets the RTC alarm value or the time value.
131 */
Xunlei Panga015b8a2015-04-01 20:34:32 -0700132static void set_alarm_or_time(struct device *dev, int time_alarm, time64_t time)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700133{
Xunlei Panga015b8a2015-04-01 20:34:32 -0700134 u32 tod, day, hr, min, sec, temp;
Wolfram Sang85368bb2018-04-19 16:06:14 +0200135 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700136 void __iomem *ioaddr = pdata->ioaddr;
137
Xunlei Panga015b8a2015-04-01 20:34:32 -0700138 day = div_s64_rem(time, 86400, &tod);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700139
140 /* time is within a day now */
Xunlei Panga015b8a2015-04-01 20:34:32 -0700141 hr = tod / 3600;
142 tod -= hr * 3600;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700143
144 /* time is within an hour now */
Xunlei Panga015b8a2015-04-01 20:34:32 -0700145 min = tod / 60;
146 sec = tod - min * 60;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700147
148 temp = (hr << 8) + min;
149
150 switch (time_alarm) {
151 case MXC_RTC_TIME:
152 writew(day, ioaddr + RTC_DAYR);
153 writew(sec, ioaddr + RTC_SECOND);
154 writew(temp, ioaddr + RTC_HOURMIN);
155 break;
156 case MXC_RTC_ALARM:
157 writew(day, ioaddr + RTC_DAYALARM);
158 writew(sec, ioaddr + RTC_ALRM_SEC);
159 writew(temp, ioaddr + RTC_ALRM_HM);
160 break;
161 }
162}
163
164/*
165 * This function updates the RTC alarm registers and then clears all the
166 * interrupt status bits.
167 */
Xunlei Pang482494a2015-04-01 20:34:31 -0700168static void rtc_update_alarm(struct device *dev, struct rtc_time *alrm)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700169{
Xunlei Panga015b8a2015-04-01 20:34:32 -0700170 time64_t time;
Wolfram Sang85368bb2018-04-19 16:06:14 +0200171 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700172 void __iomem *ioaddr = pdata->ioaddr;
173
Xunlei Panga015b8a2015-04-01 20:34:32 -0700174 time = rtc_tm_to_time64(alrm);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700175
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700176 /* clear all the interrupt status bits */
177 writew(readw(ioaddr + RTC_RTCISR), ioaddr + RTC_RTCISR);
178 set_alarm_or_time(dev, MXC_RTC_ALARM, time);
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800179}
180
181static void mxc_rtc_irq_enable(struct device *dev, unsigned int bit,
182 unsigned int enabled)
183{
Wolfram Sang85368bb2018-04-19 16:06:14 +0200184 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800185 void __iomem *ioaddr = pdata->ioaddr;
186 u32 reg;
187
188 spin_lock_irq(&pdata->rtc->irq_lock);
189 reg = readw(ioaddr + RTC_RTCIENR);
190
191 if (enabled)
192 reg |= bit;
193 else
194 reg &= ~bit;
195
196 writew(reg, ioaddr + RTC_RTCIENR);
197 spin_unlock_irq(&pdata->rtc->irq_lock);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700198}
199
200/* This function is the RTC interrupt service routine. */
201static irqreturn_t mxc_rtc_interrupt(int irq, void *dev_id)
202{
203 struct platform_device *pdev = dev_id;
204 struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
205 void __iomem *ioaddr = pdata->ioaddr;
Benoît Thébaudeaub59f6d12012-07-11 14:02:32 -0700206 unsigned long flags;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700207 u32 status;
208 u32 events = 0;
209
Benoît Thébaudeaub59f6d12012-07-11 14:02:32 -0700210 spin_lock_irqsave(&pdata->rtc->irq_lock, flags);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700211 status = readw(ioaddr + RTC_RTCISR) & readw(ioaddr + RTC_RTCIENR);
212 /* clear interrupt sources */
213 writew(status, ioaddr + RTC_RTCISR);
214
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700215 /* update irq data & counter */
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800216 if (status & RTC_ALM_BIT) {
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700217 events |= (RTC_AF | RTC_IRQF);
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800218 /* RTC alarm should be one-shot */
219 mxc_rtc_irq_enable(&pdev->dev, RTC_ALM_BIT, 0);
220 }
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700221
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700222 if (status & PIT_ALL_ON)
223 events |= (RTC_PF | RTC_IRQF);
224
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700225 rtc_update_irq(pdata->rtc, 1, events);
Benoît Thébaudeaub59f6d12012-07-11 14:02:32 -0700226 spin_unlock_irqrestore(&pdata->rtc->irq_lock, flags);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700227
228 return IRQ_HANDLED;
229}
230
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700231static int mxc_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
232{
233 mxc_rtc_irq_enable(dev, RTC_ALM_BIT, enabled);
234 return 0;
235}
236
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700237/*
238 * This function reads the current RTC time into tm in Gregorian date.
239 */
240static int mxc_rtc_read_time(struct device *dev, struct rtc_time *tm)
241{
Xunlei Panga015b8a2015-04-01 20:34:32 -0700242 time64_t val;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700243
244 /* Avoid roll-over from reading the different registers */
245 do {
246 val = get_alarm_or_time(dev, MXC_RTC_TIME);
247 } while (val != get_alarm_or_time(dev, MXC_RTC_TIME));
248
Xunlei Panga015b8a2015-04-01 20:34:32 -0700249 rtc_time64_to_tm(val, tm);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700250
251 return 0;
252}
253
254/*
255 * This function sets the internal RTC time based on tm in Gregorian date.
256 */
Alexandre Belloni02bc7232019-04-16 10:30:45 +0200257static int mxc_rtc_set_time(struct device *dev, struct rtc_time *tm)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700258{
Alexandre Belloni02bc7232019-04-16 10:30:45 +0200259 time64_t time = rtc_tm_to_time64(tm);
260
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700261 /* Avoid roll-over from reading the different registers */
262 do {
263 set_alarm_or_time(dev, MXC_RTC_TIME, time);
264 } while (time != get_alarm_or_time(dev, MXC_RTC_TIME));
265
266 return 0;
267}
268
269/*
270 * This function reads the current alarm value into the passed in 'alrm'
271 * argument. It updates the alrm's pending field value based on the whether
272 * an alarm interrupt occurs or not.
273 */
274static int mxc_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
275{
Wolfram Sang85368bb2018-04-19 16:06:14 +0200276 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700277 void __iomem *ioaddr = pdata->ioaddr;
278
Xunlei Panga015b8a2015-04-01 20:34:32 -0700279 rtc_time64_to_tm(get_alarm_or_time(dev, MXC_RTC_ALARM), &alrm->time);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700280 alrm->pending = ((readw(ioaddr + RTC_RTCISR) & RTC_ALM_BIT)) ? 1 : 0;
281
282 return 0;
283}
284
285/*
286 * This function sets the RTC alarm based on passed in alrm.
287 */
288static int mxc_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
289{
Wolfram Sang85368bb2018-04-19 16:06:14 +0200290 struct rtc_plat_data *pdata = dev_get_drvdata(dev);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700291
Xunlei Pang482494a2015-04-01 20:34:31 -0700292 rtc_update_alarm(dev, &alrm->time);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700293
294 memcpy(&pdata->g_rtc_alarm, &alrm->time, sizeof(struct rtc_time));
295 mxc_rtc_irq_enable(dev, RTC_ALM_BIT, alrm->enabled);
296
297 return 0;
298}
299
300/* RTC layer */
Bhumika Goyal8bc57e72017-01-05 22:25:05 +0530301static const struct rtc_class_ops mxc_rtc_ops = {
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700302 .read_time = mxc_rtc_read_time,
Alexandre Belloni02bc7232019-04-16 10:30:45 +0200303 .set_time = mxc_rtc_set_time,
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700304 .read_alarm = mxc_rtc_read_alarm,
305 .set_alarm = mxc_rtc_set_alarm,
306 .alarm_irq_enable = mxc_rtc_alarm_irq_enable,
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700307};
308
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800309static int mxc_rtc_probe(struct platform_device *pdev)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700310{
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700311 struct rtc_device *rtc;
312 struct rtc_plat_data *pdata = NULL;
313 u32 reg;
Vladimir Zapolskiyc783a29e2010-04-06 14:35:07 -0700314 unsigned long rate;
315 int ret;
Philippe Reynescec13c22015-07-26 23:37:52 +0200316 const struct of_device_id *of_id;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700317
Vladimir Zapolskiyc783a29e2010-04-06 14:35:07 -0700318 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700319 if (!pdata)
320 return -ENOMEM;
321
Philippe Reynescec13c22015-07-26 23:37:52 +0200322 of_id = of_match_device(imx_rtc_dt_ids, &pdev->dev);
323 if (of_id)
324 pdata->devtype = (enum imx_rtc_type)of_id->data;
325 else
326 pdata->devtype = pdev->id_entry->driver_data;
Shawn Guobb1d34a2012-09-15 14:26:14 +0800327
Anson Huangcf37fa72019-04-01 05:21:43 +0000328 pdata->ioaddr = devm_platform_ioremap_resource(pdev, 0);
Julia Lawall7c1d69e2013-09-11 14:24:27 -0700329 if (IS_ERR(pdata->ioaddr))
330 return PTR_ERR(pdata->ioaddr);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700331
Alexandre Belloniebc2ec4e2019-04-16 10:30:43 +0200332 rtc = devm_rtc_allocate_device(&pdev->dev);
333 if (IS_ERR(rtc))
334 return PTR_ERR(rtc);
335
336 pdata->rtc = rtc;
337 rtc->ops = &mxc_rtc_ops;
Alexandre Belloni83888df2019-04-16 10:30:44 +0200338 if (is_imx1_rtc(pdata)) {
339 struct rtc_time tm;
340
341 /* 9bit days + hours minutes seconds */
342 rtc->range_max = (1 << 9) * 86400 - 1;
343
344 /*
345 * Set the start date as beginning of the current year. This can
346 * be overridden using device tree.
347 */
348 rtc_time64_to_tm(ktime_get_real_seconds(), &tm);
349 rtc->start_secs = mktime64(tm.tm_year, 1, 1, 0, 0, 0);
350 rtc->set_start_time = true;
351 } else {
352 /* 16bit days + hours minutes seconds */
353 rtc->range_max = (1 << 16) * 86400ULL - 1;
354 }
Alexandre Belloniebc2ec4e2019-04-16 10:30:43 +0200355
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200356 pdata->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
357 if (IS_ERR(pdata->clk_ipg)) {
358 dev_err(&pdev->dev, "unable to get ipg clock!\n");
359 return PTR_ERR(pdata->clk_ipg);
Alexander Beregalov49908e72010-03-05 13:44:19 -0800360 }
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700361
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200362 ret = clk_prepare_enable(pdata->clk_ipg);
Fabio Estevam1b3d2242014-01-23 15:55:05 -0800363 if (ret)
364 return ret;
365
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200366 pdata->clk_ref = devm_clk_get(&pdev->dev, "ref");
367 if (IS_ERR(pdata->clk_ref)) {
368 dev_err(&pdev->dev, "unable to get ref clock!\n");
369 ret = PTR_ERR(pdata->clk_ref);
370 goto exit_put_clk_ipg;
371 }
372
373 ret = clk_prepare_enable(pdata->clk_ref);
374 if (ret)
375 goto exit_put_clk_ipg;
376
377 rate = clk_get_rate(pdata->clk_ref);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700378
379 if (rate == 32768)
380 reg = RTC_INPUT_CLK_32768HZ;
381 else if (rate == 32000)
382 reg = RTC_INPUT_CLK_32000HZ;
383 else if (rate == 38400)
384 reg = RTC_INPUT_CLK_38400HZ;
385 else {
Vladimir Zapolskiyc783a29e2010-04-06 14:35:07 -0700386 dev_err(&pdev->dev, "rtc clock is not valid (%lu)\n", rate);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700387 ret = -EINVAL;
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200388 goto exit_put_clk_ref;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700389 }
390
391 reg |= RTC_ENABLE_BIT;
392 writew(reg, (pdata->ioaddr + RTC_RTCCTL));
393 if (((readw(pdata->ioaddr + RTC_RTCCTL)) & RTC_ENABLE_BIT) == 0) {
394 dev_err(&pdev->dev, "hardware module can't be enabled!\n");
395 ret = -EIO;
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200396 goto exit_put_clk_ref;
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700397 }
398
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700399 platform_set_drvdata(pdev, pdata);
400
401 /* Configure and enable the RTC */
402 pdata->irq = platform_get_irq(pdev, 0);
403
404 if (pdata->irq >= 0 &&
Vladimir Zapolskiyc783a29e2010-04-06 14:35:07 -0700405 devm_request_irq(&pdev->dev, pdata->irq, mxc_rtc_interrupt,
406 IRQF_SHARED, pdev->name, pdev) < 0) {
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700407 dev_warn(&pdev->dev, "interrupt not available.\n");
408 pdata->irq = -1;
409 }
410
Anson Huangbc0e7312019-04-11 02:06:04 +0000411 if (pdata->irq >= 0) {
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800412 device_init_wakeup(&pdev->dev, 1);
Anson Huangbc0e7312019-04-11 02:06:04 +0000413 ret = dev_pm_set_wake_irq(&pdev->dev, pdata->irq);
414 if (ret)
415 dev_err(&pdev->dev, "failed to enable irq wake\n");
416 }
Yauhen Kharuzhyc92182e2012-01-10 15:10:34 -0800417
Alexandre Belloniebc2ec4e2019-04-16 10:30:43 +0200418 ret = rtc_register_device(rtc);
419 if (ret)
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200420 goto exit_put_clk_ref;
Wolfram Sang5f54c8a2011-05-04 17:31:27 +0200421
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700422 return 0;
423
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200424exit_put_clk_ref:
425 clk_disable_unprepare(pdata->clk_ref);
426exit_put_clk_ipg:
427 clk_disable_unprepare(pdata->clk_ipg);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700428
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700429 return ret;
430}
431
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800432static int mxc_rtc_remove(struct platform_device *pdev)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700433{
434 struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
435
Philippe Reynes8f5fe772015-07-26 23:37:50 +0200436 clk_disable_unprepare(pdata->clk_ref);
437 clk_disable_unprepare(pdata->clk_ipg);
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700438
439 return 0;
440}
441
442static struct platform_driver mxc_rtc_driver = {
443 .driver = {
444 .name = "mxc_rtc",
Philippe Reynescec13c22015-07-26 23:37:52 +0200445 .of_match_table = of_match_ptr(imx_rtc_dt_ids),
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700446 },
Shawn Guobb1d34a2012-09-15 14:26:14 +0800447 .id_table = imx_rtc_devtype,
Fabio Estevambe8b6d52012-10-04 17:14:10 -0700448 .probe = mxc_rtc_probe,
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800449 .remove = mxc_rtc_remove,
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700450};
451
Fabio Estevambe8b6d52012-10-04 17:14:10 -0700452module_platform_driver(mxc_rtc_driver)
Daniel Mackd00ed3c2009-09-22 16:46:23 -0700453
454MODULE_AUTHOR("Daniel Mack <daniel@caiaq.de>");
455MODULE_DESCRIPTION("RTC driver for Freescale MXC");
456MODULE_LICENSE("GPL");
457