blob: 9aad32206e84b20fbb3674eabbbcf8f1242f3cdc [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Baruch Siach1e9c2852009-06-18 16:48:58 -07002/*
Grant Likelyc103de22011-06-04 18:38:28 -06003 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07004 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04005 * Author: Baruch Siach <baruch@tkos.co.il>
6 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07007 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
8 *
9 * Data sheet: ARM DDI 0190B, September 2000
10 */
11#include <linux/spinlock.h>
12#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040013#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070014#include <linux/io.h>
15#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000016#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000018#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070019#include <linux/bitops.h>
Linus Walleijdcc6cee2018-05-24 14:30:26 +020020#include <linux/gpio/driver.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070021#include <linux/device.h>
22#include <linux/amba/bus.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080024#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053025#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070026
27#define GPIODIR 0x400
28#define GPIOIS 0x404
29#define GPIOIBE 0x408
30#define GPIOIEV 0x40C
31#define GPIOIE 0x410
32#define GPIORIS 0x414
33#define GPIOMIS 0x418
34#define GPIOIC 0x41C
35
36#define PL061_GPIO_NR 8
37
Deepak Sikrie198a8de2011-11-18 15:20:12 +053038#ifdef CONFIG_PM
39struct pl061_context_save_regs {
40 u8 gpio_data;
41 u8 gpio_dir;
42 u8 gpio_is;
43 u8 gpio_ibe;
44 u8 gpio_iev;
45 u8 gpio_ie;
46};
47#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070048
Linus Walleij538f76c2016-11-25 10:43:15 +010049struct pl061 {
Julia Cartwright99b9b452017-03-09 10:21:56 -060050 raw_spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070051
52 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070053 struct gpio_chip gc;
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +053054 struct irq_chip irq_chip;
Linus Walleij9c18be82016-11-25 10:41:37 +010055 int parent_irq;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053056
57#ifdef CONFIG_PM
58 struct pl061_context_save_regs csave_regs;
59#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070060};
61
Linus Walleij3484f1b2016-04-28 13:18:59 +020062static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
63{
Linus Walleij27963252016-11-25 10:48:40 +010064 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij3484f1b2016-04-28 13:18:59 +020065
Linus Walleij27963252016-11-25 10:48:40 +010066 return !(readb(pl061->base + GPIODIR) & BIT(offset));
Linus Walleij3484f1b2016-04-28 13:18:59 +020067}
68
Baruch Siach1e9c2852009-06-18 16:48:58 -070069static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
70{
Linus Walleij27963252016-11-25 10:48:40 +010071 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070072 unsigned long flags;
73 unsigned char gpiodir;
74
Julia Cartwright99b9b452017-03-09 10:21:56 -060075 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010076 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020077 gpiodir &= ~(BIT(offset));
Linus Walleij27963252016-11-25 10:48:40 +010078 writeb(gpiodir, pl061->base + GPIODIR);
Julia Cartwright99b9b452017-03-09 10:21:56 -060079 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -070080
81 return 0;
82}
83
84static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
85 int value)
86{
Linus Walleij27963252016-11-25 10:48:40 +010087 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070088 unsigned long flags;
89 unsigned char gpiodir;
90
Julia Cartwright99b9b452017-03-09 10:21:56 -060091 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010092 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
93 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020094 gpiodir |= BIT(offset);
Linus Walleij27963252016-11-25 10:48:40 +010095 writeb(gpiodir, pl061->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010096
97 /*
98 * gpio value is set again, because pl061 doesn't allow to set value of
99 * a gpio pin before configuring it in OUT mode.
100 */
Linus Walleij27963252016-11-25 10:48:40 +0100101 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Julia Cartwright99b9b452017-03-09 10:21:56 -0600102 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700103
104 return 0;
105}
106
107static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
108{
Linus Walleij27963252016-11-25 10:48:40 +0100109 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700110
Linus Walleij27963252016-11-25 10:48:40 +0100111 return !!readb(pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700112}
113
114static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
115{
Linus Walleij27963252016-11-25 10:48:40 +0100116 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700117
Linus Walleij27963252016-11-25 10:48:40 +0100118 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700119}
120
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800121static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700122{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100123 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100124 struct pl061 *pl061 = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800125 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700126 unsigned long flags;
127 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100128 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700129
Axel Linc1cc9b92010-05-26 14:42:19 -0700130 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700131 return -EINVAL;
132
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200133 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
134 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
135 {
Linus Walleij58383c782015-11-04 09:56:26 +0100136 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200137 "trying to configure line %d for both level and edge "
138 "detection, choose one!\n",
139 offset);
140 return -EINVAL;
141 }
142
Dan Carpenter21d4de12015-10-08 10:12:01 +0300143
Julia Cartwright99b9b452017-03-09 10:21:56 -0600144 raw_spin_lock_irqsave(&pl061->lock, flags);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300145
Linus Walleij27963252016-11-25 10:48:40 +0100146 gpioiev = readb(pl061->base + GPIOIEV);
147 gpiois = readb(pl061->base + GPIOIS);
148 gpioibe = readb(pl061->base + GPIOIBE);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300149
Linus Walleij438a2c92013-11-26 12:59:51 +0100150 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200151 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
152
153 /* Disable edge detection */
154 gpioibe &= ~bit;
155 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100156 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200157 /* Select polarity */
158 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100159 gpioiev |= bit;
160 else
161 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700162 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100163 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200164 offset,
165 polarity ? "HIGH" : "LOW");
166 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
167 /* Disable level detection */
168 gpiois &= ~bit;
169 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100170 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700171 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100172 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200173 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
174 (trigger & IRQ_TYPE_EDGE_FALLING)) {
175 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
176
177 /* Disable level detection */
178 gpiois &= ~bit;
179 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100180 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200181 /* Select edge */
182 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100183 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200184 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100185 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700186 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100187 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200188 offset,
189 rising ? "RISING" : "FALLING");
190 } else {
191 /* No trigger: disable everything */
192 gpiois &= ~bit;
193 gpioibe &= ~bit;
194 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700195 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100196 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200197 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100198 }
199
Linus Walleij27963252016-11-25 10:48:40 +0100200 writeb(gpiois, pl061->base + GPIOIS);
201 writeb(gpioibe, pl061->base + GPIOIBE);
202 writeb(gpioiev, pl061->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700203
Julia Cartwright99b9b452017-03-09 10:21:56 -0600204 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700205
206 return 0;
207}
208
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200209static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700210{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600211 unsigned long pending;
212 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100213 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleij27963252016-11-25 10:48:40 +0100214 struct pl061 *pl061 = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600215 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700216
Rob Herringdece9042011-12-09 14:12:53 -0600217 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700218
Linus Walleij27963252016-11-25 10:48:40 +0100219 pending = readb(pl061->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600220 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800221 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100222 generic_handle_irq(irq_find_mapping(gc->irq.domain,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100223 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700224 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600225
Rob Herringdece9042011-12-09 14:12:53 -0600226 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700227}
228
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800229static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500230{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100231 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100232 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200233 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800234 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500235
Julia Cartwright99b9b452017-03-09 10:21:56 -0600236 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100237 gpioie = readb(pl061->base + GPIOIE) & ~mask;
238 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600239 raw_spin_unlock(&pl061->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700240}
241
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800242static void pl061_irq_unmask(struct irq_data *d)
243{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100244 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100245 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200246 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800247 u8 gpioie;
248
Julia Cartwright99b9b452017-03-09 10:21:56 -0600249 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100250 gpioie = readb(pl061->base + GPIOIE) | mask;
251 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600252 raw_spin_unlock(&pl061->lock);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800253}
254
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700255/**
256 * pl061_irq_ack() - ACK an edge IRQ
257 * @d: IRQ data for this IRQ
258 *
259 * This gets called from the edge IRQ handler to ACK the edge IRQ
260 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
261 * not needed: these go away when the level signal goes away.
262 */
263static void pl061_irq_ack(struct irq_data *d)
264{
265 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100266 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700267 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
268
Julia Cartwright99b9b452017-03-09 10:21:56 -0600269 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100270 writeb(mask, pl061->base + GPIOIC);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600271 raw_spin_unlock(&pl061->lock);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700272}
273
Sudeep Holla2f462052015-11-27 17:19:15 +0000274static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
275{
276 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100277 struct pl061 *pl061 = gpiochip_get_data(gc);
Sudeep Holla2f462052015-11-27 17:19:15 +0000278
Linus Walleij27963252016-11-25 10:48:40 +0100279 return irq_set_irq_wake(pl061->parent_irq, state);
Sudeep Holla2f462052015-11-27 17:19:15 +0000280}
281
Tobias Klauser8944df72012-10-05 11:45:28 +0200282static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700283{
Tobias Klauser8944df72012-10-05 11:45:28 +0200284 struct device *dev = &adev->dev;
Linus Walleij27963252016-11-25 10:48:40 +0100285 struct pl061 *pl061;
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100286 int ret, irq;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700287
Linus Walleij27963252016-11-25 10:48:40 +0100288 pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
289 if (pl061 == NULL)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700290 return -ENOMEM;
291
Linus Walleij27963252016-11-25 10:48:40 +0100292 pl061->base = devm_ioremap_resource(dev, &adev->res);
293 if (IS_ERR(pl061->base))
294 return PTR_ERR(pl061->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700295
Julia Cartwright99b9b452017-03-09 10:21:56 -0600296 raw_spin_lock_init(&pl061->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200297 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
Linus Walleij27963252016-11-25 10:48:40 +0100298 pl061->gc.request = gpiochip_generic_request;
299 pl061->gc.free = gpiochip_generic_free;
Jonas Gorski31831f42015-10-11 17:34:18 +0200300 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700301
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100302 pl061->gc.base = -1;
Linus Walleij27963252016-11-25 10:48:40 +0100303 pl061->gc.get_direction = pl061_get_direction;
304 pl061->gc.direction_input = pl061_direction_input;
305 pl061->gc.direction_output = pl061_direction_output;
306 pl061->gc.get = pl061_get_value;
307 pl061->gc.set = pl061_set_value;
308 pl061->gc.ngpio = PL061_GPIO_NR;
309 pl061->gc.label = dev_name(dev);
310 pl061->gc.parent = dev;
311 pl061->gc.owner = THIS_MODULE;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700312
Linus Walleij27963252016-11-25 10:48:40 +0100313 ret = gpiochip_add_data(&pl061->gc, pl061);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700314 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200315 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700316
317 /*
318 * irq_chip support
319 */
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530320 pl061->irq_chip.name = dev_name(dev);
321 pl061->irq_chip.irq_ack = pl061_irq_ack;
322 pl061->irq_chip.irq_mask = pl061_irq_mask;
323 pl061->irq_chip.irq_unmask = pl061_irq_unmask;
324 pl061->irq_chip.irq_set_type = pl061_irq_type;
325 pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
326
Linus Walleij27963252016-11-25 10:48:40 +0100327 writeb(0, pl061->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200328 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100329 if (irq < 0) {
330 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200331 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100332 }
Linus Walleij27963252016-11-25 10:48:40 +0100333 pl061->parent_irq = irq;
Tobias Klauser8944df72012-10-05 11:45:28 +0200334
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530335 ret = gpiochip_irqchip_add(&pl061->gc, &pl061->irq_chip,
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100336 0, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100337 IRQ_TYPE_NONE);
338 if (ret) {
339 dev_info(&adev->dev, "could not add irqchip\n");
340 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100341 }
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530342 gpiochip_set_chained_irqchip(&pl061->gc, &pl061->irq_chip,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100343 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100344
Linus Walleij27963252016-11-25 10:48:40 +0100345 amba_set_drvdata(adev, pl061);
Fabio Estevam76b36272014-02-26 08:12:37 -0300346 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
347 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530348
Baruch Siach1e9c2852009-06-18 16:48:58 -0700349 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700350}
351
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530352#ifdef CONFIG_PM
353static int pl061_suspend(struct device *dev)
354{
Linus Walleij27963252016-11-25 10:48:40 +0100355 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530356 int offset;
357
Linus Walleij27963252016-11-25 10:48:40 +0100358 pl061->csave_regs.gpio_data = 0;
359 pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
360 pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
361 pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
362 pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
363 pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530364
365 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100366 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
367 pl061->csave_regs.gpio_data |=
368 pl061_get_value(&pl061->gc, offset) << offset;
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530369 }
370
371 return 0;
372}
373
374static int pl061_resume(struct device *dev)
375{
Linus Walleij27963252016-11-25 10:48:40 +0100376 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530377 int offset;
378
379 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100380 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
381 pl061_direction_output(&pl061->gc, offset,
382 pl061->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200383 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530384 else
Linus Walleij27963252016-11-25 10:48:40 +0100385 pl061_direction_input(&pl061->gc, offset);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530386 }
387
Linus Walleij27963252016-11-25 10:48:40 +0100388 writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
389 writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
390 writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
391 writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530392
393 return 0;
394}
395
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530396static const struct dev_pm_ops pl061_dev_pm_ops = {
397 .suspend = pl061_suspend,
398 .resume = pl061_resume,
399 .freeze = pl061_suspend,
400 .restore = pl061_resume,
401};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530402#endif
403
Arvind Yadav72c7c782017-08-23 21:45:09 +0530404static const struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700405 {
406 .id = 0x00041061,
407 .mask = 0x000fffff,
408 },
409 { 0, 0 },
410};
411
Baruch Siach1e9c2852009-06-18 16:48:58 -0700412static struct amba_driver pl061_gpio_driver = {
413 .drv = {
414 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530415#ifdef CONFIG_PM
416 .pm = &pl061_dev_pm_ops,
417#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700418 },
419 .id_table = pl061_ids,
420 .probe = pl061_probe,
421};
422
423static int __init pl061_gpio_init(void)
424{
425 return amba_driver_register(&pl061_gpio_driver);
426}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400427device_initcall(pl061_gpio_init);