blob: 6f904c87467826c5e48a2e710c4929488f07ceec [file] [log] [blame]
Linus Walleijdae5f0a2018-09-25 09:08:48 +02001// SPDX-License-Identifier: GPL-2.0+
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07002/*
Grant Likelyc103de22011-06-04 18:38:28 -06003 * Generic driver for memory-mapped GPIO controllers.
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07004 *
5 * Copyright 2008 MontaVista Software, Inc.
6 * Copyright 2008,2010 Anton Vorontsov <cbouatmailru@gmail.com>
7 *
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07008 * ....``.```~~~~````.`.`.`.`.```````'',,,.........`````......`.......
9 * ...`` ```````..
10 * ..The simplest form of a GPIO controller that the driver supports is``
11 * `.just a single "data" register, where GPIO state can be read and/or `
12 * `,..written. ,,..``~~~~ .....``.`.`.~~.```.`.........``````.```````
13 * `````````
14 ___
15_/~~|___/~| . ```~~~~~~ ___/___\___ ,~.`.`.`.`````.~~...,,,,...
16__________|~$@~~~ %~ /o*o*o*o*o*o\ .. Implementing such a GPIO .
17o ` ~~~~\___/~~~~ ` controller in FPGA is ,.`
18 `....trivial..'~`.```.```
19 * ```````
20 * .```````~~~~`..`.``.``.
21 * . The driver supports `... ,..```.`~~~```````````````....````.``,,
22 * . big-endian notation, just`. .. A bit more sophisticated controllers ,
23 * . register the device with -be`. .with a pair of set/clear-bit registers ,
24 * `.. suffix. ```~~`````....`.` . affecting the data register and the .`
25 * ``.`.``...``` ```.. output pins are also supported.`
26 * ^^ `````.`````````.,``~``~``~~``````
27 * . ^^
28 * ,..`.`.`...````````````......`.`.`.`.`.`..`.`.`..
29 * .. The expectation is that in at least some cases . ,-~~~-,
30 * .this will be used with roll-your-own ASIC/FPGA .` \ /
31 * .logic in Verilog or VHDL. ~~~`````````..`````~~` \ /
32 * ..````````......``````````` \o_
33 * |
34 * ^^ / \
35 *
36 * ...`````~~`.....``.`..........``````.`.``.```........``.
37 * ` 8, 16, 32 and 64 bits registers are supported, and``.
38 * . the number of GPIOs is determined by the width of ~
39 * .. the registers. ,............```.`.`..`.`.~~~.`.`.`~
40 * `.......````.```
41 */
42
43#include <linux/init.h>
Jamie Iles280df6b2011-05-20 00:40:19 -060044#include <linux/err.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070045#include <linux/bug.h>
46#include <linux/kernel.h>
47#include <linux/module.h>
48#include <linux/spinlock.h>
49#include <linux/compiler.h>
50#include <linux/types.h>
51#include <linux/errno.h>
52#include <linux/log2.h>
53#include <linux/ioport.h>
54#include <linux/io.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010055#include <linux/gpio/driver.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070056#include <linux/slab.h>
Linus Walleij4b637392016-01-05 11:13:28 +010057#include <linux/bitops.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070058#include <linux/platform_device.h>
59#include <linux/mod_devicetable.h>
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +020060#include <linux/of.h>
61#include <linux/of_device.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070062
Jamie Iles8467afe2011-05-20 00:40:14 -060063static void bgpio_write8(void __iomem *reg, unsigned long data)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070064{
Jamie Ilesfd996232011-05-20 00:40:17 -060065 writeb(data, reg);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070066}
67
Jamie Iles8467afe2011-05-20 00:40:14 -060068static unsigned long bgpio_read8(void __iomem *reg)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070069{
Jamie Ilesfd996232011-05-20 00:40:17 -060070 return readb(reg);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070071}
72
Jamie Iles8467afe2011-05-20 00:40:14 -060073static void bgpio_write16(void __iomem *reg, unsigned long data)
74{
Jamie Ilesfd996232011-05-20 00:40:17 -060075 writew(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060076}
77
78static unsigned long bgpio_read16(void __iomem *reg)
79{
Jamie Ilesfd996232011-05-20 00:40:17 -060080 return readw(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060081}
82
83static void bgpio_write32(void __iomem *reg, unsigned long data)
84{
Jamie Ilesfd996232011-05-20 00:40:17 -060085 writel(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060086}
87
88static unsigned long bgpio_read32(void __iomem *reg)
89{
Jamie Ilesfd996232011-05-20 00:40:17 -060090 return readl(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060091}
92
93#if BITS_PER_LONG >= 64
94static void bgpio_write64(void __iomem *reg, unsigned long data)
95{
Jamie Ilesfd996232011-05-20 00:40:17 -060096 writeq(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060097}
98
99static unsigned long bgpio_read64(void __iomem *reg)
100{
Jamie Ilesfd996232011-05-20 00:40:17 -0600101 return readq(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -0600102}
103#endif /* BITS_PER_LONG >= 64 */
104
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100105static void bgpio_write16be(void __iomem *reg, unsigned long data)
106{
107 iowrite16be(data, reg);
108}
109
110static unsigned long bgpio_read16be(void __iomem *reg)
111{
112 return ioread16be(reg);
113}
114
115static void bgpio_write32be(void __iomem *reg, unsigned long data)
116{
117 iowrite32be(data, reg);
118}
119
120static unsigned long bgpio_read32be(void __iomem *reg)
121{
122 return ioread32be(reg);
123}
124
Linus Walleij24efd942017-10-20 16:31:27 +0200125static unsigned long bgpio_line2mask(struct gpio_chip *gc, unsigned int line)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700126{
Linus Walleij24efd942017-10-20 16:31:27 +0200127 if (gc->be_bits)
128 return BIT(gc->bgpio_bits - 1 - line);
129 return BIT(line);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700130}
131
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300132static int bgpio_get_set(struct gpio_chip *gc, unsigned int gpio)
133{
Linus Walleij24efd942017-10-20 16:31:27 +0200134 unsigned long pinmask = bgpio_line2mask(gc, gpio);
Linus Walleijd799a4d2018-08-03 00:52:18 +0200135 bool dir = !!(gc->bgpio_dir & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300136
Linus Walleijd799a4d2018-08-03 00:52:18 +0200137 if (dir)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100138 return !!(gc->read_reg(gc->reg_set) & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300139 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100140 return !!(gc->read_reg(gc->reg_dat) & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300141}
142
Linus Walleij80057cb42017-10-19 23:30:12 +0200143/*
144 * This assumes that the bits in the GPIO register are in native endianness.
145 * We only assign the function pointer if we have that.
146 */
147static int bgpio_get_set_multiple(struct gpio_chip *gc, unsigned long *mask,
148 unsigned long *bits)
149{
150 unsigned long get_mask = 0;
151 unsigned long set_mask = 0;
Linus Walleij80057cb42017-10-19 23:30:12 +0200152
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100153 /* Make sure we first clear any bits that are zero when we read the register */
154 *bits &= ~*mask;
155
Jan Kotas4f2f95e2019-04-01 10:09:42 +0100156 set_mask = *mask & gc->bgpio_dir;
157 get_mask = *mask & ~gc->bgpio_dir;
Linus Walleij80057cb42017-10-19 23:30:12 +0200158
159 if (set_mask)
160 *bits |= gc->read_reg(gc->reg_set) & set_mask;
161 if (get_mask)
162 *bits |= gc->read_reg(gc->reg_dat) & get_mask;
163
164 return 0;
165}
166
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700167static int bgpio_get(struct gpio_chip *gc, unsigned int gpio)
168{
Linus Walleij24efd942017-10-20 16:31:27 +0200169 return !!(gc->read_reg(gc->reg_dat) & bgpio_line2mask(gc, gpio));
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700170}
171
Linus Walleij80057cb42017-10-19 23:30:12 +0200172/*
173 * This only works if the bits in the GPIO register are in native endianness.
Linus Walleij80057cb42017-10-19 23:30:12 +0200174 */
175static int bgpio_get_multiple(struct gpio_chip *gc, unsigned long *mask,
176 unsigned long *bits)
177{
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100178 /* Make sure we first clear any bits that are zero when we read the register */
179 *bits &= ~*mask;
180 *bits |= gc->read_reg(gc->reg_dat) & *mask;
Linus Walleij80057cb42017-10-19 23:30:12 +0200181 return 0;
182}
183
184/*
185 * With big endian mirrored bit order it becomes more tedious.
186 */
187static int bgpio_get_multiple_be(struct gpio_chip *gc, unsigned long *mask,
188 unsigned long *bits)
189{
190 unsigned long readmask = 0;
191 unsigned long val;
192 int bit;
193
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100194 /* Make sure we first clear any bits that are zero when we read the register */
195 *bits &= ~*mask;
196
Linus Walleij80057cb42017-10-19 23:30:12 +0200197 /* Create a mirrored mask */
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100198 bit = -1;
199 while ((bit = find_next_bit(mask, gc->ngpio, bit + 1)) < gc->ngpio)
Linus Walleij80057cb42017-10-19 23:30:12 +0200200 readmask |= bgpio_line2mask(gc, bit);
201
202 /* Read the register */
203 val = gc->read_reg(gc->reg_dat) & readmask;
204
205 /*
206 * Mirror the result into the "bits" result, this will give line 0
207 * in bit 0 ... line 31 in bit 31 for a 32bit register.
208 */
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100209 bit = -1;
210 while ((bit = find_next_bit(&val, gc->ngpio, bit + 1)) < gc->ngpio)
Linus Walleij80057cb42017-10-19 23:30:12 +0200211 *bits |= bgpio_line2mask(gc, bit);
212
213 return 0;
214}
215
Rabin Vincent91492a42015-07-22 15:05:18 +0200216static void bgpio_set_none(struct gpio_chip *gc, unsigned int gpio, int val)
217{
218}
219
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700220static void bgpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
221{
Linus Walleij24efd942017-10-20 16:31:27 +0200222 unsigned long mask = bgpio_line2mask(gc, gpio);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700223 unsigned long flags;
224
Linus Walleij0f4630f2015-12-04 14:02:58 +0100225 spin_lock_irqsave(&gc->bgpio_lock, flags);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700226
227 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100228 gc->bgpio_data |= mask;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700229 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100230 gc->bgpio_data &= ~mask;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700231
Linus Walleij0f4630f2015-12-04 14:02:58 +0100232 gc->write_reg(gc->reg_dat, gc->bgpio_data);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700233
Linus Walleij0f4630f2015-12-04 14:02:58 +0100234 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700235}
236
Jamie Ilese027d6f2011-05-20 00:40:16 -0600237static void bgpio_set_with_clear(struct gpio_chip *gc, unsigned int gpio,
238 int val)
239{
Linus Walleij24efd942017-10-20 16:31:27 +0200240 unsigned long mask = bgpio_line2mask(gc, gpio);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600241
242 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100243 gc->write_reg(gc->reg_set, mask);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600244 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100245 gc->write_reg(gc->reg_clr, mask);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600246}
247
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600248static void bgpio_set_set(struct gpio_chip *gc, unsigned int gpio, int val)
249{
Linus Walleij24efd942017-10-20 16:31:27 +0200250 unsigned long mask = bgpio_line2mask(gc, gpio);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600251 unsigned long flags;
252
Linus Walleij0f4630f2015-12-04 14:02:58 +0100253 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600254
255 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100256 gc->bgpio_data |= mask;
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600257 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100258 gc->bgpio_data &= ~mask;
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600259
Linus Walleij0f4630f2015-12-04 14:02:58 +0100260 gc->write_reg(gc->reg_set, gc->bgpio_data);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600261
Linus Walleij0f4630f2015-12-04 14:02:58 +0100262 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600263}
264
Linus Walleij0f4630f2015-12-04 14:02:58 +0100265static void bgpio_multiple_get_masks(struct gpio_chip *gc,
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100266 unsigned long *mask, unsigned long *bits,
267 unsigned long *set_mask,
268 unsigned long *clear_mask)
269{
270 int i;
271
272 *set_mask = 0;
273 *clear_mask = 0;
274
Linus Walleij0f4630f2015-12-04 14:02:58 +0100275 for (i = 0; i < gc->bgpio_bits; i++) {
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100276 if (*mask == 0)
277 break;
278 if (__test_and_clear_bit(i, mask)) {
279 if (test_bit(i, bits))
Linus Walleij24efd942017-10-20 16:31:27 +0200280 *set_mask |= bgpio_line2mask(gc, i);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100281 else
Linus Walleij24efd942017-10-20 16:31:27 +0200282 *clear_mask |= bgpio_line2mask(gc, i);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100283 }
284 }
285}
286
Linus Walleij0f4630f2015-12-04 14:02:58 +0100287static void bgpio_set_multiple_single_reg(struct gpio_chip *gc,
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100288 unsigned long *mask,
289 unsigned long *bits,
290 void __iomem *reg)
291{
292 unsigned long flags;
293 unsigned long set_mask, clear_mask;
294
Linus Walleij0f4630f2015-12-04 14:02:58 +0100295 spin_lock_irqsave(&gc->bgpio_lock, flags);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100296
Linus Walleij0f4630f2015-12-04 14:02:58 +0100297 bgpio_multiple_get_masks(gc, mask, bits, &set_mask, &clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100298
Linus Walleij0f4630f2015-12-04 14:02:58 +0100299 gc->bgpio_data |= set_mask;
300 gc->bgpio_data &= ~clear_mask;
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100301
Linus Walleij0f4630f2015-12-04 14:02:58 +0100302 gc->write_reg(reg, gc->bgpio_data);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100303
Linus Walleij0f4630f2015-12-04 14:02:58 +0100304 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100305}
306
307static void bgpio_set_multiple(struct gpio_chip *gc, unsigned long *mask,
308 unsigned long *bits)
309{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100310 bgpio_set_multiple_single_reg(gc, mask, bits, gc->reg_dat);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100311}
312
313static void bgpio_set_multiple_set(struct gpio_chip *gc, unsigned long *mask,
314 unsigned long *bits)
315{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100316 bgpio_set_multiple_single_reg(gc, mask, bits, gc->reg_set);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100317}
318
319static void bgpio_set_multiple_with_clear(struct gpio_chip *gc,
320 unsigned long *mask,
321 unsigned long *bits)
322{
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100323 unsigned long set_mask, clear_mask;
324
Linus Walleij0f4630f2015-12-04 14:02:58 +0100325 bgpio_multiple_get_masks(gc, mask, bits, &set_mask, &clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100326
327 if (set_mask)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100328 gc->write_reg(gc->reg_set, set_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100329 if (clear_mask)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100330 gc->write_reg(gc->reg_clr, clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100331}
332
Jamie Iles31029112011-05-20 00:40:17 -0600333static int bgpio_simple_dir_in(struct gpio_chip *gc, unsigned int gpio)
334{
335 return 0;
336}
337
Rabin Vincent91492a42015-07-22 15:05:18 +0200338static int bgpio_dir_out_err(struct gpio_chip *gc, unsigned int gpio,
339 int val)
340{
341 return -EINVAL;
342}
343
Jamie Iles31029112011-05-20 00:40:17 -0600344static int bgpio_simple_dir_out(struct gpio_chip *gc, unsigned int gpio,
345 int val)
346{
347 gc->set(gc, gpio, val);
348
349 return 0;
350}
351
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700352static int bgpio_dir_in(struct gpio_chip *gc, unsigned int gpio)
353{
Jamie Iles31029112011-05-20 00:40:17 -0600354 unsigned long flags;
355
Linus Walleij0f4630f2015-12-04 14:02:58 +0100356 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600357
Linus Walleijf69e00b2019-02-22 11:14:44 +0100358 gc->bgpio_dir &= ~bgpio_line2mask(gc, gpio);
359
360 if (gc->reg_dir_in)
361 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
362 if (gc->reg_dir_out)
363 gc->write_reg(gc->reg_dir_out, gc->bgpio_dir);
Jamie Iles31029112011-05-20 00:40:17 -0600364
Linus Walleij0f4630f2015-12-04 14:02:58 +0100365 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600366
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700367 return 0;
368}
369
Philipp Zabeldb3b0fc2015-06-12 18:20:35 +0200370static int bgpio_get_dir(struct gpio_chip *gc, unsigned int gpio)
371{
Linus Walleijf69e00b2019-02-22 11:14:44 +0100372 /* Return 0 if output, 1 if input */
373 if (gc->bgpio_dir_unreadable)
374 return !(gc->bgpio_dir & bgpio_line2mask(gc, gpio));
375 if (gc->reg_dir_out)
376 return !(gc->read_reg(gc->reg_dir_out) & bgpio_line2mask(gc, gpio));
377 if (gc->reg_dir_in)
378 return !!(gc->read_reg(gc->reg_dir_in) & bgpio_line2mask(gc, gpio));
379
380 /* This should not happen */
381 return 1;
Philipp Zabeldb3b0fc2015-06-12 18:20:35 +0200382}
383
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700384static int bgpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
385{
Jamie Iles31029112011-05-20 00:40:17 -0600386 unsigned long flags;
387
Jamie Ilese027d6f2011-05-20 00:40:16 -0600388 gc->set(gc, gpio, val);
389
Linus Walleij0f4630f2015-12-04 14:02:58 +0100390 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600391
Linus Walleijf69e00b2019-02-22 11:14:44 +0100392 gc->bgpio_dir |= bgpio_line2mask(gc, gpio);
393
394 if (gc->reg_dir_in)
395 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
396 if (gc->reg_dir_out)
397 gc->write_reg(gc->reg_dir_out, gc->bgpio_dir);
Jamie Iles31029112011-05-20 00:40:17 -0600398
Linus Walleij0f4630f2015-12-04 14:02:58 +0100399 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600400
401 return 0;
402}
403
Jamie Iles280df6b2011-05-20 00:40:19 -0600404static int bgpio_setup_accessors(struct device *dev,
Linus Walleij0f4630f2015-12-04 14:02:58 +0100405 struct gpio_chip *gc,
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100406 bool byte_be)
Jamie Iles364b5e82011-05-20 00:40:16 -0600407{
Jamie Iles8467afe2011-05-20 00:40:14 -0600408
Linus Walleij0f4630f2015-12-04 14:02:58 +0100409 switch (gc->bgpio_bits) {
Jamie Iles8467afe2011-05-20 00:40:14 -0600410 case 8:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100411 gc->read_reg = bgpio_read8;
412 gc->write_reg = bgpio_write8;
Jamie Iles8467afe2011-05-20 00:40:14 -0600413 break;
414 case 16:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100415 if (byte_be) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100416 gc->read_reg = bgpio_read16be;
417 gc->write_reg = bgpio_write16be;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100418 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100419 gc->read_reg = bgpio_read16;
420 gc->write_reg = bgpio_write16;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100421 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600422 break;
423 case 32:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100424 if (byte_be) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100425 gc->read_reg = bgpio_read32be;
426 gc->write_reg = bgpio_write32be;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100427 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100428 gc->read_reg = bgpio_read32;
429 gc->write_reg = bgpio_write32;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100430 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600431 break;
432#if BITS_PER_LONG >= 64
433 case 64:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100434 if (byte_be) {
435 dev_err(dev,
436 "64 bit big endian byte order unsupported\n");
437 return -EINVAL;
438 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100439 gc->read_reg = bgpio_read64;
440 gc->write_reg = bgpio_write64;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100441 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600442 break;
443#endif /* BITS_PER_LONG >= 64 */
444 default:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100445 dev_err(dev, "unsupported data width %u bits\n", gc->bgpio_bits);
Jamie Iles8467afe2011-05-20 00:40:14 -0600446 return -EINVAL;
447 }
448
Jamie Iles8467afe2011-05-20 00:40:14 -0600449 return 0;
450}
451
Jamie Ilese027d6f2011-05-20 00:40:16 -0600452/*
453 * Create the device and allocate the resources. For setting GPIO's there are
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600454 * three supported configurations:
Jamie Ilese027d6f2011-05-20 00:40:16 -0600455 *
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600456 * - single input/output register resource (named "dat").
Jamie Ilese027d6f2011-05-20 00:40:16 -0600457 * - set/clear pair (named "set" and "clr").
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600458 * - single output register resource and single input resource ("set" and
459 * dat").
Jamie Ilese027d6f2011-05-20 00:40:16 -0600460 *
461 * For the single output register, this drives a 1 by setting a bit and a zero
462 * by clearing a bit. For the set clr pair, this drives a 1 by setting a bit
463 * in the set register and clears it by setting a bit in the clear register.
464 * The configuration is detected by which resources are present.
Jamie Iles31029112011-05-20 00:40:17 -0600465 *
466 * For setting the GPIO direction, there are three supported configurations:
467 *
468 * - simple bidirection GPIO that requires no configuration.
469 * - an output direction register (named "dirout") where a 1 bit
470 * indicates the GPIO is an output.
471 * - an input direction register (named "dirin") where a 1 bit indicates
472 * the GPIO is an input.
Jamie Ilese027d6f2011-05-20 00:40:16 -0600473 */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100474static int bgpio_setup_io(struct gpio_chip *gc,
Jamie Iles280df6b2011-05-20 00:40:19 -0600475 void __iomem *dat,
476 void __iomem *set,
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300477 void __iomem *clr,
478 unsigned long flags)
Jamie Iles8467afe2011-05-20 00:40:14 -0600479{
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700480
Linus Walleij0f4630f2015-12-04 14:02:58 +0100481 gc->reg_dat = dat;
482 if (!gc->reg_dat)
Jamie Iles280df6b2011-05-20 00:40:19 -0600483 return -EINVAL;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700484
Jamie Iles280df6b2011-05-20 00:40:19 -0600485 if (set && clr) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100486 gc->reg_set = set;
487 gc->reg_clr = clr;
488 gc->set = bgpio_set_with_clear;
489 gc->set_multiple = bgpio_set_multiple_with_clear;
Jamie Iles280df6b2011-05-20 00:40:19 -0600490 } else if (set && !clr) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100491 gc->reg_set = set;
492 gc->set = bgpio_set_set;
493 gc->set_multiple = bgpio_set_multiple_set;
Rabin Vincent91492a42015-07-22 15:05:18 +0200494 } else if (flags & BGPIOF_NO_OUTPUT) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100495 gc->set = bgpio_set_none;
496 gc->set_multiple = NULL;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600497 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100498 gc->set = bgpio_set;
499 gc->set_multiple = bgpio_set_multiple;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700500 }
501
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300502 if (!(flags & BGPIOF_UNREADABLE_REG_SET) &&
Linus Walleij80057cb42017-10-19 23:30:12 +0200503 (flags & BGPIOF_READ_OUTPUT_REG_SET)) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100504 gc->get = bgpio_get_set;
Linus Walleij80057cb42017-10-19 23:30:12 +0200505 if (!gc->be_bits)
506 gc->get_multiple = bgpio_get_set_multiple;
507 /*
508 * We deliberately avoid assigning the ->get_multiple() call
509 * for big endian mirrored registers which are ALSO reflecting
510 * their value in the set register when used as output. It is
511 * simply too much complexity, let the GPIO core fall back to
512 * reading each line individually in that fringe case.
513 */
514 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100515 gc->get = bgpio_get;
Linus Walleij80057cb42017-10-19 23:30:12 +0200516 if (gc->be_bits)
517 gc->get_multiple = bgpio_get_multiple_be;
518 else
519 gc->get_multiple = bgpio_get_multiple;
520 }
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600521
Jamie Ilese027d6f2011-05-20 00:40:16 -0600522 return 0;
523}
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700524
Linus Walleij0f4630f2015-12-04 14:02:58 +0100525static int bgpio_setup_direction(struct gpio_chip *gc,
Jamie Iles280df6b2011-05-20 00:40:19 -0600526 void __iomem *dirout,
Rabin Vincent91492a42015-07-22 15:05:18 +0200527 void __iomem *dirin,
528 unsigned long flags)
Jamie Iles31029112011-05-20 00:40:17 -0600529{
Linus Walleijf69e00b2019-02-22 11:14:44 +0100530 if (dirout || dirin) {
531 gc->reg_dir_out = dirout;
532 gc->reg_dir_in = dirin;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100533 gc->direction_output = bgpio_dir_out;
534 gc->direction_input = bgpio_dir_in;
535 gc->get_direction = bgpio_get_dir;
Jamie Iles31029112011-05-20 00:40:17 -0600536 } else {
Rabin Vincent91492a42015-07-22 15:05:18 +0200537 if (flags & BGPIOF_NO_OUTPUT)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100538 gc->direction_output = bgpio_dir_out_err;
Rabin Vincent91492a42015-07-22 15:05:18 +0200539 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100540 gc->direction_output = bgpio_simple_dir_out;
541 gc->direction_input = bgpio_simple_dir_in;
Jamie Iles31029112011-05-20 00:40:17 -0600542 }
543
544 return 0;
545}
546
Anthony Fee7b42e3d2014-05-19 18:49:14 +0100547static int bgpio_request(struct gpio_chip *chip, unsigned gpio_pin)
548{
549 if (gpio_pin < chip->ngpio)
550 return 0;
551
552 return -EINVAL;
553}
554
Linus Walleijd799a4d2018-08-03 00:52:18 +0200555/**
556 * bgpio_init() - Initialize generic GPIO accessor functions
557 * @gc: the GPIO chip to set up
558 * @dev: the parent device of the new GPIO chip (compulsory)
559 * @sz: the size (width) of the MMIO registers in bytes, typically 1, 2 or 4
560 * @dat: MMIO address for the register to READ the value of the GPIO lines, it
561 * is expected that a 1 in the corresponding bit in this register means the
562 * line is asserted
563 * @set: MMIO address for the register to SET the value of the GPIO lines, it is
564 * expected that we write the line with 1 in this register to drive the GPIO line
565 * high.
566 * @clr: MMIO address for the register to CLEAR the value of the GPIO lines, it is
567 * expected that we write the line with 1 in this register to drive the GPIO line
568 * low. It is allowed to leave this address as NULL, in that case the SET register
569 * will be assumed to also clear the GPIO lines, by actively writing the line
570 * with 0.
571 * @dirout: MMIO address for the register to set the line as OUTPUT. It is assumed
572 * that setting a line to 1 in this register will turn that line into an
573 * output line. Conversely, setting the line to 0 will turn that line into
Linus Walleijf69e00b2019-02-22 11:14:44 +0100574 * an input.
Linus Walleijd799a4d2018-08-03 00:52:18 +0200575 * @dirin: MMIO address for the register to set this line as INPUT. It is assumed
576 * that setting a line to 1 in this register will turn that line into an
577 * input line. Conversely, setting the line to 0 will turn that line into
Linus Walleijf69e00b2019-02-22 11:14:44 +0100578 * an output.
Linus Walleijd799a4d2018-08-03 00:52:18 +0200579 * @flags: Different flags that will affect the behaviour of the device, such as
580 * endianness etc.
581 */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100582int bgpio_init(struct gpio_chip *gc, struct device *dev,
Russell King4f5b0482011-09-14 16:22:29 -0700583 unsigned long sz, void __iomem *dat, void __iomem *set,
584 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
Shawn Guo3e11f7b2012-05-19 21:34:58 +0800585 unsigned long flags)
Jamie Iles280df6b2011-05-20 00:40:19 -0600586{
Jamie Ilese027d6f2011-05-20 00:40:16 -0600587 int ret;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600588
Jamie Iles280df6b2011-05-20 00:40:19 -0600589 if (!is_power_of_2(sz))
590 return -EINVAL;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600591
Linus Walleij0f4630f2015-12-04 14:02:58 +0100592 gc->bgpio_bits = sz * 8;
593 if (gc->bgpio_bits > BITS_PER_LONG)
Jamie Iles280df6b2011-05-20 00:40:19 -0600594 return -EINVAL;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700595
Linus Walleij0f4630f2015-12-04 14:02:58 +0100596 spin_lock_init(&gc->bgpio_lock);
597 gc->parent = dev;
598 gc->label = dev_name(dev);
599 gc->base = -1;
600 gc->ngpio = gc->bgpio_bits;
601 gc->request = bgpio_request;
Linus Walleij80057cb42017-10-19 23:30:12 +0200602 gc->be_bits = !!(flags & BGPIOF_BIG_ENDIAN);
Jamie Iles280df6b2011-05-20 00:40:19 -0600603
Linus Walleij0f4630f2015-12-04 14:02:58 +0100604 ret = bgpio_setup_io(gc, dat, set, clr, flags);
Jamie Iles280df6b2011-05-20 00:40:19 -0600605 if (ret)
606 return ret;
607
Linus Walleij24efd942017-10-20 16:31:27 +0200608 ret = bgpio_setup_accessors(dev, gc, flags & BGPIOF_BIG_ENDIAN_BYTE_ORDER);
Jamie Iles280df6b2011-05-20 00:40:19 -0600609 if (ret)
610 return ret;
611
Linus Walleij0f4630f2015-12-04 14:02:58 +0100612 ret = bgpio_setup_direction(gc, dirout, dirin, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600613 if (ret)
614 return ret;
615
Linus Walleij0f4630f2015-12-04 14:02:58 +0100616 gc->bgpio_data = gc->read_reg(gc->reg_dat);
617 if (gc->set == bgpio_set_set &&
Shawn Guo3e11f7b2012-05-19 21:34:58 +0800618 !(flags & BGPIOF_UNREADABLE_REG_SET))
Linus Walleij0f4630f2015-12-04 14:02:58 +0100619 gc->bgpio_data = gc->read_reg(gc->reg_set);
Linus Walleijf69e00b2019-02-22 11:14:44 +0100620
621 if (flags & BGPIOF_UNREADABLE_REG_DIR)
622 gc->bgpio_dir_unreadable = true;
623
624 /*
625 * Inspect hardware to find initial direction setting.
626 */
627 if ((gc->reg_dir_out || gc->reg_dir_in) &&
628 !(flags & BGPIOF_UNREADABLE_REG_DIR)) {
629 if (gc->reg_dir_out)
630 gc->bgpio_dir = gc->read_reg(gc->reg_dir_out);
631 else if (gc->reg_dir_in)
632 gc->bgpio_dir = ~gc->read_reg(gc->reg_dir_in);
633 /*
634 * If we have two direction registers, synchronise
635 * input setting to output setting, the library
636 * can not handle a line being input and output at
637 * the same time.
638 */
639 if (gc->reg_dir_out && gc->reg_dir_in)
640 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
641 }
Jamie Iles924e7a92011-05-20 00:40:15 -0600642
Jamie Iles280df6b2011-05-20 00:40:19 -0600643 return ret;
644}
645EXPORT_SYMBOL_GPL(bgpio_init);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700646
Christian Lamparter8f01c9d2016-04-29 02:53:14 +0200647#if IS_ENABLED(CONFIG_GPIO_GENERIC_PLATFORM)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700648
Jamie Iles280df6b2011-05-20 00:40:19 -0600649static void __iomem *bgpio_map(struct platform_device *pdev,
650 const char *name,
Heiner Kallweit8d240262015-09-30 23:52:36 +0200651 resource_size_t sane_sz)
Jamie Iles280df6b2011-05-20 00:40:19 -0600652{
Jamie Iles280df6b2011-05-20 00:40:19 -0600653 struct resource *r;
Jamie Iles280df6b2011-05-20 00:40:19 -0600654 resource_size_t sz;
Jamie Iles280df6b2011-05-20 00:40:19 -0600655
656 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Heiner Kallweit8d240262015-09-30 23:52:36 +0200657 if (!r)
Guenter Roeckb2f68b62015-10-21 00:12:00 -0700658 return NULL;
Jamie Iles280df6b2011-05-20 00:40:19 -0600659
660 sz = resource_size(r);
Heiner Kallweit8d240262015-09-30 23:52:36 +0200661 if (sz != sane_sz)
662 return IOMEM_ERR_PTR(-EINVAL);
Jamie Iles280df6b2011-05-20 00:40:19 -0600663
Heiner Kallweit8d240262015-09-30 23:52:36 +0200664 return devm_ioremap_resource(&pdev->dev, r);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700665}
666
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200667#ifdef CONFIG_OF
668static const struct of_device_id bgpio_of_match[] = {
Christian Lamparter05cc9952016-08-03 14:05:57 +0200669 { .compatible = "brcm,bcm6345-gpio" },
Christian Lamparterc0d30ec2016-05-13 23:07:12 +0200670 { .compatible = "wd,mbl-gpio" },
Nathan Sullivanb8c90192017-03-14 11:13:22 -0500671 { .compatible = "ni,169445-nand-gpio" },
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200672 { }
673};
674MODULE_DEVICE_TABLE(of, bgpio_of_match);
675
676static struct bgpio_pdata *bgpio_parse_dt(struct platform_device *pdev,
677 unsigned long *flags)
678{
679 struct bgpio_pdata *pdata;
680
681 if (!of_match_device(bgpio_of_match, &pdev->dev))
682 return NULL;
683
684 pdata = devm_kzalloc(&pdev->dev, sizeof(struct bgpio_pdata),
685 GFP_KERNEL);
686 if (!pdata)
687 return ERR_PTR(-ENOMEM);
688
689 pdata->base = -1;
690
Christian Lamparter05cc9952016-08-03 14:05:57 +0200691 if (of_device_is_big_endian(pdev->dev.of_node))
692 *flags |= BGPIOF_BIG_ENDIAN_BYTE_ORDER;
693
Christian Lamparterc0d30ec2016-05-13 23:07:12 +0200694 if (of_property_read_bool(pdev->dev.of_node, "no-output"))
695 *flags |= BGPIOF_NO_OUTPUT;
696
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200697 return pdata;
698}
699#else
700static struct bgpio_pdata *bgpio_parse_dt(struct platform_device *pdev,
701 unsigned long *flags)
702{
703 return NULL;
704}
705#endif /* CONFIG_OF */
706
Bill Pemberton38363092012-11-19 13:22:34 -0500707static int bgpio_pdev_probe(struct platform_device *pdev)
Jamie Iles280df6b2011-05-20 00:40:19 -0600708{
709 struct device *dev = &pdev->dev;
710 struct resource *r;
711 void __iomem *dat;
712 void __iomem *set;
713 void __iomem *clr;
714 void __iomem *dirout;
715 void __iomem *dirin;
716 unsigned long sz;
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200717 unsigned long flags = 0;
Jamie Iles280df6b2011-05-20 00:40:19 -0600718 int err;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100719 struct gpio_chip *gc;
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200720 struct bgpio_pdata *pdata;
721
722 pdata = bgpio_parse_dt(pdev, &flags);
723 if (IS_ERR(pdata))
724 return PTR_ERR(pdata);
725
726 if (!pdata) {
727 pdata = dev_get_platdata(dev);
728 flags = pdev->id_entry->driver_data;
729 }
Jamie Iles280df6b2011-05-20 00:40:19 -0600730
731 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
732 if (!r)
733 return -EINVAL;
734
735 sz = resource_size(r);
736
Heiner Kallweit8d240262015-09-30 23:52:36 +0200737 dat = bgpio_map(pdev, "dat", sz);
738 if (IS_ERR(dat))
739 return PTR_ERR(dat);
Jamie Iles280df6b2011-05-20 00:40:19 -0600740
Heiner Kallweit8d240262015-09-30 23:52:36 +0200741 set = bgpio_map(pdev, "set", sz);
742 if (IS_ERR(set))
743 return PTR_ERR(set);
Jamie Iles280df6b2011-05-20 00:40:19 -0600744
Heiner Kallweit8d240262015-09-30 23:52:36 +0200745 clr = bgpio_map(pdev, "clr", sz);
746 if (IS_ERR(clr))
747 return PTR_ERR(clr);
Jamie Iles280df6b2011-05-20 00:40:19 -0600748
Heiner Kallweit8d240262015-09-30 23:52:36 +0200749 dirout = bgpio_map(pdev, "dirout", sz);
750 if (IS_ERR(dirout))
751 return PTR_ERR(dirout);
Jamie Iles280df6b2011-05-20 00:40:19 -0600752
Heiner Kallweit8d240262015-09-30 23:52:36 +0200753 dirin = bgpio_map(pdev, "dirin", sz);
754 if (IS_ERR(dirin))
755 return PTR_ERR(dirin);
Jamie Iles280df6b2011-05-20 00:40:19 -0600756
Linus Walleij0f4630f2015-12-04 14:02:58 +0100757 gc = devm_kzalloc(&pdev->dev, sizeof(*gc), GFP_KERNEL);
758 if (!gc)
Jamie Iles280df6b2011-05-20 00:40:19 -0600759 return -ENOMEM;
760
Linus Walleij0f4630f2015-12-04 14:02:58 +0100761 err = bgpio_init(gc, dev, sz, dat, set, clr, dirout, dirin, flags);
Jamie Iles280df6b2011-05-20 00:40:19 -0600762 if (err)
763 return err;
764
765 if (pdata) {
Pawel Moll781f6d72014-01-30 13:18:57 +0000766 if (pdata->label)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100767 gc->label = pdata->label;
768 gc->base = pdata->base;
Jamie Iles280df6b2011-05-20 00:40:19 -0600769 if (pdata->ngpio > 0)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100770 gc->ngpio = pdata->ngpio;
Jamie Iles280df6b2011-05-20 00:40:19 -0600771 }
772
Linus Walleij0f4630f2015-12-04 14:02:58 +0100773 platform_set_drvdata(pdev, gc);
Jamie Iles280df6b2011-05-20 00:40:19 -0600774
Laxman Dewanganc05f8132016-02-22 17:43:28 +0530775 return devm_gpiochip_add_data(&pdev->dev, gc, NULL);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700776}
777
778static const struct platform_device_id bgpio_id_table[] = {
Alexander Shiyan19338532014-03-16 09:10:34 +0400779 {
780 .name = "basic-mmio-gpio",
781 .driver_data = 0,
782 }, {
783 .name = "basic-mmio-gpio-be",
784 .driver_data = BGPIOF_BIG_ENDIAN,
785 },
786 { }
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700787};
788MODULE_DEVICE_TABLE(platform, bgpio_id_table);
789
790static struct platform_driver bgpio_driver = {
791 .driver = {
792 .name = "basic-mmio-gpio",
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200793 .of_match_table = of_match_ptr(bgpio_of_match),
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700794 },
795 .id_table = bgpio_id_table,
Jamie Iles280df6b2011-05-20 00:40:19 -0600796 .probe = bgpio_pdev_probe,
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700797};
798
Mark Brown6f614152011-12-08 00:24:00 +0800799module_platform_driver(bgpio_driver);
Jamie Iles280df6b2011-05-20 00:40:19 -0600800
Grant Likelyc103de22011-06-04 18:38:28 -0600801#endif /* CONFIG_GPIO_GENERIC_PLATFORM */
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700802
803MODULE_DESCRIPTION("Driver for basic memory-mapped GPIO controllers");
804MODULE_AUTHOR("Anton Vorontsov <cbouatmailru@gmail.com>");
805MODULE_LICENSE("GPL");