blob: e088b908c2c12c265101215e42d5e9630367ee41 [file] [log] [blame]
Thomas Gleixner1ccea772019-05-19 15:51:43 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Tien Hock Lohc5abbba2015-02-24 01:53:03 -08002/*
3 * Copyright (C) 2013 Altera Corporation
4 * Based on gpio-mpc8xxx.c
Tien Hock Lohc5abbba2015-02-24 01:53:03 -08005 */
6
7#include <linux/io.h>
Paul Gortmaker7b5409e2016-09-12 18:16:27 -04008#include <linux/module.h>
Linus Walleij40a1f9b2018-01-13 22:18:34 +01009#include <linux/gpio/driver.h>
10#include <linux/of_gpio.h> /* For of_mm_gpio_chip */
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080011#include <linux/platform_device.h>
12
13#define ALTERA_GPIO_MAX_NGPIO 32
14#define ALTERA_GPIO_DATA 0x0
15#define ALTERA_GPIO_DIR 0x4
16#define ALTERA_GPIO_IRQ_MASK 0x8
17#define ALTERA_GPIO_EDGE_CAP 0xc
18
19/**
20* struct altera_gpio_chip
21* @mmchip : memory mapped chip structure.
22* @gpio_lock : synchronization lock so that new irq/set/get requests
Phil Reid9ce01ef2019-01-24 17:24:53 +080023* will be blocked until the current one completes.
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080024* @interrupt_trigger : specifies the hardware configured IRQ trigger type
Phil Reid9ce01ef2019-01-24 17:24:53 +080025* (rising, falling, both, high)
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080026* @mapped_irq : kernel mapped irq number.
27*/
28struct altera_gpio_chip {
29 struct of_mm_gpio_chip mmchip;
Julia Cartwright21d01c92017-03-09 10:21:49 -060030 raw_spinlock_t gpio_lock;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080031 int interrupt_trigger;
32 int mapped_irq;
33};
34
35static void altera_gpio_irq_unmask(struct irq_data *d)
36{
37 struct altera_gpio_chip *altera_gc;
38 struct of_mm_gpio_chip *mm_gc;
39 unsigned long flags;
40 u32 intmask;
41
Linus Walleij397d0772015-12-04 15:16:43 +010042 altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080043 mm_gc = &altera_gc->mmchip;
44
Julia Cartwright21d01c92017-03-09 10:21:49 -060045 raw_spin_lock_irqsave(&altera_gc->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080046 intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
47 /* Set ALTERA_GPIO_IRQ_MASK bit to unmask */
48 intmask |= BIT(irqd_to_hwirq(d));
49 writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
Julia Cartwright21d01c92017-03-09 10:21:49 -060050 raw_spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080051}
52
53static void altera_gpio_irq_mask(struct irq_data *d)
54{
55 struct altera_gpio_chip *altera_gc;
56 struct of_mm_gpio_chip *mm_gc;
57 unsigned long flags;
58 u32 intmask;
59
Linus Walleij397d0772015-12-04 15:16:43 +010060 altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080061 mm_gc = &altera_gc->mmchip;
62
Julia Cartwright21d01c92017-03-09 10:21:49 -060063 raw_spin_lock_irqsave(&altera_gc->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080064 intmask = readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
65 /* Clear ALTERA_GPIO_IRQ_MASK bit to mask */
66 intmask &= ~BIT(irqd_to_hwirq(d));
67 writel(intmask, mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
Julia Cartwright21d01c92017-03-09 10:21:49 -060068 raw_spin_unlock_irqrestore(&altera_gc->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080069}
70
71/**
72 * This controller's IRQ type is synthesized in hardware, so this function
73 * just checks if the requested set_type matches the synthesized IRQ type
74 */
75static int altera_gpio_irq_set_type(struct irq_data *d,
76 unsigned int type)
77{
78 struct altera_gpio_chip *altera_gc;
79
Linus Walleij397d0772015-12-04 15:16:43 +010080 altera_gc = gpiochip_get_data(irq_data_get_irq_chip_data(d));
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080081
Phil Reidf7599212017-02-20 09:41:45 +080082 if (type == IRQ_TYPE_NONE) {
83 irq_set_handler_locked(d, handle_bad_irq);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080084 return 0;
Phil Reidf7599212017-02-20 09:41:45 +080085 }
86 if (type == altera_gc->interrupt_trigger) {
87 if (type == IRQ_TYPE_LEVEL_HIGH)
88 irq_set_handler_locked(d, handle_level_irq);
89 else
90 irq_set_handler_locked(d, handle_simple_irq);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080091 return 0;
Phil Reidf7599212017-02-20 09:41:45 +080092 }
93 irq_set_handler_locked(d, handle_bad_irq);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080094 return -EINVAL;
95}
96
Daniel Lockyer38e003f2015-06-10 14:26:27 +010097static unsigned int altera_gpio_irq_startup(struct irq_data *d)
98{
Tien Hock Lohc5abbba2015-02-24 01:53:03 -080099 altera_gpio_irq_unmask(d);
100
101 return 0;
102}
103
104static struct irq_chip altera_irq_chip = {
105 .name = "altera-gpio",
106 .irq_mask = altera_gpio_irq_mask,
107 .irq_unmask = altera_gpio_irq_unmask,
108 .irq_set_type = altera_gpio_irq_set_type,
109 .irq_startup = altera_gpio_irq_startup,
110 .irq_shutdown = altera_gpio_irq_mask,
111};
112
113static int altera_gpio_get(struct gpio_chip *gc, unsigned offset)
114{
115 struct of_mm_gpio_chip *mm_gc;
116
117 mm_gc = to_of_mm_gpio_chip(gc);
118
119 return !!(readl(mm_gc->regs + ALTERA_GPIO_DATA) & BIT(offset));
120}
121
122static void altera_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
123{
124 struct of_mm_gpio_chip *mm_gc;
125 struct altera_gpio_chip *chip;
126 unsigned long flags;
127 unsigned int data_reg;
128
129 mm_gc = to_of_mm_gpio_chip(gc);
Linus Walleij397d0772015-12-04 15:16:43 +0100130 chip = gpiochip_get_data(gc);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800131
Julia Cartwright21d01c92017-03-09 10:21:49 -0600132 raw_spin_lock_irqsave(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800133 data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
134 if (value)
135 data_reg |= BIT(offset);
136 else
137 data_reg &= ~BIT(offset);
138 writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
Julia Cartwright21d01c92017-03-09 10:21:49 -0600139 raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800140}
141
142static int altera_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
143{
144 struct of_mm_gpio_chip *mm_gc;
145 struct altera_gpio_chip *chip;
146 unsigned long flags;
147 unsigned int gpio_ddr;
148
149 mm_gc = to_of_mm_gpio_chip(gc);
Linus Walleij397d0772015-12-04 15:16:43 +0100150 chip = gpiochip_get_data(gc);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800151
Julia Cartwright21d01c92017-03-09 10:21:49 -0600152 raw_spin_lock_irqsave(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800153 /* Set pin as input, assumes software controlled IP */
154 gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
155 gpio_ddr &= ~BIT(offset);
156 writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
Julia Cartwright21d01c92017-03-09 10:21:49 -0600157 raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800158
159 return 0;
160}
161
162static int altera_gpio_direction_output(struct gpio_chip *gc,
163 unsigned offset, int value)
164{
165 struct of_mm_gpio_chip *mm_gc;
166 struct altera_gpio_chip *chip;
167 unsigned long flags;
168 unsigned int data_reg, gpio_ddr;
169
170 mm_gc = to_of_mm_gpio_chip(gc);
Linus Walleij397d0772015-12-04 15:16:43 +0100171 chip = gpiochip_get_data(gc);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800172
Julia Cartwright21d01c92017-03-09 10:21:49 -0600173 raw_spin_lock_irqsave(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800174 /* Sets the GPIO value */
175 data_reg = readl(mm_gc->regs + ALTERA_GPIO_DATA);
176 if (value)
177 data_reg |= BIT(offset);
178 else
179 data_reg &= ~BIT(offset);
180 writel(data_reg, mm_gc->regs + ALTERA_GPIO_DATA);
181
182 /* Set pin as output, assumes software controlled IP */
183 gpio_ddr = readl(mm_gc->regs + ALTERA_GPIO_DIR);
184 gpio_ddr |= BIT(offset);
185 writel(gpio_ddr, mm_gc->regs + ALTERA_GPIO_DIR);
Julia Cartwright21d01c92017-03-09 10:21:49 -0600186 raw_spin_unlock_irqrestore(&chip->gpio_lock, flags);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800187
188 return 0;
189}
190
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200191static void altera_gpio_irq_edge_handler(struct irq_desc *desc)
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800192{
193 struct altera_gpio_chip *altera_gc;
194 struct irq_chip *chip;
195 struct of_mm_gpio_chip *mm_gc;
196 struct irq_domain *irqdomain;
197 unsigned long status;
198 int i;
199
Linus Walleij397d0772015-12-04 15:16:43 +0100200 altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800201 chip = irq_desc_get_chip(desc);
202 mm_gc = &altera_gc->mmchip;
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100203 irqdomain = altera_gc->mmchip.gc.irq.domain;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800204
205 chained_irq_enter(chip, desc);
206
207 while ((status =
208 (readl(mm_gc->regs + ALTERA_GPIO_EDGE_CAP) &
209 readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK)))) {
210 writel(status, mm_gc->regs + ALTERA_GPIO_EDGE_CAP);
211 for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
212 generic_handle_irq(irq_find_mapping(irqdomain, i));
213 }
214 }
215
216 chained_irq_exit(chip, desc);
217}
218
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200219static void altera_gpio_irq_leveL_high_handler(struct irq_desc *desc)
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800220{
221 struct altera_gpio_chip *altera_gc;
222 struct irq_chip *chip;
223 struct of_mm_gpio_chip *mm_gc;
224 struct irq_domain *irqdomain;
225 unsigned long status;
226 int i;
227
Linus Walleij397d0772015-12-04 15:16:43 +0100228 altera_gc = gpiochip_get_data(irq_desc_get_handler_data(desc));
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800229 chip = irq_desc_get_chip(desc);
230 mm_gc = &altera_gc->mmchip;
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100231 irqdomain = altera_gc->mmchip.gc.irq.domain;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800232
233 chained_irq_enter(chip, desc);
234
235 status = readl(mm_gc->regs + ALTERA_GPIO_DATA);
236 status &= readl(mm_gc->regs + ALTERA_GPIO_IRQ_MASK);
237
238 for_each_set_bit(i, &status, mm_gc->gc.ngpio) {
239 generic_handle_irq(irq_find_mapping(irqdomain, i));
240 }
241 chained_irq_exit(chip, desc);
242}
243
kbuild test robotc4b40492015-03-19 17:40:02 +0800244static int altera_gpio_probe(struct platform_device *pdev)
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800245{
246 struct device_node *node = pdev->dev.of_node;
247 int reg, ret;
248 struct altera_gpio_chip *altera_gc;
249
250 altera_gc = devm_kzalloc(&pdev->dev, sizeof(*altera_gc), GFP_KERNEL);
251 if (!altera_gc)
252 return -ENOMEM;
253
Julia Cartwright21d01c92017-03-09 10:21:49 -0600254 raw_spin_lock_init(&altera_gc->gpio_lock);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800255
256 if (of_property_read_u32(node, "altr,ngpio", &reg))
257 /* By default assume maximum ngpio */
258 altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
259 else
260 altera_gc->mmchip.gc.ngpio = reg;
261
262 if (altera_gc->mmchip.gc.ngpio > ALTERA_GPIO_MAX_NGPIO) {
263 dev_warn(&pdev->dev,
264 "ngpio is greater than %d, defaulting to %d\n",
265 ALTERA_GPIO_MAX_NGPIO, ALTERA_GPIO_MAX_NGPIO);
266 altera_gc->mmchip.gc.ngpio = ALTERA_GPIO_MAX_NGPIO;
267 }
268
269 altera_gc->mmchip.gc.direction_input = altera_gpio_direction_input;
270 altera_gc->mmchip.gc.direction_output = altera_gpio_direction_output;
271 altera_gc->mmchip.gc.get = altera_gpio_get;
272 altera_gc->mmchip.gc.set = altera_gpio_set;
273 altera_gc->mmchip.gc.owner = THIS_MODULE;
Linus Walleij58383c782015-11-04 09:56:26 +0100274 altera_gc->mmchip.gc.parent = &pdev->dev;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800275
Linus Walleij397d0772015-12-04 15:16:43 +0100276 ret = of_mm_gpiochip_add_data(node, &altera_gc->mmchip, altera_gc);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800277 if (ret) {
278 dev_err(&pdev->dev, "Failed adding memory mapped gpiochip\n");
279 return ret;
280 }
281
282 platform_set_drvdata(pdev, altera_gc);
283
284 altera_gc->mapped_irq = platform_get_irq(pdev, 0);
285
286 if (altera_gc->mapped_irq < 0)
287 goto skip_irq;
288
289 if (of_property_read_u32(node, "altr,interrupt-type", &reg)) {
290 ret = -EINVAL;
291 dev_err(&pdev->dev,
292 "altr,interrupt-type value not set in device tree\n");
293 goto teardown;
294 }
295 altera_gc->interrupt_trigger = reg;
296
297 ret = gpiochip_irqchip_add(&altera_gc->mmchip.gc, &altera_irq_chip, 0,
Phil Reidf7599212017-02-20 09:41:45 +0800298 handle_bad_irq, IRQ_TYPE_NONE);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800299
300 if (ret) {
Phil Reid73c13c82016-01-15 11:32:22 +0800301 dev_err(&pdev->dev, "could not add irqchip\n");
302 goto teardown;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800303 }
304
305 gpiochip_set_chained_irqchip(&altera_gc->mmchip.gc,
306 &altera_irq_chip,
307 altera_gc->mapped_irq,
308 altera_gc->interrupt_trigger == IRQ_TYPE_LEVEL_HIGH ?
309 altera_gpio_irq_leveL_high_handler :
310 altera_gpio_irq_edge_handler);
311
312skip_irq:
313 return 0;
314teardown:
Phil Reid73c13c82016-01-15 11:32:22 +0800315 of_mm_gpiochip_remove(&altera_gc->mmchip);
Rob Herring7eb6ce22017-07-18 16:43:03 -0500316 pr_err("%pOF: registration failed with status %d\n",
317 node, ret);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800318
319 return ret;
320}
321
322static int altera_gpio_remove(struct platform_device *pdev)
323{
324 struct altera_gpio_chip *altera_gc = platform_get_drvdata(pdev);
325
Masahiro Yamada41ec66c2015-06-17 20:59:42 +0900326 of_mm_gpiochip_remove(&altera_gc->mmchip);
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800327
Masahiro Yamada1c8b5d62015-06-17 20:59:43 +0900328 return 0;
Tien Hock Lohc5abbba2015-02-24 01:53:03 -0800329}
330
331static const struct of_device_id altera_gpio_of_match[] = {
332 { .compatible = "altr,pio-1.0", },
333 {},
334};
335MODULE_DEVICE_TABLE(of, altera_gpio_of_match);
336
337static struct platform_driver altera_gpio_driver = {
338 .driver = {
339 .name = "altera_gpio",
340 .of_match_table = of_match_ptr(altera_gpio_of_match),
341 },
342 .probe = altera_gpio_probe,
343 .remove = altera_gpio_remove,
344};
345
346static int __init altera_gpio_init(void)
347{
348 return platform_driver_register(&altera_gpio_driver);
349}
350subsys_initcall(altera_gpio_init);
351
352static void __exit altera_gpio_exit(void)
353{
354 platform_driver_unregister(&altera_gpio_driver);
355}
356module_exit(altera_gpio_exit);
357
358MODULE_AUTHOR("Tien Hock Loh <thloh@altera.com>");
359MODULE_DESCRIPTION("Altera GPIO driver");
360MODULE_LICENSE("GPL");